blob: 442b46b74a3a680dea641d7a3063bb3bf373a240 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Leon Romanovsky3085e292016-09-22 17:31:11 +030033#ifndef MLX5_ABI_USER_H
34#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030035
36#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030037#include <linux/if_ether.h> /* For ETH_ALEN. */
Eli Cohene126ba92013-07-07 17:25:49 +030038
39enum {
40 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
41 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +030042 MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
Eli Cohene126ba92013-07-07 17:25:49 +030043};
44
45enum {
46 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
47};
48
Yishai Hadas79b20a62016-05-23 15:20:50 +030049enum {
50 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
51};
52
Eli Cohene126ba92013-07-07 17:25:49 +030053/* Increment this value if any changes that break userspace ABI
54 * compatibility are made.
55 */
56#define MLX5_IB_UVERBS_ABI_VERSION 1
57
58/* Make sure that all structs defined in this file remain laid out so
59 * that they pack the same way on 32-bit and 64-bit architectures (to
60 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
61 * In particular do not use pointer types -- pass pointers in __u64
62 * instead.
63 */
64
65struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020066 __u32 total_num_bfregs;
67 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030068};
69
Eli Cohen30aa60b2017-01-03 23:55:27 +020070enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030071 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Eli Cohen30aa60b2017-01-03 23:55:27 +020072};
73
Eli Cohen78c0f982014-01-30 13:49:48 +020074struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020075 __u32 total_num_bfregs;
76 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020077 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020078 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020079 __u8 max_cqe_version;
80 __u8 reserved0;
81 __u16 reserved1;
82 __u32 reserved2;
Eli Cohen30aa60b2017-01-03 23:55:27 +020083 __u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020084};
85
86enum mlx5_ib_alloc_ucontext_resp_mask {
87 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Eli Cohen78c0f982014-01-30 13:49:48 +020088};
89
Bodong Wang402ca532016-06-17 15:02:20 +030090enum mlx5_user_cmds_supp_uhw {
91 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +020092 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +030093};
94
Or Gerlitz78984892016-11-30 20:33:33 +020095/* The eth_min_inline response value is set to off-by-one vs the FW
96 * returned value to allow user-space to deal with older kernels.
97 */
98enum mlx5_user_inline_mode {
99 MLX5_USER_INLINE_MODE_NA,
100 MLX5_USER_INLINE_MODE_NONE,
101 MLX5_USER_INLINE_MODE_L2,
102 MLX5_USER_INLINE_MODE_IP,
103 MLX5_USER_INLINE_MODE_TCP_UDP,
104};
105
Eli Cohene126ba92013-07-07 17:25:49 +0300106struct mlx5_ib_alloc_ucontext_resp {
107 __u32 qp_tab_size;
108 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200109 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300110 __u32 cache_line_size;
111 __u16 max_sq_desc_sz;
112 __u16 max_rq_desc_sz;
113 __u32 max_send_wqebb;
114 __u32 max_recv_wr;
115 __u32 max_srq_recv_wr;
116 __u16 num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +0200117 __u16 reserved1;
118 __u32 comp_mask;
119 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200120 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300121 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200122 __u8 eth_min_inline;
123 __u8 reserved2;
Matan Barakb368d7c2015-12-15 20:30:12 +0200124 __u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200125 __u32 log_uar_size;
126 __u32 num_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +0300127};
128
129struct mlx5_ib_alloc_pd_resp {
130 __u32 pdn;
131};
132
Bodong Wang402ca532016-06-17 15:02:20 +0300133struct mlx5_ib_tso_caps {
134 __u32 max_tso; /* Maximum tso payload size in bytes */
135
136 /* Corresponding bit will be set if qp type from
137 * 'enum ib_qp_type' is supported, e.g.
138 * supported_qpts |= 1 << IB_QPT_UD
139 */
140 __u32 supported_qpts;
141};
142
Yishai Hadas31f69a82016-08-28 11:28:45 +0300143struct mlx5_ib_rss_caps {
144 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
145 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
146 __u8 reserved[7];
147};
148
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200149enum mlx5_ib_cqe_comp_res_format {
150 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
151 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
152 MLX5_IB_CQE_RES_RESERVED = 1 << 2,
153};
154
155struct mlx5_ib_cqe_comp_caps {
156 __u32 max_num;
157 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
158};
159
Bodong Wangd9491672016-12-01 13:43:13 +0200160struct mlx5_packet_pacing_caps {
161 __u32 qp_rate_limit_min;
162 __u32 qp_rate_limit_max; /* In kpbs */
163
164 /* Corresponding bit will be set if qp type from
165 * 'enum ib_qp_type' is supported, e.g.
166 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
167 */
168 __u32 supported_qpts;
169 __u32 reserved;
170};
171
Bodong Wang795b6092017-08-17 15:52:34 +0300172enum mlx5_ib_mpw_caps {
173 MPW_RESERVED = 1 << 0,
174 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300175 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300176};
177
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300178enum mlx5_ib_sw_parsing_offloads {
179 MLX5_IB_SW_PARSING = 1 << 0,
180 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
181 MLX5_IB_SW_PARSING_LSO = 1 << 2,
182};
183
184struct mlx5_ib_sw_parsing_caps {
185 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
186
187 /* Corresponding bit will be set if qp type from
188 * 'enum ib_qp_type' is supported, e.g.
189 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
190 */
191 __u32 supported_qpts;
192};
193
Noa Osherovichb4f34592017-10-17 18:01:12 +0300194struct mlx5_ib_striding_rq_caps {
195 __u32 min_single_stride_log_num_of_bytes;
196 __u32 max_single_stride_log_num_of_bytes;
197 __u32 min_single_wqe_log_num_of_strides;
198 __u32 max_single_wqe_log_num_of_strides;
199
200 /* Corresponding bit will be set if qp type from
201 * 'enum ib_qp_type' is supported, e.g.
202 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
203 */
204 __u32 supported_qpts;
205};
206
Guy Levide57f2a2017-10-19 08:25:52 +0300207enum mlx5_ib_query_dev_resp_flags {
208 /* Support 128B CQE compression */
209 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
Guy Levi7a0c8f42017-10-19 08:25:53 +0300210 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
Guy Levide57f2a2017-10-19 08:25:52 +0300211};
212
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300213enum mlx5_ib_tunnel_offloads {
214 MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
215 MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
216 MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2
217};
218
Bodong Wang402ca532016-06-17 15:02:20 +0300219struct mlx5_ib_query_device_resp {
220 __u32 comp_mask;
221 __u32 response_length;
222 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300223 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200224 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200225 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200226 __u32 mlx5_ib_support_multi_pkt_send_wqes;
Guy Levide57f2a2017-10-19 08:25:52 +0300227 __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300228 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300229 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300230 __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
231 __u32 reserved;
Bodong Wang402ca532016-06-17 15:02:20 +0300232};
233
Guy Levi7a0c8f42017-10-19 08:25:53 +0300234enum mlx5_ib_create_cq_flags {
235 MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
236};
237
Eli Cohene126ba92013-07-07 17:25:49 +0300238struct mlx5_ib_create_cq {
239 __u64 buf_addr;
240 __u64 db_addr;
241 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200242 __u8 cqe_comp_en;
243 __u8 cqe_comp_res_format;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300244 __u16 flags;
Eli Cohene126ba92013-07-07 17:25:49 +0300245};
246
247struct mlx5_ib_create_cq_resp {
248 __u32 cqn;
249 __u32 reserved;
250};
251
252struct mlx5_ib_resize_cq {
253 __u64 buf_addr;
Eli Cohenbde51582014-01-14 17:45:18 +0200254 __u16 cqe_size;
255 __u16 reserved0;
256 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300257};
258
259struct mlx5_ib_create_srq {
260 __u64 buf_addr;
261 __u64 db_addr;
262 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200263 __u32 reserved0; /* explicit padding (optional on i386) */
264 __u32 uidx;
265 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300266};
267
268struct mlx5_ib_create_srq_resp {
269 __u32 srqn;
270 __u32 reserved;
271};
272
273struct mlx5_ib_create_qp {
274 __u64 buf_addr;
275 __u64 db_addr;
276 __u32 sq_wqe_count;
277 __u32 rq_wqe_count;
278 __u32 rq_wqe_shift;
279 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200280 __u32 uidx;
281 __u32 reserved0;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200282 __u64 sq_buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300283};
284
Yishai Hadas28d61372016-05-23 15:20:56 +0300285/* RX Hash function flags */
286enum mlx5_rx_hash_function_flags {
287 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
288};
289
290/*
291 * RX Hash flags, these flags allows to set which incoming packet's field should
292 * participates in RX Hash. Each flag represent certain packet's field,
293 * when the flag is set the field that is represented by the flag will
294 * participate in RX Hash calculation.
295 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
296 * and *TCP and *UDP flags can't be enabled together on the same QP.
297*/
298enum mlx5_rx_hash_fields {
299 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
300 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
301 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
302 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
303 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
304 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
305 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300306 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
307 /* Save bits for future fields */
308 MLX5_RX_HASH_INNER = 1 << 31
Yishai Hadas28d61372016-05-23 15:20:56 +0300309};
310
311struct mlx5_ib_create_qp_rss {
312 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
313 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
314 __u8 rx_key_len; /* valid only for Toeplitz */
315 __u8 reserved[6];
316 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
317 __u32 comp_mask;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300318 __u32 flags;
Yishai Hadas28d61372016-05-23 15:20:56 +0300319};
320
Eli Cohene126ba92013-07-07 17:25:49 +0300321struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200322 __u32 bfreg_index;
Eli Cohene126ba92013-07-07 17:25:49 +0300323};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200324
Matan Barakd2370e02016-02-29 18:05:30 +0200325struct mlx5_ib_alloc_mw {
326 __u32 comp_mask;
327 __u8 num_klms;
328 __u8 reserved1;
329 __u16 reserved2;
330};
331
Noa Osherovichccc87082017-10-17 18:01:13 +0300332enum mlx5_ib_create_wq_mask {
333 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
334};
335
Yishai Hadas79b20a62016-05-23 15:20:50 +0300336struct mlx5_ib_create_wq {
337 __u64 buf_addr;
338 __u64 db_addr;
339 __u32 rq_wqe_count;
340 __u32 rq_wqe_shift;
341 __u32 user_index;
342 __u32 flags;
343 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300344 __u32 single_stride_log_num_of_bytes;
345 __u32 single_wqe_log_num_of_strides;
346 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300347};
348
Moni Shoua5097e712016-11-23 08:23:25 +0200349struct mlx5_ib_create_ah_resp {
350 __u32 response_length;
351 __u8 dmac[ETH_ALEN];
352 __u8 reserved[6];
353};
354
Yishai Hadas79b20a62016-05-23 15:20:50 +0300355struct mlx5_ib_create_wq_resp {
356 __u32 response_length;
357 __u32 reserved;
358};
359
Yishai Hadasc5f90922016-05-23 15:20:53 +0300360struct mlx5_ib_create_rwq_ind_tbl_resp {
361 __u32 response_length;
362 __u32 reserved;
363};
364
Yishai Hadas79b20a62016-05-23 15:20:50 +0300365struct mlx5_ib_modify_wq {
366 __u32 comp_mask;
367 __u32 reserved;
368};
Leon Romanovsky3085e292016-09-22 17:31:11 +0300369#endif /* MLX5_ABI_USER_H */