blob: 6d67dc1eaf2be247815629184f68da72050b61eb [file] [log] [blame]
Jakub Jelinek4732efb2005-09-06 15:16:25 -07001#ifndef _ASM_FUTEX_H
2#define _ASM_FUTEX_H
3
Jakub Jelineka192dc12006-09-26 14:00:56 -07004#include <linux/futex.h>
Jeff Dike730f4122008-04-30 00:54:49 -07005#include <linux/uaccess.h>
Jakub Jelineka192dc12006-09-26 14:00:56 -07006#include <asm/errno.h>
Jakub Jelinek4732efb2005-09-06 15:16:25 -07007
Jakub Jelineka192dc12006-09-26 14:00:56 -07008#define __futex_atomic_op1(insn, ret, oldval, uaddr, oparg) \
9do { \
10 register unsigned long r8 __asm ("r8") = 0; \
11 __asm__ __volatile__( \
12 " mf;; \n" \
13 "[1:] " insn ";; \n" \
14 " .xdata4 \"__ex_table\", 1b-., 2f-. \n" \
15 "[2:]" \
16 : "+r" (r8), "=r" (oldval) \
17 : "r" (uaddr), "r" (oparg) \
18 : "memory"); \
19 ret = r8; \
20} while (0)
21
22#define __futex_atomic_op2(insn, ret, oldval, uaddr, oparg) \
23do { \
24 register unsigned long r8 __asm ("r8") = 0; \
25 int val, newval; \
26 do { \
27 __asm__ __volatile__( \
28 " mf;; \n" \
29 "[1:] ld4 %3=[%4];; \n" \
30 " mov %2=%3 \n" \
31 insn ";; \n" \
32 " mov ar.ccv=%2;; \n" \
33 "[2:] cmpxchg4.acq %1=[%4],%3,ar.ccv;; \n" \
34 " .xdata4 \"__ex_table\", 1b-., 3f-.\n" \
35 " .xdata4 \"__ex_table\", 2b-., 3f-.\n" \
36 "[3:]" \
37 : "+r" (r8), "=r" (val), "=&r" (oldval), \
38 "=&r" (newval) \
39 : "r" (uaddr), "r" (oparg) \
40 : "memory"); \
41 if (unlikely (r8)) \
42 break; \
43 } while (unlikely (val != oldval)); \
44 ret = r8; \
45} while (0)
46
47static inline int
Jiri Slaby30d6e0a2017-08-24 09:31:05 +020048arch_futex_atomic_op_inuser(int op, int oparg, int *oval, u32 __user *uaddr)
Jakub Jelineka192dc12006-09-26 14:00:56 -070049{
Jakub Jelineka192dc12006-09-26 14:00:56 -070050 int oldval = 0, ret;
Jakub Jelineka192dc12006-09-26 14:00:56 -070051
Peter Zijlstraa8663742006-12-06 20:32:20 -080052 pagefault_disable();
Jakub Jelineka192dc12006-09-26 14:00:56 -070053
54 switch (op) {
55 case FUTEX_OP_SET:
56 __futex_atomic_op1("xchg4 %1=[%2],%3", ret, oldval, uaddr,
57 oparg);
58 break;
59 case FUTEX_OP_ADD:
60 __futex_atomic_op2("add %3=%3,%5", ret, oldval, uaddr, oparg);
61 break;
62 case FUTEX_OP_OR:
63 __futex_atomic_op2("or %3=%3,%5", ret, oldval, uaddr, oparg);
64 break;
65 case FUTEX_OP_ANDN:
66 __futex_atomic_op2("and %3=%3,%5", ret, oldval, uaddr,
67 ~oparg);
68 break;
69 case FUTEX_OP_XOR:
70 __futex_atomic_op2("xor %3=%3,%5", ret, oldval, uaddr, oparg);
71 break;
72 default:
73 ret = -ENOSYS;
74 }
75
Peter Zijlstraa8663742006-12-06 20:32:20 -080076 pagefault_enable();
Jakub Jelineka192dc12006-09-26 14:00:56 -070077
Jiri Slaby30d6e0a2017-08-24 09:31:05 +020078 if (!ret)
79 *oval = oldval;
80
Jakub Jelineka192dc12006-09-26 14:00:56 -070081 return ret;
82}
83
84static inline int
Michel Lespinasse8d7718a2011-03-10 18:50:58 -080085futex_atomic_cmpxchg_inatomic(u32 *uval, u32 __user *uaddr,
86 u32 oldval, u32 newval)
Jakub Jelineka192dc12006-09-26 14:00:56 -070087{
Michel Lespinasse8d7718a2011-03-10 18:50:58 -080088 if (!access_ok(VERIFY_WRITE, uaddr, sizeof(u32)))
Jakub Jelineka192dc12006-09-26 14:00:56 -070089 return -EFAULT;
90
91 {
Stephan Schreiber136f39d2013-03-19 15:22:27 -070092 register unsigned long r8 __asm ("r8") = 0;
Michel Lespinasse37a9d912011-03-10 18:48:51 -080093 unsigned long prev;
Jakub Jelineka192dc12006-09-26 14:00:56 -070094 __asm__ __volatile__(
95 " mf;; \n"
Luck, Tonyc76f39b2012-04-16 16:28:01 -070096 " mov ar.ccv=%4;; \n"
97 "[1:] cmpxchg4.acq %1=[%2],%3,ar.ccv \n"
Jakub Jelineka192dc12006-09-26 14:00:56 -070098 " .xdata4 \"__ex_table\", 1b-., 2f-. \n"
99 "[2:]"
Stephan Schreiber136f39d2013-03-19 15:22:27 -0700100 : "+r" (r8), "=&r" (prev)
Jakub Jelineka192dc12006-09-26 14:00:56 -0700101 : "r" (uaddr), "r" (newval),
102 "rO" ((long) (unsigned) oldval)
103 : "memory");
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800104 *uval = prev;
Jakub Jelineka192dc12006-09-26 14:00:56 -0700105 return r8;
106 }
107}
108
109#endif /* _ASM_FUTEX_H */