blob: 7f3039761d91aecf0c0c46c84424f5ad4c1bf743 [file] [log] [blame]
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +01001/*
2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
4 *
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
11 */
12
Hartley Sweeten99acbb92010-01-11 18:30:41 +010013#define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
14
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010015#include <linux/kernel.h>
16#include <linux/clk.h>
17#include <linux/err.h>
Lennert Buytenhek51dd2492007-02-04 22:45:33 +010018#include <linux/module.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010019#include <linux/string.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Hartley Sweetenebd00c02009-10-08 23:44:41 +010021#include <linux/spinlock.h>
22
23#include <mach/hardware.h>
Russell Kingae696fd2008-11-30 17:11:49 +000024
25#include <asm/clkdev.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010026#include <asm/div64.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010027
Hartley Sweetenff05c032009-05-07 18:41:47 +010028
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010029struct clk {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010030 struct clk *parent;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010031 unsigned long rate;
32 int users;
Hartley Sweetenff05c032009-05-07 18:41:47 +010033 int sw_locked;
Hartley Sweetenc3e3bad2009-07-06 17:40:53 +010034 void __iomem *enable_reg;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010035 u32 enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +010036
37 unsigned long (*get_rate)(struct clk *clk);
Hartley Sweeten701fac82009-06-30 23:06:43 +010038 int (*set_rate)(struct clk *clk, unsigned long rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010039};
40
Hartley Sweetenff05c032009-05-07 18:41:47 +010041
42static unsigned long get_uart_rate(struct clk *clk);
43
Hartley Sweeten701fac82009-06-30 23:06:43 +010044static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
Ryan Mallonc6012182009-09-22 16:47:09 -070045static int set_div_rate(struct clk *clk, unsigned long rate);
Hartley Sweetenff05c032009-05-07 18:41:47 +010046
Hartley Sweetenebd00c02009-10-08 23:44:41 +010047
48static struct clk clk_xtali = {
49 .rate = EP93XX_EXT_CLK_RATE,
50};
Hartley Sweetenff05c032009-05-07 18:41:47 +010051static struct clk clk_uart1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010052 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010053 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010054 .enable_reg = EP93XX_SYSCON_DEVCFG,
55 .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010056 .get_rate = get_uart_rate,
57};
58static struct clk clk_uart2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010059 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010060 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010061 .enable_reg = EP93XX_SYSCON_DEVCFG,
62 .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010063 .get_rate = get_uart_rate,
64};
65static struct clk clk_uart3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010066 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010067 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010068 .enable_reg = EP93XX_SYSCON_DEVCFG,
69 .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010070 .get_rate = get_uart_rate,
Russell Kinged519de2007-04-22 12:30:41 +010071};
Hartley Sweetenebd00c02009-10-08 23:44:41 +010072static struct clk clk_pll1 = {
73 .parent = &clk_xtali,
74};
75static struct clk clk_f = {
76 .parent = &clk_pll1,
77};
78static struct clk clk_h = {
79 .parent = &clk_pll1,
80};
81static struct clk clk_p = {
82 .parent = &clk_pll1,
83};
84static struct clk clk_pll2 = {
85 .parent = &clk_xtali,
86};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010087static struct clk clk_usb_host = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010088 .parent = &clk_pll2,
Hartley Sweeten40702432009-05-28 20:07:03 +010089 .enable_reg = EP93XX_SYSCON_PWRCNT,
90 .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010091};
Hartley Sweeten701fac82009-06-30 23:06:43 +010092static struct clk clk_keypad = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010093 .parent = &clk_xtali,
Hartley Sweeten701fac82009-06-30 23:06:43 +010094 .sw_locked = 1,
95 .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
96 .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
97 .set_rate = set_keytchclk_rate,
98};
Mika Westerberg4fec9972010-05-11 15:34:54 +010099static struct clk clk_spi = {
100 .parent = &clk_xtali,
101 .rate = EP93XX_EXT_CLK_RATE,
102};
Hartley Sweetenef123792009-07-29 22:41:06 +0100103static struct clk clk_pwm = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100104 .parent = &clk_xtali,
Hartley Sweetenef123792009-07-29 22:41:06 +0100105 .rate = EP93XX_EXT_CLK_RATE,
106};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100107
Ryan Mallonc6012182009-09-22 16:47:09 -0700108static struct clk clk_video = {
109 .sw_locked = 1,
110 .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
111 .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
112 .set_rate = set_div_rate,
113};
114
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100115/* DMA Clocks */
116static struct clk clk_m2p0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100117 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100118 .enable_reg = EP93XX_SYSCON_PWRCNT,
119 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100120};
121static struct clk clk_m2p1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100122 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100123 .enable_reg = EP93XX_SYSCON_PWRCNT,
124 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100125};
126static struct clk clk_m2p2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100127 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100128 .enable_reg = EP93XX_SYSCON_PWRCNT,
129 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100130};
131static struct clk clk_m2p3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100132 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100133 .enable_reg = EP93XX_SYSCON_PWRCNT,
134 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100135};
136static struct clk clk_m2p4 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100137 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100138 .enable_reg = EP93XX_SYSCON_PWRCNT,
139 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100140};
141static struct clk clk_m2p5 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100142 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100143 .enable_reg = EP93XX_SYSCON_PWRCNT,
144 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100145};
146static struct clk clk_m2p6 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100147 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100148 .enable_reg = EP93XX_SYSCON_PWRCNT,
149 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100150};
151static struct clk clk_m2p7 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100152 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100153 .enable_reg = EP93XX_SYSCON_PWRCNT,
154 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100155};
156static struct clk clk_m2p8 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100157 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100158 .enable_reg = EP93XX_SYSCON_PWRCNT,
159 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100160};
161static struct clk clk_m2p9 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100162 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100163 .enable_reg = EP93XX_SYSCON_PWRCNT,
164 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100165};
166static struct clk clk_m2m0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100167 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100168 .enable_reg = EP93XX_SYSCON_PWRCNT,
169 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100170};
171static struct clk clk_m2m1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100172 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100173 .enable_reg = EP93XX_SYSCON_PWRCNT,
174 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100175};
176
Russell Kingae696fd2008-11-30 17:11:49 +0000177#define INIT_CK(dev,con,ck) \
178 { .dev_id = dev, .con_id = con, .clk = ck }
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100179
Russell Kingae696fd2008-11-30 17:11:49 +0000180static struct clk_lookup clocks[] = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100181 INIT_CK(NULL, "xtali", &clk_xtali),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100182 INIT_CK("apb:uart1", NULL, &clk_uart1),
183 INIT_CK("apb:uart2", NULL, &clk_uart2),
184 INIT_CK("apb:uart3", NULL, &clk_uart3),
185 INIT_CK(NULL, "pll1", &clk_pll1),
186 INIT_CK(NULL, "fclk", &clk_f),
187 INIT_CK(NULL, "hclk", &clk_h),
Russell King3126c7b2010-07-15 11:01:17 +0100188 INIT_CK(NULL, "apb_pclk", &clk_p),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100189 INIT_CK(NULL, "pll2", &clk_pll2),
190 INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
191 INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
Ryan Mallonc6012182009-09-22 16:47:09 -0700192 INIT_CK("ep93xx-fb", NULL, &clk_video),
Mika Westerberg4fec9972010-05-11 15:34:54 +0100193 INIT_CK("ep93xx-spi.0", NULL, &clk_spi),
Hartley Sweetenef123792009-07-29 22:41:06 +0100194 INIT_CK(NULL, "pwm_clk", &clk_pwm),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100195 INIT_CK(NULL, "m2p0", &clk_m2p0),
196 INIT_CK(NULL, "m2p1", &clk_m2p1),
197 INIT_CK(NULL, "m2p2", &clk_m2p2),
198 INIT_CK(NULL, "m2p3", &clk_m2p3),
199 INIT_CK(NULL, "m2p4", &clk_m2p4),
200 INIT_CK(NULL, "m2p5", &clk_m2p5),
201 INIT_CK(NULL, "m2p6", &clk_m2p6),
202 INIT_CK(NULL, "m2p7", &clk_m2p7),
203 INIT_CK(NULL, "m2p8", &clk_m2p8),
204 INIT_CK(NULL, "m2p9", &clk_m2p9),
205 INIT_CK(NULL, "m2m0", &clk_m2m0),
206 INIT_CK(NULL, "m2m1", &clk_m2m1),
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100207};
208
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100209static DEFINE_SPINLOCK(clk_lock);
210
211static void __clk_enable(struct clk *clk)
212{
213 if (!clk->users++) {
214 if (clk->parent)
215 __clk_enable(clk->parent);
216
217 if (clk->enable_reg) {
218 u32 v;
219
220 v = __raw_readl(clk->enable_reg);
221 v |= clk->enable_mask;
222 if (clk->sw_locked)
223 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
224 else
225 __raw_writel(v, clk->enable_reg);
226 }
227 }
228}
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100229
230int clk_enable(struct clk *clk)
231{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100232 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100233
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100234 if (!clk)
235 return -EINVAL;
236
237 spin_lock_irqsave(&clk_lock, flags);
238 __clk_enable(clk);
239 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100240
241 return 0;
242}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100243EXPORT_SYMBOL(clk_enable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100244
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100245static void __clk_disable(struct clk *clk)
246{
247 if (!--clk->users) {
248 if (clk->enable_reg) {
249 u32 v;
250
251 v = __raw_readl(clk->enable_reg);
252 v &= ~clk->enable_mask;
253 if (clk->sw_locked)
254 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
255 else
256 __raw_writel(v, clk->enable_reg);
257 }
258
259 if (clk->parent)
260 __clk_disable(clk->parent);
261 }
262}
263
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100264void clk_disable(struct clk *clk)
265{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100266 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100267
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100268 if (!clk)
269 return;
270
271 spin_lock_irqsave(&clk_lock, flags);
272 __clk_disable(clk);
273 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100274}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100275EXPORT_SYMBOL(clk_disable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100276
Hartley Sweetenff05c032009-05-07 18:41:47 +0100277static unsigned long get_uart_rate(struct clk *clk)
278{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100279 unsigned long rate = clk_get_rate(clk->parent);
Hartley Sweetenff05c032009-05-07 18:41:47 +0100280 u32 value;
281
Matthias Kaehlckeca8cbc82009-06-11 19:57:34 +0100282 value = __raw_readl(EP93XX_SYSCON_PWRCNT);
283 if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100284 return rate;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100285 else
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100286 return rate / 2;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100287}
288
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100289unsigned long clk_get_rate(struct clk *clk)
290{
Hartley Sweetenff05c032009-05-07 18:41:47 +0100291 if (clk->get_rate)
292 return clk->get_rate(clk);
293
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100294 return clk->rate;
295}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100296EXPORT_SYMBOL(clk_get_rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100297
Hartley Sweeten701fac82009-06-30 23:06:43 +0100298static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
299{
300 u32 val;
301 u32 div_bit;
302
303 val = __raw_readl(clk->enable_reg);
304
305 /*
306 * The Key Matrix and ADC clocks are configured using the same
307 * System Controller register. The clock used will be either
308 * 1/4 or 1/16 the external clock rate depending on the
309 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
310 * bit being set or cleared.
311 */
312 div_bit = clk->enable_mask >> 15;
313
314 if (rate == EP93XX_KEYTCHCLK_DIV4)
315 val |= div_bit;
316 else if (rate == EP93XX_KEYTCHCLK_DIV16)
317 val &= ~div_bit;
318 else
319 return -EINVAL;
320
321 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
322 clk->rate = rate;
323 return 0;
324}
325
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100326static int calc_clk_div(struct clk *clk, unsigned long rate,
327 int *psel, int *esel, int *pdiv, int *div)
Ryan Mallonc6012182009-09-22 16:47:09 -0700328{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100329 struct clk *mclk;
330 unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
Ryan Mallonc6012182009-09-22 16:47:09 -0700331 int i, found = 0, __div = 0, __pdiv = 0;
332
333 /* Don't exceed the maximum rate */
334 max_rate = max(max(clk_pll1.rate / 4, clk_pll2.rate / 4),
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100335 clk_xtali.rate / 4);
Ryan Mallonc6012182009-09-22 16:47:09 -0700336 rate = min(rate, max_rate);
337
338 /*
339 * Try the two pll's and the external clock
340 * Because the valid predividers are 2, 2.5 and 3, we multiply
341 * all the clocks by 2 to avoid floating point math.
342 *
343 * This is based on the algorithm in the ep93xx raster guide:
344 * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
345 *
346 */
347 for (i = 0; i < 3; i++) {
348 if (i == 0)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100349 mclk = &clk_xtali;
Ryan Mallonc6012182009-09-22 16:47:09 -0700350 else if (i == 1)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100351 mclk = &clk_pll1;
352 else
353 mclk = &clk_pll2;
354 mclk_rate = mclk->rate * 2;
Ryan Mallonc6012182009-09-22 16:47:09 -0700355
356 /* Try each predivider value */
357 for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
358 __div = mclk_rate / (rate * __pdiv);
359 if (__div < 2 || __div > 127)
360 continue;
361
362 actual_rate = mclk_rate / (__pdiv * __div);
363
364 if (!found || abs(actual_rate - rate) < rate_err) {
365 *pdiv = __pdiv - 3;
366 *div = __div;
367 *psel = (i == 2);
368 *esel = (i != 0);
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100369 clk->parent = mclk;
370 clk->rate = actual_rate;
Ryan Mallonc6012182009-09-22 16:47:09 -0700371 rate_err = abs(actual_rate - rate);
372 found = 1;
373 }
374 }
375 }
376
377 if (!found)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100378 return -EINVAL;
Ryan Mallonc6012182009-09-22 16:47:09 -0700379
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100380 return 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700381}
382
383static int set_div_rate(struct clk *clk, unsigned long rate)
384{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100385 int err, psel = 0, esel = 0, pdiv = 0, div = 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700386 u32 val;
387
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100388 err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
389 if (err)
390 return err;
Ryan Mallonc6012182009-09-22 16:47:09 -0700391
392 /* Clear the esel, psel, pdiv and div bits */
393 val = __raw_readl(clk->enable_reg);
394 val &= ~0x7fff;
395
396 /* Set the new esel, psel, pdiv and div bits for the new clock rate */
397 val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
398 (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
399 (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
400 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
401 return 0;
402}
403
Hartley Sweeten701fac82009-06-30 23:06:43 +0100404int clk_set_rate(struct clk *clk, unsigned long rate)
405{
406 if (clk->set_rate)
407 return clk->set_rate(clk, rate);
408
409 return -EINVAL;
410}
411EXPORT_SYMBOL(clk_set_rate);
412
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100413
414static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
415static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
416static char pclk_divisors[] = { 1, 2, 4, 8 };
417
418/*
419 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
420 */
421static unsigned long calc_pll_rate(u32 config_word)
422{
423 unsigned long long rate;
424 int i;
425
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100426 rate = clk_xtali.rate;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100427 rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
428 rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
429 do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
430 for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
431 rate >>= 1;
432
433 return (unsigned long)rate;
434}
435
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100436static void __init ep93xx_dma_clock_init(void)
437{
438 clk_m2p0.rate = clk_h.rate;
439 clk_m2p1.rate = clk_h.rate;
440 clk_m2p2.rate = clk_h.rate;
441 clk_m2p3.rate = clk_h.rate;
442 clk_m2p4.rate = clk_h.rate;
443 clk_m2p5.rate = clk_h.rate;
444 clk_m2p6.rate = clk_h.rate;
445 clk_m2p7.rate = clk_h.rate;
446 clk_m2p8.rate = clk_h.rate;
447 clk_m2p9.rate = clk_h.rate;
448 clk_m2m0.rate = clk_h.rate;
449 clk_m2m1.rate = clk_h.rate;
450}
451
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100452static int __init ep93xx_clock_init(void)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100453{
454 u32 value;
455
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100456 /* Determine the bootloader configured pll1 rate */
457 value = __raw_readl(EP93XX_SYSCON_CLKSET1);
458 if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100459 clk_pll1.rate = clk_xtali.rate;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100460 else
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100461 clk_pll1.rate = calc_pll_rate(value);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100462
463 /* Initialize the pll1 derived clocks */
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100464 clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
465 clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
466 clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100467 ep93xx_dma_clock_init();
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100468
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100469 /* Determine the bootloader configured pll2 rate */
Hartley Sweetenba7c6a32010-02-23 21:20:31 +0100470 value = __raw_readl(EP93XX_SYSCON_CLKSET2);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100471 if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100472 clk_pll2.rate = clk_xtali.rate;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100473 else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100474 clk_pll2.rate = calc_pll_rate(value);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100475 else
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100476 clk_pll2.rate = 0;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100477
478 /* Initialize the pll2 derived clocks */
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100479 clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
480
Mika Westerberg4fec9972010-05-11 15:34:54 +0100481 /*
482 * EP93xx SSP clock rate was doubled in version E2. For more information
483 * see:
484 * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
485 */
486 if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2)
487 clk_spi.rate /= 2;
488
Hartley Sweeten99acbb92010-01-11 18:30:41 +0100489 pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100490 clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
Hartley Sweeten99acbb92010-01-11 18:30:41 +0100491 pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100492 clk_f.rate / 1000000, clk_h.rate / 1000000,
493 clk_p.rate / 1000000);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100494
Russell King0a0300d2010-01-12 12:28:00 +0000495 clkdev_add_table(clocks, ARRAY_SIZE(clocks));
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100496 return 0;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100497}
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100498arch_initcall(ep93xx_clock_init);