blob: 9f0f5f74f17a5f25e36348bf900e1f1f37751b85 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Ben Greear462e58f2012-04-12 10:04:00 -070027#include "debug.h"
28#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujithcbe61d82009-02-09 13:27:12 +053030static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040032MODULE_AUTHOR("Atheros Communications");
33MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
34MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
35MODULE_LICENSE("Dual BSD/GPL");
36
37static int __init ath9k_init(void)
38{
39 return 0;
40}
41module_init(ath9k_init);
42
43static void __exit ath9k_exit(void)
44{
45 return;
46}
47module_exit(ath9k_exit);
48
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040049/* Private hardware callbacks */
50
51static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
52{
53 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
54}
55
56static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
57{
58 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
59}
60
Luis R. Rodriguez64773962010-04-15 17:38:17 -040061static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
62 struct ath9k_channel *chan)
63{
64 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
65}
66
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040067static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
68{
69 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
70 return;
71
72 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
73}
74
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040075static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
76{
77 /* You will not have this callback if using the old ANI */
78 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
79 return;
80
81 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
82}
83
Sujithf1dc5602008-10-29 10:16:30 +053084/********************/
85/* Helper Functions */
86/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Ben Greear462e58f2012-04-12 10:04:00 -070088#ifdef CONFIG_ATH9K_DEBUGFS
89
90void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
91{
92 struct ath_softc *sc = common->priv;
93 if (sync_cause)
94 sc->debug.stats.istats.sync_cause_all++;
95 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
96 sc->debug.stats.istats.sync_rtc_irq++;
97 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
98 sc->debug.stats.istats.sync_mac_irq++;
99 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
100 sc->debug.stats.istats.eeprom_illegal_access++;
101 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
102 sc->debug.stats.istats.apb_timeout++;
103 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
104 sc->debug.stats.istats.pci_mode_conflict++;
105 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
106 sc->debug.stats.istats.host1_fatal++;
107 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
108 sc->debug.stats.istats.host1_perr++;
109 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
110 sc->debug.stats.istats.trcv_fifo_perr++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
112 sc->debug.stats.istats.radm_cpl_ep++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
114 sc->debug.stats.istats.radm_cpl_dllp_abort++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
116 sc->debug.stats.istats.radm_cpl_tlp_abort++;
117 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
118 sc->debug.stats.istats.radm_cpl_ecrc_err++;
119 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
120 sc->debug.stats.istats.radm_cpl_timeout++;
121 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
122 sc->debug.stats.istats.local_timeout++;
123 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
124 sc->debug.stats.istats.pm_access++;
125 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
126 sc->debug.stats.istats.mac_awake++;
127 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
128 sc->debug.stats.istats.mac_asleep++;
129 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
130 sc->debug.stats.istats.mac_sleep_access++;
131}
132#endif
133
134
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530136{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700137 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200138 struct ath_common *common = ath9k_hw_common(ah);
139 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530140
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700141 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
142 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
143 clockrate = 117;
144 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200145 clockrate = ATH9K_CLOCK_RATE_CCK;
146 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
147 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
148 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
149 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400150 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200151 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
152
153 if (conf_is_ht40(conf))
154 clockrate *= 2;
155
Felix Fietkau906c7202011-07-09 11:12:48 +0700156 if (ah->curchan) {
157 if (IS_CHAN_HALF_RATE(ah->curchan))
158 clockrate /= 2;
159 if (IS_CHAN_QUARTER_RATE(ah->curchan))
160 clockrate /= 4;
161 }
162
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200163 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530164}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujithcbe61d82009-02-09 13:27:12 +0530166static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530167{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200168 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530169
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200170 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530171}
172
Sujith0caa7b12009-02-16 13:23:20 +0530173bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174{
175 int i;
176
Sujith0caa7b12009-02-16 13:23:20 +0530177 BUG_ON(timeout < AH_TIME_QUANTUM);
178
179 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700180 if ((REG_READ(ah, reg) & mask) == val)
181 return true;
182
183 udelay(AH_TIME_QUANTUM);
184 }
Sujith04bd46382008-11-28 22:18:05 +0530185
Joe Perchesd2182b62011-12-15 14:55:53 -0800186 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800187 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
188 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190 return false;
191}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400192EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
195 int hw_delay)
196{
197 if (IS_CHAN_B(chan))
198 hw_delay = (4 * hw_delay) / 22;
199 else
200 hw_delay /= 10;
201
202 if (IS_CHAN_HALF_RATE(chan))
203 hw_delay *= 2;
204 else if (IS_CHAN_QUARTER_RATE(chan))
205 hw_delay *= 4;
206
207 udelay(hw_delay + BASE_ACTIVATE_DELAY);
208}
209
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100210void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
211 int column, unsigned int *writecnt)
212{
213 int r;
214
215 ENABLE_REGWRITE_BUFFER(ah);
216 for (r = 0; r < array->ia_rows; r++) {
217 REG_WRITE(ah, INI_RA(array, r, 0),
218 INI_RA(array, r, column));
219 DO_DELAY(*writecnt);
220 }
221 REGWRITE_BUFFER_FLUSH(ah);
222}
223
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700224u32 ath9k_hw_reverse_bits(u32 val, u32 n)
225{
226 u32 retval;
227 int i;
228
229 for (i = 0, retval = 0; i < n; i++) {
230 retval = (retval << 1) | (val & 1);
231 val >>= 1;
232 }
233 return retval;
234}
235
Sujithcbe61d82009-02-09 13:27:12 +0530236u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100237 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530238 u32 frameLen, u16 rateix,
239 bool shortPreamble)
240{
241 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530242
243 if (kbps == 0)
244 return 0;
245
Felix Fietkau545750d2009-11-23 22:21:01 +0100246 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530248 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100249 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530250 phyTime >>= 1;
251 numBits = frameLen << 3;
252 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
253 break;
Sujith46d14a52008-11-18 09:08:13 +0530254 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530255 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530256 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
257 numBits = OFDM_PLCP_BITS + (frameLen << 3);
258 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
259 txTime = OFDM_SIFS_TIME_QUARTER
260 + OFDM_PREAMBLE_TIME_QUARTER
261 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530262 } else if (ah->curchan &&
263 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME_HALF +
268 OFDM_PREAMBLE_TIME_HALF
269 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
270 } else {
271 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
272 numBits = OFDM_PLCP_BITS + (frameLen << 3);
273 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
274 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
275 + (numSymbols * OFDM_SYMBOL_TIME);
276 }
277 break;
278 default:
Joe Perches38002762010-12-02 19:12:36 -0800279 ath_err(ath9k_hw_common(ah),
280 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530281 txTime = 0;
282 break;
283 }
284
285 return txTime;
286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400287EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530288
Sujithcbe61d82009-02-09 13:27:12 +0530289void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530290 struct ath9k_channel *chan,
291 struct chan_centers *centers)
292{
293 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530294
295 if (!IS_CHAN_HT40(chan)) {
296 centers->ctl_center = centers->ext_center =
297 centers->synth_center = chan->channel;
298 return;
299 }
300
301 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
302 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
303 centers->synth_center =
304 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
305 extoff = 1;
306 } else {
307 centers->synth_center =
308 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
309 extoff = -1;
310 }
311
312 centers->ctl_center =
313 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700314 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530315 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700316 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530317}
318
319/******************/
320/* Chip Revisions */
321/******************/
322
Sujithcbe61d82009-02-09 13:27:12 +0530323static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530324{
325 u32 val;
326
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530327 switch (ah->hw_version.devid) {
328 case AR5416_AR9100_DEVID:
329 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
330 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200331 case AR9300_DEVID_AR9330:
332 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
333 if (ah->get_mac_revision) {
334 ah->hw_version.macRev = ah->get_mac_revision();
335 } else {
336 val = REG_READ(ah, AR_SREV);
337 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
338 }
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 case AR9300_DEVID_AR9340:
341 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
342 val = REG_READ(ah, AR_SREV);
343 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
344 return;
345 }
346
Sujithf1dc5602008-10-29 10:16:30 +0530347 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
348
349 if (val == 0xFF) {
350 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530351 ah->hw_version.macVersion =
352 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
353 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530354
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530355 if (AR_SREV_9462(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530356 ah->is_pciexpress = true;
357 else
358 ah->is_pciexpress = (val &
359 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530360 } else {
361 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530362 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530363
Sujithd535a422009-02-09 13:27:06 +0530364 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530365
Sujithd535a422009-02-09 13:27:06 +0530366 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530367 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530368 }
369}
370
Sujithf1dc5602008-10-29 10:16:30 +0530371/************************************/
372/* HW Attach, Detach, Init Routines */
373/************************************/
374
Sujithcbe61d82009-02-09 13:27:12 +0530375static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530376{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100377 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530378 return;
379
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
388 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
389
390 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
391}
392
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400393/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530394static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530395{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700396 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400397 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530398 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800399 static const u32 patternData[4] = {
400 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
401 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400402 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530403
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400404 if (!AR_SREV_9300_20_OR_LATER(ah)) {
405 loop_max = 2;
406 regAddr[1] = AR_PHY_BASE + (8 << 2);
407 } else
408 loop_max = 1;
409
410 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530411 u32 addr = regAddr[i];
412 u32 wrData, rdData;
413
414 regHold[i] = REG_READ(ah, addr);
415 for (j = 0; j < 0x100; j++) {
416 wrData = (j << 16) | j;
417 REG_WRITE(ah, addr, wrData);
418 rdData = REG_READ(ah, addr);
419 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800420 ath_err(common,
421 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
422 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530423 return false;
424 }
425 }
426 for (j = 0; j < 4; j++) {
427 wrData = patternData[j];
428 REG_WRITE(ah, addr, wrData);
429 rdData = REG_READ(ah, addr);
430 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800431 ath_err(common,
432 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
433 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530434 return false;
435 }
436 }
437 REG_WRITE(ah, regAddr[i], regHold[i]);
438 }
439 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530440
Sujithf1dc5602008-10-29 10:16:30 +0530441 return true;
442}
443
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700444static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445{
446 int i;
447
Felix Fietkau689e7562012-04-12 22:35:56 +0200448 ah->config.dma_beacon_response_time = 1;
449 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530450 ah->config.additional_swba_backoff = 0;
451 ah->config.ack_6mb = 0x0;
452 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530454 ah->config.pcie_waen = 0;
455 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400456 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457
458 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530459 ah->config.spurchans[i][0] = AR_NO_SPUR;
460 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461 }
462
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800463 /* PAPRD needs some more work to be enabled */
464 ah->config.paprd_disable = 1;
465
Sujith0ce024c2009-12-14 14:57:00 +0530466 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400467 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400468
469 /*
470 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
471 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
472 * This means we use it for all AR5416 devices, and the few
473 * minor PCI AR9280 devices out there.
474 *
475 * Serialization is required because these devices do not handle
476 * well the case of two concurrent reads/writes due to the latency
477 * involved. During one read/write another read/write can be issued
478 * on another CPU while the previous read/write may still be working
479 * on our hardware, if we hit this case the hardware poops in a loop.
480 * We prevent this by serializing reads and writes.
481 *
482 * This issue is not present on PCI-Express devices or pre-AR5416
483 * devices (legacy, 802.11abg).
484 */
485 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700486 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487}
488
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700489static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700491 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
492
493 regulatory->country_code = CTRY_DEFAULT;
494 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700495
Sujithd535a422009-02-09 13:27:06 +0530496 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530497 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498
Sujith2660b812009-02-09 13:27:26 +0530499 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200500 ah->sta_id1_defaults =
501 AR_STA_ID1_CRPT_MIC_ENABLE |
502 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100503 if (AR_SREV_9100(ah))
504 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530505 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530506 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200507 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100508 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509}
510
Sujithcbe61d82009-02-09 13:27:12 +0530511static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700513 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530514 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530516 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800517 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Sujithf1dc5602008-10-29 10:16:30 +0530519 sum = 0;
520 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400521 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530522 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700523 common->macaddr[2 * i] = eeval >> 8;
524 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 }
Sujithd8baa932009-03-30 15:28:25 +0530526 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530527 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529 return 0;
530}
531
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700532static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700533{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530534 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700535 int ecode;
536
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530537 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530538 if (!ath9k_hw_chip_test(ah))
539 return -ENODEV;
540 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700541
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400542 if (!AR_SREV_9300_20_OR_LATER(ah)) {
543 ecode = ar9002_hw_rf_claim(ah);
544 if (ecode != 0)
545 return ecode;
546 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700547
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700548 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700549 if (ecode != 0)
550 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530551
Joe Perchesd2182b62011-12-15 14:55:53 -0800552 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800553 ah->eep_ops->get_eeprom_ver(ah),
554 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530555
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400556 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
557 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800558 ath_err(ath9k_hw_common(ah),
559 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530560 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400561 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400562 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700563
Nikolay Martynov42794252011-12-02 22:39:16 -0500564 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700565 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700566 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700567 }
Sujithf1dc5602008-10-29 10:16:30 +0530568
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700569 return 0;
570}
571
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400572static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700573{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400574 if (AR_SREV_9300_20_OR_LATER(ah))
575 ar9003_hw_attach_ops(ah);
576 else
577 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700578}
579
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400580/* Called for all hardware families */
581static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700583 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700584 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530586 ath9k_hw_read_revisions(ah);
587
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530588 /*
589 * Read back AR_WA into a permanent copy and set bits 14 and 17.
590 * We need to do this to avoid RMW of this register. We cannot
591 * read the reg when chip is asleep.
592 */
593 ah->WARegVal = REG_READ(ah, AR_WA);
594 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
595 AR_WA_ASPM_TIMER_BASED_DISABLE);
596
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800598 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700599 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 }
601
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530602 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530603 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
604
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400605 ath9k_hw_init_defaults(ah);
606 ath9k_hw_init_config(ah);
607
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400608 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400609
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700610 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800611 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700612 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700613 }
614
Felix Fietkauf3eef642012-03-14 16:40:25 +0100615 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700616 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400617 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
618 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700619 ah->config.serialize_regmode =
620 SER_REG_MODE_ON;
621 } else {
622 ah->config.serialize_regmode =
623 SER_REG_MODE_OFF;
624 }
625 }
626
Joe Perchesd2182b62011-12-15 14:55:53 -0800627 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700628 ah->config.serialize_regmode);
629
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500630 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
631 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
632 else
633 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
634
Felix Fietkau6da5a722010-12-12 00:51:12 +0100635 switch (ah->hw_version.macVersion) {
636 case AR_SREV_VERSION_5416_PCI:
637 case AR_SREV_VERSION_5416_PCIE:
638 case AR_SREV_VERSION_9160:
639 case AR_SREV_VERSION_9100:
640 case AR_SREV_VERSION_9280:
641 case AR_SREV_VERSION_9285:
642 case AR_SREV_VERSION_9287:
643 case AR_SREV_VERSION_9271:
644 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200645 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100646 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530647 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530648 case AR_SREV_VERSION_9462:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100649 break;
650 default:
Joe Perches38002762010-12-02 19:12:36 -0800651 ath_err(common,
652 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
653 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700654 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700655 }
656
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200657 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
658 AR_SREV_9330(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400659 ah->is_pciexpress = false;
660
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700661 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 ath9k_hw_init_cal_settings(ah);
663
664 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200665 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700666 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400667 if (!AR_SREV_9300_20_OR_LATER(ah))
668 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669
Nikolay Martynov4f17c482011-12-06 21:57:17 -0500670 /* disable ANI for 9340 */
671 if (AR_SREV_9340(ah))
Nikolay Martynov42794252011-12-02 22:39:16 -0500672 ah->config.enable_ani = false;
673
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700674 ath9k_hw_init_mode_regs(ah);
675
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200676 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700677 ath9k_hw_disablepcie(ah);
678
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700679 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700680 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700681 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700682
683 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100684 r = ath9k_hw_fill_cap_info(ah);
685 if (r)
686 return r;
687
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700688 r = ath9k_hw_init_macaddr(ah);
689 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800690 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700691 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 }
693
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400694 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530695 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696 else
Sujith2660b812009-02-09 13:27:26 +0530697 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700698
Gabor Juhos88e641d2011-06-21 11:23:30 +0200699 if (AR_SREV_9330(ah))
700 ah->bb_watchdog_timeout_ms = 85;
701 else
702 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400704 common->state = ATH_HW_INITIALIZED;
705
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700706 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700707}
708
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400709int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530710{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400711 int ret;
712 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530713
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400714 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
715 switch (ah->hw_version.devid) {
716 case AR5416_DEVID_PCI:
717 case AR5416_DEVID_PCIE:
718 case AR5416_AR9100_DEVID:
719 case AR9160_DEVID_PCI:
720 case AR9280_DEVID_PCI:
721 case AR9280_DEVID_PCIE:
722 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400723 case AR9287_DEVID_PCI:
724 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400725 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400726 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800727 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200728 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530729 case AR9300_DEVID_AR9340:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700730 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530731 case AR9300_DEVID_AR9462:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400732 break;
733 default:
734 if (common->bus_ops->ath_bus_type == ATH_USB)
735 break;
Joe Perches38002762010-12-02 19:12:36 -0800736 ath_err(common, "Hardware device ID 0x%04x not supported\n",
737 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400738 return -EOPNOTSUPP;
739 }
Sujithf1dc5602008-10-29 10:16:30 +0530740
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400741 ret = __ath9k_hw_init(ah);
742 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800743 ath_err(common,
744 "Unable to initialize hardware; initialization status: %d\n",
745 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400746 return ret;
747 }
Sujithf1dc5602008-10-29 10:16:30 +0530748
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400749 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530750}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400751EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530752
Sujithcbe61d82009-02-09 13:27:12 +0530753static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530754{
Sujith7d0d0df2010-04-16 11:53:57 +0530755 ENABLE_REGWRITE_BUFFER(ah);
756
Sujithf1dc5602008-10-29 10:16:30 +0530757 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
758 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
759
760 REG_WRITE(ah, AR_QOS_NO_ACK,
761 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
762 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
763 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
764
765 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
766 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
767 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
768 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
769 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530770
771 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530772}
773
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530774u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530775{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100776 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
777 udelay(100);
778 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
779
780 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530782
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100783 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530784}
785EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
786
Sujithcbe61d82009-02-09 13:27:12 +0530787static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530788 struct ath9k_channel *chan)
789{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800790 u32 pll;
791
Vivek Natarajan22983c32011-01-27 14:45:09 +0530792 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530793
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530794 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
795 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
796 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
797 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
798 AR_CH0_DPLL2_KD, 0x40);
799 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
800 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530801
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530802 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
803 AR_CH0_BB_DPLL1_REFDIV, 0x5);
804 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
805 AR_CH0_BB_DPLL1_NINI, 0x58);
806 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
807 AR_CH0_BB_DPLL1_NFRAC, 0x0);
808
809 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
810 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
811 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
812 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
814 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
815
816 /* program BB PLL phase_shift to 0x6 */
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
818 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
819
820 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
821 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530822 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200823 } else if (AR_SREV_9330(ah)) {
824 u32 ddr_dpll2, pll_control2, kd;
825
826 if (ah->is_clk_25mhz) {
827 ddr_dpll2 = 0x18e82f01;
828 pll_control2 = 0xe04a3d;
829 kd = 0x1d;
830 } else {
831 ddr_dpll2 = 0x19e82f01;
832 pll_control2 = 0x886666;
833 kd = 0x3d;
834 }
835
836 /* program DDR PLL ki and kd value */
837 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
838
839 /* program DDR PLL phase_shift */
840 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
841 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
842
843 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
844 udelay(1000);
845
846 /* program refdiv, nint, frac to RTC register */
847 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
848
849 /* program BB PLL kd and ki value */
850 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
851 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
852
853 /* program BB PLL phase_shift */
854 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
855 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530856 } else if (AR_SREV_9340(ah)) {
857 u32 regval, pll2_divint, pll2_divfrac, refdiv;
858
859 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
860 udelay(1000);
861
862 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
863 udelay(100);
864
865 if (ah->is_clk_25mhz) {
866 pll2_divint = 0x54;
867 pll2_divfrac = 0x1eb85;
868 refdiv = 3;
869 } else {
870 pll2_divint = 88;
871 pll2_divfrac = 0;
872 refdiv = 5;
873 }
874
875 regval = REG_READ(ah, AR_PHY_PLL_MODE);
876 regval |= (0x1 << 16);
877 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
878 udelay(100);
879
880 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
881 (pll2_divint << 18) | pll2_divfrac);
882 udelay(100);
883
884 regval = REG_READ(ah, AR_PHY_PLL_MODE);
885 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
886 (0x4 << 26) | (0x18 << 19);
887 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
888 REG_WRITE(ah, AR_PHY_PLL_MODE,
889 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
890 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530891 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800892
893 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530894
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100895 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530896
Gabor Juhosa5415d62011-06-21 11:23:29 +0200897 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530898 udelay(1000);
899
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400900 /* Switch the core clock for ar9271 to 117Mhz */
901 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530902 udelay(500);
903 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400904 }
905
Sujithf1dc5602008-10-29 10:16:30 +0530906 udelay(RTC_PLL_SETTLE_DELAY);
907
908 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530909
910 if (AR_SREV_9340(ah)) {
911 if (ah->is_clk_25mhz) {
912 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
913 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
914 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
915 } else {
916 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
917 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
918 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
919 }
920 udelay(100);
921 }
Sujithf1dc5602008-10-29 10:16:30 +0530922}
923
Sujithcbe61d82009-02-09 13:27:12 +0530924static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800925 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530926{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530927 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400928 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530929 AR_IMR_TXURN |
930 AR_IMR_RXERR |
931 AR_IMR_RXORN |
932 AR_IMR_BCNMISC;
933
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530934 if (AR_SREV_9340(ah))
935 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
936
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400937 if (AR_SREV_9300_20_OR_LATER(ah)) {
938 imr_reg |= AR_IMR_RXOK_HP;
939 if (ah->config.rx_intr_mitigation)
940 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
941 else
942 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530943
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400944 } else {
945 if (ah->config.rx_intr_mitigation)
946 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
947 else
948 imr_reg |= AR_IMR_RXOK;
949 }
950
951 if (ah->config.tx_intr_mitigation)
952 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
953 else
954 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530955
Colin McCabed97809d2008-12-01 13:38:55 -0800956 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400957 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530958
Sujith7d0d0df2010-04-16 11:53:57 +0530959 ENABLE_REGWRITE_BUFFER(ah);
960
Pavel Roskin152d5302010-03-31 18:05:37 -0400961 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500962 ah->imrs2_reg |= AR_IMR_S2_GTT;
963 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530964
965 if (!AR_SREV_9100(ah)) {
966 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530967 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530968 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
969 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400970
Sujith7d0d0df2010-04-16 11:53:57 +0530971 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530972
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400973 if (AR_SREV_9300_20_OR_LATER(ah)) {
974 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
975 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
976 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
977 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
978 }
Sujithf1dc5602008-10-29 10:16:30 +0530979}
980
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700981static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
982{
983 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
984 val = min(val, (u32) 0xFFFF);
985 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
986}
987
Felix Fietkau0005baf2010-01-15 02:33:40 +0100988static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530989{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100990 u32 val = ath9k_hw_mac_to_clks(ah, us);
991 val = min(val, (u32) 0xFFFF);
992 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530993}
994
Felix Fietkau0005baf2010-01-15 02:33:40 +0100995static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530996{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100997 u32 val = ath9k_hw_mac_to_clks(ah, us);
998 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
999 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1000}
1001
1002static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1003{
1004 u32 val = ath9k_hw_mac_to_clks(ah, us);
1005 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1006 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301007}
1008
Sujithcbe61d82009-02-09 13:27:12 +05301009static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301010{
Sujithf1dc5602008-10-29 10:16:30 +05301011 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001012 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1013 tu);
Sujith2660b812009-02-09 13:27:26 +05301014 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301015 return false;
1016 } else {
1017 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301018 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301019 return true;
1020 }
1021}
1022
Felix Fietkau0005baf2010-01-15 02:33:40 +01001023void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301024{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 struct ath_common *common = ath9k_hw_common(ah);
1026 struct ieee80211_conf *conf = &common->hw->conf;
1027 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001028 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001029 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001030 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001031 int rx_lat = 0, tx_lat = 0, eifs = 0;
1032 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001033
Joe Perchesd2182b62011-12-15 14:55:53 -08001034 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001035 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301036
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001037 if (!chan)
1038 return;
1039
Sujith2660b812009-02-09 13:27:26 +05301040 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001041 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001042
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301043 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1044 rx_lat = 41;
1045 else
1046 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001047 tx_lat = 54;
1048
Felix Fietkaue88e4862012-04-19 21:18:22 +02001049 if (IS_CHAN_5GHZ(chan))
1050 sifstime = 16;
1051 else
1052 sifstime = 10;
1053
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001054 if (IS_CHAN_HALF_RATE(chan)) {
1055 eifs = 175;
1056 rx_lat *= 2;
1057 tx_lat *= 2;
1058 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1059 tx_lat += 11;
1060
Felix Fietkaue88e4862012-04-19 21:18:22 +02001061 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001062 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001063 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001064 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1065 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301066 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001067 tx_lat *= 4;
1068 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1069 tx_lat += 22;
1070
Felix Fietkaue88e4862012-04-19 21:18:22 +02001071 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001072 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001073 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001074 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301075 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1076 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1077 reg = AR_USEC_ASYNC_FIFO;
1078 } else {
1079 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1080 common->clockrate;
1081 reg = REG_READ(ah, AR_USEC);
1082 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001083 rx_lat = MS(reg, AR_USEC_RX_LAT);
1084 tx_lat = MS(reg, AR_USEC_TX_LAT);
1085
1086 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001087 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001088
Felix Fietkaue239d852010-01-15 02:34:58 +01001089 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001090 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001091 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001092
1093 /*
1094 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001095 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001096 * This was initially only meant to work around an issue with delayed
1097 * BA frames in some implementations, but it has been found to fix ACK
1098 * timeout issues in other cases as well.
1099 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001100 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
1101 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001102 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001103 ctstimeout += 48 - sifstime - ah->slottime;
1104 }
1105
Felix Fietkau42c45682010-02-11 18:07:19 +01001106
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001107 ath9k_hw_set_sifs_time(ah, sifstime);
1108 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001109 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001110 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301111 if (ah->globaltxtimeout != (u32) -1)
1112 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001113
1114 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1115 REG_RMW(ah, AR_USEC,
1116 (common->clockrate - 1) |
1117 SM(rx_lat, AR_USEC_RX_LAT) |
1118 SM(tx_lat, AR_USEC_TX_LAT),
1119 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1120
Sujithf1dc5602008-10-29 10:16:30 +05301121}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001122EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301123
Sujith285f2dd2010-01-08 10:36:07 +05301124void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001125{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001126 struct ath_common *common = ath9k_hw_common(ah);
1127
Sujith736b3a22010-03-17 14:25:24 +05301128 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001129 goto free_hw;
1130
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001131 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001132
1133free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001134 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001135}
Sujith285f2dd2010-01-08 10:36:07 +05301136EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001137
Sujithf1dc5602008-10-29 10:16:30 +05301138/*******/
1139/* INI */
1140/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001141
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001142u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001143{
1144 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1145
1146 if (IS_CHAN_B(chan))
1147 ctl |= CTL_11B;
1148 else if (IS_CHAN_G(chan))
1149 ctl |= CTL_11G;
1150 else
1151 ctl |= CTL_11A;
1152
1153 return ctl;
1154}
1155
Sujithf1dc5602008-10-29 10:16:30 +05301156/****************************************/
1157/* Reset and Channel Switching Routines */
1158/****************************************/
1159
Sujithcbe61d82009-02-09 13:27:12 +05301160static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301161{
Felix Fietkau57b32222010-04-15 17:39:22 -04001162 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301163
Sujith7d0d0df2010-04-16 11:53:57 +05301164 ENABLE_REGWRITE_BUFFER(ah);
1165
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001166 /*
1167 * set AHB_MODE not to do cacheline prefetches
1168 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001169 if (!AR_SREV_9300_20_OR_LATER(ah))
1170 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301171
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001172 /*
1173 * let mac dma reads be in 128 byte chunks
1174 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001175 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301176
Sujith7d0d0df2010-04-16 11:53:57 +05301177 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301178
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001179 /*
1180 * Restore TX Trigger Level to its pre-reset value.
1181 * The initial value depends on whether aggregation is enabled, and is
1182 * adjusted whenever underruns are detected.
1183 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001184 if (!AR_SREV_9300_20_OR_LATER(ah))
1185 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301186
Sujith7d0d0df2010-04-16 11:53:57 +05301187 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001189 /*
1190 * let mac dma writes be in 128 byte chunks
1191 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001192 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301193
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001194 /*
1195 * Setup receive FIFO threshold to hold off TX activities
1196 */
Sujithf1dc5602008-10-29 10:16:30 +05301197 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1198
Felix Fietkau57b32222010-04-15 17:39:22 -04001199 if (AR_SREV_9300_20_OR_LATER(ah)) {
1200 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1201 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1202
1203 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1204 ah->caps.rx_status_len);
1205 }
1206
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001207 /*
1208 * reduce the number of usable entries in PCU TXBUF to avoid
1209 * wrap around issues.
1210 */
Sujithf1dc5602008-10-29 10:16:30 +05301211 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001212 /* For AR9285 the number of Fifos are reduced to half.
1213 * So set the usable tx buf size also to half to
1214 * avoid data/delimiter underruns
1215 */
Sujithf1dc5602008-10-29 10:16:30 +05301216 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1217 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001218 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301219 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1220 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1221 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001222
Sujith7d0d0df2010-04-16 11:53:57 +05301223 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301224
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001225 if (AR_SREV_9300_20_OR_LATER(ah))
1226 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301227}
1228
Sujithcbe61d82009-02-09 13:27:12 +05301229static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301230{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001231 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1232 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301233
Sujithf1dc5602008-10-29 10:16:30 +05301234 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001235 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001236 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001237 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301238 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1239 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001240 case NL80211_IFTYPE_AP:
1241 set |= AR_STA_ID1_STA_AP;
1242 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001243 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001244 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301245 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301246 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001247 if (!ah->is_monitoring)
1248 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301249 break;
Sujithf1dc5602008-10-29 10:16:30 +05301250 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001251 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301252}
1253
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001254void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1255 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001256{
1257 u32 coef_exp, coef_man;
1258
1259 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1260 if ((coef_scaled >> coef_exp) & 0x1)
1261 break;
1262
1263 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1264
1265 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1266
1267 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1268 *coef_exponent = coef_exp - 16;
1269}
1270
Sujithcbe61d82009-02-09 13:27:12 +05301271static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301272{
1273 u32 rst_flags;
1274 u32 tmpReg;
1275
Sujith70768492009-02-16 13:23:12 +05301276 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001277 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1278 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301279 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1280 }
1281
Sujith7d0d0df2010-04-16 11:53:57 +05301282 ENABLE_REGWRITE_BUFFER(ah);
1283
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001284 if (AR_SREV_9300_20_OR_LATER(ah)) {
1285 REG_WRITE(ah, AR_WA, ah->WARegVal);
1286 udelay(10);
1287 }
1288
Sujithf1dc5602008-10-29 10:16:30 +05301289 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1290 AR_RTC_FORCE_WAKE_ON_INT);
1291
1292 if (AR_SREV_9100(ah)) {
1293 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1294 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1295 } else {
1296 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1297 if (tmpReg &
1298 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1299 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001300 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301301 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001302
1303 val = AR_RC_HOSTIF;
1304 if (!AR_SREV_9300_20_OR_LATER(ah))
1305 val |= AR_RC_AHB;
1306 REG_WRITE(ah, AR_RC, val);
1307
1308 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301309 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301310
1311 rst_flags = AR_RTC_RC_MAC_WARM;
1312 if (type == ATH9K_RESET_COLD)
1313 rst_flags |= AR_RTC_RC_MAC_COLD;
1314 }
1315
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001316 if (AR_SREV_9330(ah)) {
1317 int npend = 0;
1318 int i;
1319
1320 /* AR9330 WAR:
1321 * call external reset function to reset WMAC if:
1322 * - doing a cold reset
1323 * - we have pending frames in the TX queues
1324 */
1325
1326 for (i = 0; i < AR_NUM_QCU; i++) {
1327 npend = ath9k_hw_numtxpending(ah, i);
1328 if (npend)
1329 break;
1330 }
1331
1332 if (ah->external_reset &&
1333 (npend || type == ATH9K_RESET_COLD)) {
1334 int reset_err = 0;
1335
Joe Perchesd2182b62011-12-15 14:55:53 -08001336 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001337 "reset MAC via external reset\n");
1338
1339 reset_err = ah->external_reset();
1340 if (reset_err) {
1341 ath_err(ath9k_hw_common(ah),
1342 "External reset failed, err=%d\n",
1343 reset_err);
1344 return false;
1345 }
1346
1347 REG_WRITE(ah, AR_RTC_RESET, 1);
1348 }
1349 }
1350
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001351 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301352
1353 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301354
Sujithf1dc5602008-10-29 10:16:30 +05301355 udelay(50);
1356
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001357 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301358 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001359 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301360 return false;
1361 }
1362
1363 if (!AR_SREV_9100(ah))
1364 REG_WRITE(ah, AR_RC, 0);
1365
Sujithf1dc5602008-10-29 10:16:30 +05301366 if (AR_SREV_9100(ah))
1367 udelay(50);
1368
1369 return true;
1370}
1371
Sujithcbe61d82009-02-09 13:27:12 +05301372static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301373{
Sujith7d0d0df2010-04-16 11:53:57 +05301374 ENABLE_REGWRITE_BUFFER(ah);
1375
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001376 if (AR_SREV_9300_20_OR_LATER(ah)) {
1377 REG_WRITE(ah, AR_WA, ah->WARegVal);
1378 udelay(10);
1379 }
1380
Sujithf1dc5602008-10-29 10:16:30 +05301381 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1382 AR_RTC_FORCE_WAKE_ON_INT);
1383
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001384 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301385 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1386
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001387 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301388
Sujith7d0d0df2010-04-16 11:53:57 +05301389 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301390
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001391 if (!AR_SREV_9300_20_OR_LATER(ah))
1392 udelay(2);
1393
1394 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301395 REG_WRITE(ah, AR_RC, 0);
1396
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001397 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301398
1399 if (!ath9k_hw_wait(ah,
1400 AR_RTC_STATUS,
1401 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301402 AR_RTC_STATUS_ON,
1403 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001404 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301405 return false;
1406 }
1407
Sujithf1dc5602008-10-29 10:16:30 +05301408 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1409}
1410
Sujithcbe61d82009-02-09 13:27:12 +05301411static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301412{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301413 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301414
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001415 if (AR_SREV_9300_20_OR_LATER(ah)) {
1416 REG_WRITE(ah, AR_WA, ah->WARegVal);
1417 udelay(10);
1418 }
1419
Sujithf1dc5602008-10-29 10:16:30 +05301420 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1421 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1422
1423 switch (type) {
1424 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301425 ret = ath9k_hw_set_reset_power_on(ah);
1426 break;
Sujithf1dc5602008-10-29 10:16:30 +05301427 case ATH9K_RESET_WARM:
1428 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301429 ret = ath9k_hw_set_reset(ah, type);
1430 break;
Sujithf1dc5602008-10-29 10:16:30 +05301431 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301432 break;
Sujithf1dc5602008-10-29 10:16:30 +05301433 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301434
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301435 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301436}
1437
Sujithcbe61d82009-02-09 13:27:12 +05301438static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301439 struct ath9k_channel *chan)
1440{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001441 int reset_type = ATH9K_RESET_WARM;
1442
1443 if (AR_SREV_9280(ah)) {
1444 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1445 reset_type = ATH9K_RESET_POWER_ON;
1446 else
1447 reset_type = ATH9K_RESET_COLD;
1448 }
1449
1450 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301451 return false;
1452
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001453 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301454 return false;
1455
Sujith2660b812009-02-09 13:27:26 +05301456 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001457
1458 if (AR_SREV_9330(ah))
1459 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301460 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301461 ath9k_hw_set_rfmode(ah, chan);
1462
1463 return true;
1464}
1465
Sujithcbe61d82009-02-09 13:27:12 +05301466static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001467 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301468{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001469 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001470 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001471 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301472 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1473 bool band_switch, mode_diff;
1474 u8 ini_reloaded;
1475
1476 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1477 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1478 CHANNEL_5GHZ));
1479 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301480
1481 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1482 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001483 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001484 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301485 return false;
1486 }
1487 }
1488
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001489 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001490 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301491 return false;
1492 }
1493
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301494 if (edma && (band_switch || mode_diff)) {
1495 ath9k_hw_mark_phy_inactive(ah);
1496 udelay(5);
1497
1498 ath9k_hw_init_pll(ah, NULL);
1499
1500 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1501 ath_err(common, "Failed to do fast channel change\n");
1502 return false;
1503 }
1504 }
1505
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001506 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301507
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001508 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001509 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001510 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001511 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301512 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001513 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001514 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001515 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301516
1517 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1518 ath9k_hw_set_delta_slope(ah, chan);
1519
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001520 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301521
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301522 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301523 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301524 if (band_switch || ini_reloaded)
1525 ah->eep_ops->set_board_values(ah, chan);
1526
1527 ath9k_hw_init_bb(ah, chan);
1528
1529 if (band_switch || ini_reloaded)
1530 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301531 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301532 }
1533
Sujithf1dc5602008-10-29 10:16:30 +05301534 return true;
1535}
1536
Felix Fietkau691680b2011-03-19 13:55:38 +01001537static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1538{
1539 u32 gpio_mask = ah->gpio_mask;
1540 int i;
1541
1542 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1543 if (!(gpio_mask & 1))
1544 continue;
1545
1546 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1547 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1548 }
1549}
1550
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301551static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1552 int *hang_state, int *hang_pos)
1553{
1554 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1555 u32 chain_state, dcs_pos, i;
1556
1557 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1558 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1559 for (i = 0; i < 3; i++) {
1560 if (chain_state == dcu_chain_state[i]) {
1561 *hang_state = chain_state;
1562 *hang_pos = dcs_pos;
1563 return true;
1564 }
1565 }
1566 }
1567 return false;
1568}
1569
1570#define DCU_COMPLETE_STATE 1
1571#define DCU_COMPLETE_STATE_MASK 0x3
1572#define NUM_STATUS_READS 50
1573static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1574{
1575 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1576 u32 i, hang_pos, hang_state, num_state = 6;
1577
1578 comp_state = REG_READ(ah, AR_DMADBG_6);
1579
1580 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1581 ath_dbg(ath9k_hw_common(ah), RESET,
1582 "MAC Hang signature not found at DCU complete\n");
1583 return false;
1584 }
1585
1586 chain_state = REG_READ(ah, dcs_reg);
1587 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1588 goto hang_check_iter;
1589
1590 dcs_reg = AR_DMADBG_5;
1591 num_state = 4;
1592 chain_state = REG_READ(ah, dcs_reg);
1593 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1594 goto hang_check_iter;
1595
1596 ath_dbg(ath9k_hw_common(ah), RESET,
1597 "MAC Hang signature 1 not found\n");
1598 return false;
1599
1600hang_check_iter:
1601 ath_dbg(ath9k_hw_common(ah), RESET,
1602 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1603 chain_state, comp_state, hang_state, hang_pos);
1604
1605 for (i = 0; i < NUM_STATUS_READS; i++) {
1606 chain_state = REG_READ(ah, dcs_reg);
1607 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1608 comp_state = REG_READ(ah, AR_DMADBG_6);
1609
1610 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1611 DCU_COMPLETE_STATE) ||
1612 (chain_state != hang_state))
1613 return false;
1614 }
1615
1616 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1617
1618 return true;
1619}
1620
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001621bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301622{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001623 int count = 50;
1624 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301625
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301626 if (AR_SREV_9300(ah))
1627 return !ath9k_hw_detect_mac_hang(ah);
1628
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001629 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001630 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301631
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001632 do {
1633 reg = REG_READ(ah, AR_OBS_BUS_1);
1634
1635 if ((reg & 0x7E7FFFEF) == 0x00702400)
1636 continue;
1637
1638 switch (reg & 0x7E000B00) {
1639 case 0x1E000000:
1640 case 0x52000B00:
1641 case 0x18000B00:
1642 continue;
1643 default:
1644 return true;
1645 }
1646 } while (count-- > 0);
1647
1648 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301649}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001650EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301651
Sujith Manoharancaed6572012-03-14 14:40:46 +05301652/*
1653 * Fast channel change:
1654 * (Change synthesizer based on channel freq without resetting chip)
1655 *
1656 * Don't do FCC when
1657 * - Flag is not set
1658 * - Chip is just coming out of full sleep
1659 * - Channel to be set is same as current channel
1660 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1661 */
1662static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1663{
1664 struct ath_common *common = ath9k_hw_common(ah);
1665 int ret;
1666
1667 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1668 goto fail;
1669
1670 if (ah->chip_fullsleep)
1671 goto fail;
1672
1673 if (!ah->curchan)
1674 goto fail;
1675
1676 if (chan->channel == ah->curchan->channel)
1677 goto fail;
1678
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001679 if ((ah->curchan->channelFlags | chan->channelFlags) &
1680 (CHANNEL_HALF | CHANNEL_QUARTER))
1681 goto fail;
1682
Sujith Manoharancaed6572012-03-14 14:40:46 +05301683 if ((chan->channelFlags & CHANNEL_ALL) !=
1684 (ah->curchan->channelFlags & CHANNEL_ALL))
1685 goto fail;
1686
1687 if (!ath9k_hw_check_alive(ah))
1688 goto fail;
1689
1690 /*
1691 * For AR9462, make sure that calibration data for
1692 * re-using are present.
1693 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301694 if (AR_SREV_9462(ah) && (ah->caldata &&
1695 (!ah->caldata->done_txiqcal_once ||
1696 !ah->caldata->done_txclcal_once ||
1697 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301698 goto fail;
1699
1700 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1701 ah->curchan->channel, chan->channel);
1702
1703 ret = ath9k_hw_channel_change(ah, chan);
1704 if (!ret)
1705 goto fail;
1706
1707 ath9k_hw_loadnf(ah, ah->curchan);
1708 ath9k_hw_start_nfcal(ah, true);
1709
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301710 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301711 ar9003_mci_2g5g_switch(ah, true);
1712
1713 if (AR_SREV_9271(ah))
1714 ar9002_hw_load_ani_reg(ah, chan);
1715
1716 return 0;
1717fail:
1718 return -EINVAL;
1719}
1720
Sujithcbe61d82009-02-09 13:27:12 +05301721int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301722 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001723{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001724 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001725 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001726 u32 saveDefAntenna;
1727 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301728 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001729 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301730 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301731 bool save_fullsleep = ah->chip_fullsleep;
1732
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301733 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301734 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1735 if (start_mci_reset)
1736 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301737 }
1738
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001739 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001740 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001741
Sujith Manoharancaed6572012-03-14 14:40:46 +05301742 if (ah->curchan && !ah->chip_fullsleep)
1743 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001745 ah->caldata = caldata;
1746 if (caldata &&
1747 (chan->channel != caldata->channel ||
1748 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1749 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1750 /* Operating channel changed, reset channel calibration data */
1751 memset(caldata, 0, sizeof(*caldata));
1752 ath9k_init_nfcal_hist_buffer(ah, chan);
1753 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001754 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001755
Sujith Manoharancaed6572012-03-14 14:40:46 +05301756 if (fastcc) {
1757 r = ath9k_hw_do_fastcc(ah, chan);
1758 if (!r)
1759 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001760 }
1761
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301762 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301763 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301764
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001765 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1766 if (saveDefAntenna == 0)
1767 saveDefAntenna = 1;
1768
1769 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1770
Sujith46fe7822009-09-17 09:25:25 +05301771 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001772 if (AR_SREV_9100(ah) ||
1773 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301774 tsf = ath9k_hw_gettsf64(ah);
1775
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001776 saveLedState = REG_READ(ah, AR_CFG_LED) &
1777 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1778 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1779
1780 ath9k_hw_mark_phy_inactive(ah);
1781
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001782 ah->paprd_table_write_done = false;
1783
Sujith05020d22010-03-17 14:25:23 +05301784 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001785 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1786 REG_WRITE(ah,
1787 AR9271_RESET_POWER_DOWN_CONTROL,
1788 AR9271_RADIO_RF_RST);
1789 udelay(50);
1790 }
1791
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001792 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001793 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001794 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001795 }
1796
Sujith05020d22010-03-17 14:25:23 +05301797 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001798 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1799 ah->htc_reset_init = false;
1800 REG_WRITE(ah,
1801 AR9271_RESET_POWER_DOWN_CONTROL,
1802 AR9271_GATE_MAC_CTL);
1803 udelay(50);
1804 }
1805
Sujith46fe7822009-09-17 09:25:25 +05301806 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001807 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301808 ath9k_hw_settsf64(ah, tsf);
1809
Felix Fietkau7a370812010-09-22 12:34:52 +02001810 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301811 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001812
Sujithe9141f72010-06-01 15:14:10 +05301813 if (!AR_SREV_9300_20_OR_LATER(ah))
1814 ar9002_hw_enable_async_fifo(ah);
1815
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001816 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001817 if (r)
1818 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301820 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301821 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1822
Felix Fietkauf860d522010-06-30 02:07:48 +02001823 /*
1824 * Some AR91xx SoC devices frequently fail to accept TSF writes
1825 * right after the chip reset. When that happens, write a new
1826 * value after the initvals have been applied, with an offset
1827 * based on measured time difference
1828 */
1829 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1830 tsf += 1500;
1831 ath9k_hw_settsf64(ah, tsf);
1832 }
1833
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001834 /* Setup MFP options for CCMP */
1835 if (AR_SREV_9280_20_OR_LATER(ah)) {
1836 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1837 * frames when constructing CCMP AAD. */
1838 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1839 0xc7ff);
1840 ah->sw_mgmt_crypto = false;
1841 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1842 /* Disable hardware crypto for management frames */
1843 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1844 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1845 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1846 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1847 ah->sw_mgmt_crypto = true;
1848 } else
1849 ah->sw_mgmt_crypto = true;
1850
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1852 ath9k_hw_set_delta_slope(ah, chan);
1853
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001854 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301855 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001856
Sujith7d0d0df2010-04-16 11:53:57 +05301857 ENABLE_REGWRITE_BUFFER(ah);
1858
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001859 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1860 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861 | macStaId1
1862 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301863 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301864 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301865 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001866 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001867 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001868 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1871
Sujith7d0d0df2010-04-16 11:53:57 +05301872 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301873
Sujith Manoharan00e00032011-01-26 21:59:05 +05301874 ath9k_hw_set_operating_mode(ah, ah->opmode);
1875
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001876 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001877 if (r)
1878 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001880 ath9k_hw_set_clockrate(ah);
1881
Sujith7d0d0df2010-04-16 11:53:57 +05301882 ENABLE_REGWRITE_BUFFER(ah);
1883
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001884 for (i = 0; i < AR_NUM_DCU; i++)
1885 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1886
Sujith7d0d0df2010-04-16 11:53:57 +05301887 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301888
Sujith2660b812009-02-09 13:27:26 +05301889 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001890 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891 ath9k_hw_resettxqueue(ah, i);
1892
Sujith2660b812009-02-09 13:27:26 +05301893 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001894 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895 ath9k_hw_init_qos(ah);
1896
Sujith2660b812009-02-09 13:27:26 +05301897 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001898 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301899
Felix Fietkau0005baf2010-01-15 02:33:40 +01001900 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001902 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1903 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1904 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1905 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1906 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1907 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1908 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301909 }
1910
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001911 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001912
1913 ath9k_hw_set_dma(ah);
1914
1915 REG_WRITE(ah, AR_OBS, 8);
1916
Sujith0ce024c2009-12-14 14:57:00 +05301917 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1919 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1920 }
1921
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001922 if (ah->config.tx_intr_mitigation) {
1923 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1924 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1925 }
1926
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927 ath9k_hw_init_bb(ah, chan);
1928
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301929 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301930 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301931 caldata->done_txclcal_once = false;
1932 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001933 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001934 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001935
Rajkumar Manoharan93348922011-10-25 16:47:36 +05301936 ath9k_hw_loadnf(ah, chan);
1937 ath9k_hw_start_nfcal(ah, true);
1938
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301939 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301940 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301941
Sujith7d0d0df2010-04-16 11:53:57 +05301942 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001944 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1946
Sujith7d0d0df2010-04-16 11:53:57 +05301947 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301948
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001949 /*
1950 * For big endian systems turn on swapping for descriptors
1951 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952 if (AR_SREV_9100(ah)) {
1953 u32 mask;
1954 mask = REG_READ(ah, AR_CFG);
1955 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001956 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1957 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958 } else {
1959 mask =
1960 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1961 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001962 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1963 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964 }
1965 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301966 if (common->bus_ops->ath_bus_type == ATH_USB) {
1967 /* Configure AR9271 target WLAN */
1968 if (AR_SREV_9271(ah))
1969 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1970 else
1971 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1972 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001973#ifdef __BIG_ENDIAN
Gabor Juhos4033bda2011-06-21 11:23:35 +02001974 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301975 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1976 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001977 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978#endif
1979 }
1980
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301981 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301982 ath9k_hw_btcoex_enable(ah);
1983
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301984 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301985 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301986
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301987 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001988 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001989
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301990 ar9003_hw_disable_phy_restart(ah);
1991 }
1992
Felix Fietkau691680b2011-03-19 13:55:38 +01001993 ath9k_hw_apply_gpio_override(ah);
1994
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001995 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001997EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998
Sujithf1dc5602008-10-29 10:16:30 +05301999/******************************/
2000/* Power Management (Chipset) */
2001/******************************/
2002
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002003/*
2004 * Notify Power Mgt is disabled in self-generated frames.
2005 * If requested, force chip to sleep.
2006 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302007static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302008{
2009 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302010
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302011 if (AR_SREV_9462(ah)) {
2012 REG_WRITE(ah, AR_TIMER_MODE,
2013 REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
2014 REG_WRITE(ah, AR_NDP2_TIMER_MODE,
2015 REG_READ(ah, AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
2016 REG_WRITE(ah, AR_SLP32_INC,
2017 REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
2018 /* xxx Required for WLAN only case ? */
2019 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2020 udelay(100);
2021 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302022
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302023 /*
2024 * Clear the RTC force wake bit to allow the
2025 * mac to go to sleep.
2026 */
2027 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302028
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302029 if (AR_SREV_9462(ah))
2030 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302031
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302032 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2033 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2034
2035 /* Shutdown chip. Active low */
2036 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2037 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2038 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302039 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002040
2041 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002042 if (AR_SREV_9300_20_OR_LATER(ah))
2043 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002044}
2045
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002046/*
2047 * Notify Power Management is enabled in self-generating
2048 * frames. If request, set power mode of chip to
2049 * auto/normal. Duration in units of 128us (1/8 TU).
2050 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302051static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302054 u32 val;
2055
Sujithf1dc5602008-10-29 10:16:30 +05302056 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002057
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302058 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2059 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2060 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2061 AR_RTC_FORCE_WAKE_ON_INT);
2062 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302063
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302064 /* When chip goes into network sleep, it could be waken
2065 * up by MCI_INT interrupt caused by BT's HW messages
2066 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2067 * rate (~100us). This will cause chip to leave and
2068 * re-enter network sleep mode frequently, which in
2069 * consequence will have WLAN MCI HW to generate lots of
2070 * SYS_WAKING and SYS_SLEEPING messages which will make
2071 * BT CPU to busy to process.
2072 */
2073 if (AR_SREV_9462(ah)) {
2074 val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
2075 ~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
2076 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
Sujithf1dc5602008-10-29 10:16:30 +05302077 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302078 /*
2079 * Clear the RTC force wake bit to allow the
2080 * mac to go to sleep.
2081 */
2082 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2083 AR_RTC_FORCE_WAKE_EN);
2084
2085 if (AR_SREV_9462(ah))
2086 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302087 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002088
2089 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2090 if (AR_SREV_9300_20_OR_LATER(ah))
2091 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302092}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002093
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302094static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302095{
2096 u32 val;
2097 int i;
2098
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002099 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2100 if (AR_SREV_9300_20_OR_LATER(ah)) {
2101 REG_WRITE(ah, AR_WA, ah->WARegVal);
2102 udelay(10);
2103 }
2104
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302105 if ((REG_READ(ah, AR_RTC_STATUS) &
2106 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2107 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302108 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002109 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110 if (!AR_SREV_9300_20_OR_LATER(ah))
2111 ath9k_hw_init_pll(ah, NULL);
2112 }
2113 if (AR_SREV_9100(ah))
2114 REG_SET_BIT(ah, AR_RTC_RESET,
2115 AR_RTC_RESET_EN);
2116
2117 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2118 AR_RTC_FORCE_WAKE_EN);
2119 udelay(50);
2120
2121 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2122 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2123 if (val == AR_RTC_STATUS_ON)
2124 break;
2125 udelay(50);
2126 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2127 AR_RTC_FORCE_WAKE_EN);
2128 }
2129 if (i == 0) {
2130 ath_err(ath9k_hw_common(ah),
2131 "Failed to wakeup in %uus\n",
2132 POWER_UP_TIME / 20);
2133 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134 }
2135
Sujithf1dc5602008-10-29 10:16:30 +05302136 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2137
2138 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002139}
2140
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002141bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302142{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002143 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302144 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302145 static const char *modes[] = {
2146 "AWAKE",
2147 "FULL-SLEEP",
2148 "NETWORK SLEEP",
2149 "UNDEFINED"
2150 };
Sujithf1dc5602008-10-29 10:16:30 +05302151
Gabor Juhoscbdec972009-07-24 17:27:22 +02002152 if (ah->power_mode == mode)
2153 return status;
2154
Joe Perchesd2182b62011-12-15 14:55:53 -08002155 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002156 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302157
2158 switch (mode) {
2159 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302160 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302161 break;
2162 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302163 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302164 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302165
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302166 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302167 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302168 break;
2169 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302170 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302171 break;
2172 default:
Joe Perches38002762010-12-02 19:12:36 -08002173 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302174 return false;
2175 }
Sujith2660b812009-02-09 13:27:26 +05302176 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302177
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002178 /*
2179 * XXX: If this warning never comes up after a while then
2180 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2181 * ath9k_hw_setpower() return type void.
2182 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302183
2184 if (!(ah->ah_flags & AH_UNPLUGGED))
2185 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002186
Sujithf1dc5602008-10-29 10:16:30 +05302187 return status;
2188}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002189EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302190
Sujithf1dc5602008-10-29 10:16:30 +05302191/*******************/
2192/* Beacon Handling */
2193/*******************/
2194
Sujithcbe61d82009-02-09 13:27:12 +05302195void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197 int flags = 0;
2198
Sujith7d0d0df2010-04-16 11:53:57 +05302199 ENABLE_REGWRITE_BUFFER(ah);
2200
Sujith2660b812009-02-09 13:27:26 +05302201 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002202 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002203 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204 REG_SET_BIT(ah, AR_TXCFG,
2205 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002206 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2207 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002209 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002210 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2211 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2212 TU_TO_USEC(ah->config.dma_beacon_response_time));
2213 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2214 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215 flags |=
2216 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2217 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002218 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002219 ath_dbg(ath9k_hw_common(ah), BEACON,
2220 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002221 return;
2222 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223 }
2224
Felix Fietkaudd347f22011-03-22 21:54:17 +01002225 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2226 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2227 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2228 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002229
Sujith7d0d0df2010-04-16 11:53:57 +05302230 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302231
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2233}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002234EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002235
Sujithcbe61d82009-02-09 13:27:12 +05302236void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302237 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002238{
2239 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302240 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002241 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002242
Sujith7d0d0df2010-04-16 11:53:57 +05302243 ENABLE_REGWRITE_BUFFER(ah);
2244
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2246
2247 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302248 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302250 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251
Sujith7d0d0df2010-04-16 11:53:57 +05302252 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302253
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254 REG_RMW_FIELD(ah, AR_RSSI_THR,
2255 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2256
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302257 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258
2259 if (bs->bs_sleepduration > beaconintval)
2260 beaconintval = bs->bs_sleepduration;
2261
2262 dtimperiod = bs->bs_dtimperiod;
2263 if (bs->bs_sleepduration > dtimperiod)
2264 dtimperiod = bs->bs_sleepduration;
2265
2266 if (beaconintval == dtimperiod)
2267 nextTbtt = bs->bs_nextdtim;
2268 else
2269 nextTbtt = bs->bs_nexttbtt;
2270
Joe Perchesd2182b62011-12-15 14:55:53 -08002271 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2272 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2273 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2274 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Sujith7d0d0df2010-04-16 11:53:57 +05302276 ENABLE_REGWRITE_BUFFER(ah);
2277
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 REG_WRITE(ah, AR_NEXT_DTIM,
2279 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2280 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2281
2282 REG_WRITE(ah, AR_SLEEP1,
2283 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2284 | AR_SLEEP1_ASSUME_DTIM);
2285
Sujith60b67f52008-08-07 10:52:38 +05302286 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2288 else
2289 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2290
2291 REG_WRITE(ah, AR_SLEEP2,
2292 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2293
2294 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2295 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2296
Sujith7d0d0df2010-04-16 11:53:57 +05302297 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302298
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299 REG_SET_BIT(ah, AR_TIMER_MODE,
2300 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2301 AR_DTIM_TIMER_EN);
2302
Sujith4af9cf42009-02-12 10:06:47 +05302303 /* TSF Out of Range Threshold */
2304 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002306EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307
Sujithf1dc5602008-10-29 10:16:30 +05302308/*******************/
2309/* HW Capabilities */
2310/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002311
Felix Fietkau60540692011-07-19 08:46:44 +02002312static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2313{
2314 eeprom_chainmask &= chip_chainmask;
2315 if (eeprom_chainmask)
2316 return eeprom_chainmask;
2317 else
2318 return chip_chainmask;
2319}
2320
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002321/**
2322 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2323 * @ah: the atheros hardware data structure
2324 *
2325 * We enable DFS support upstream on chipsets which have passed a series
2326 * of tests. The testing requirements are going to be documented. Desired
2327 * test requirements are documented at:
2328 *
2329 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2330 *
2331 * Once a new chipset gets properly tested an individual commit can be used
2332 * to document the testing for DFS for that chipset.
2333 */
2334static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2335{
2336
2337 switch (ah->hw_version.macVersion) {
2338 /* AR9580 will likely be our first target to get testing on */
2339 case AR_SREV_VERSION_9580:
2340 default:
2341 return false;
2342 }
2343}
2344
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002345int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346{
Sujith2660b812009-02-09 13:27:26 +05302347 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002348 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002349 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002350 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002351
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302352 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002353 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002354
Sujithf74df6f2009-02-09 13:27:24 +05302355 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002356 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302357
Sujith2660b812009-02-09 13:27:26 +05302358 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302359 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002360 if (regulatory->current_rd == 0x64 ||
2361 regulatory->current_rd == 0x65)
2362 regulatory->current_rd += 5;
2363 else if (regulatory->current_rd == 0x41)
2364 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002365 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2366 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367 }
Sujithdc2222a2008-08-14 13:26:55 +05302368
Sujithf74df6f2009-02-09 13:27:24 +05302369 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002370 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002371 ath_err(common,
2372 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002373 return -EINVAL;
2374 }
2375
Felix Fietkaud4659912010-10-14 16:02:39 +02002376 if (eeval & AR5416_OPFLAGS_11A)
2377 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002378
Felix Fietkaud4659912010-10-14 16:02:39 +02002379 if (eeval & AR5416_OPFLAGS_11G)
2380 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302381
Felix Fietkau60540692011-07-19 08:46:44 +02002382 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2383 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302384 else if (AR_SREV_9462(ah))
2385 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002386 else if (!AR_SREV_9280_20_OR_LATER(ah))
2387 chip_chainmask = 7;
2388 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2389 chip_chainmask = 3;
2390 else
2391 chip_chainmask = 7;
2392
Sujithf74df6f2009-02-09 13:27:24 +05302393 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002394 /*
2395 * For AR9271 we will temporarilly uses the rx chainmax as read from
2396 * the EEPROM.
2397 */
Sujith8147f5d2009-02-20 15:13:23 +05302398 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002399 !(eeval & AR5416_OPFLAGS_11A) &&
2400 !(AR_SREV_9271(ah)))
2401 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302402 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002403 else if (AR_SREV_9100(ah))
2404 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302405 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002406 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302407 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302408
Felix Fietkau60540692011-07-19 08:46:44 +02002409 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2410 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002411 ah->txchainmask = pCap->tx_chainmask;
2412 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002413
Felix Fietkau7a370812010-09-22 12:34:52 +02002414 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302415
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002416 /* enable key search for every frame in an aggregate */
2417 if (AR_SREV_9300_20_OR_LATER(ah))
2418 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2419
Bruno Randolfce2220d2010-09-17 11:36:25 +09002420 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2421
Felix Fietkau0db156e2011-03-23 20:57:29 +01002422 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302423 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2424 else
2425 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2426
Sujith5b5fa352010-03-17 14:25:15 +05302427 if (AR_SREV_9271(ah))
2428 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302429 else if (AR_DEVID_7010(ah))
2430 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302431 else if (AR_SREV_9300_20_OR_LATER(ah))
2432 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2433 else if (AR_SREV_9287_11_OR_LATER(ah))
2434 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002435 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302436 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002437 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302438 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2439 else
2440 pCap->num_gpio_pins = AR_NUM_GPIO;
2441
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302442 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302443 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302444 else
Sujithf1dc5602008-10-29 10:16:30 +05302445 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302446
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302447#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302448 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2449 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2450 ah->rfkill_gpio =
2451 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2452 ah->rfkill_polarity =
2453 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302454
2455 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2456 }
2457#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002458 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302459 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2460 else
2461 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302462
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302463 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302464 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2465 else
2466 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2467
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002468 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002469 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002470 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002471 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2472
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002473 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2474 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2475 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002476 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002477 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002478 if (!ah->config.paprd_disable &&
2479 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002480 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002481 } else {
2482 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002483 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002484 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002485 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002486
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002487 if (AR_SREV_9300_20_OR_LATER(ah))
2488 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2489
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002490 if (AR_SREV_9300_20_OR_LATER(ah))
2491 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2492
Felix Fietkaua42acef2010-09-22 12:34:54 +02002493 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002494 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2495
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002496 if (AR_SREV_9285(ah))
2497 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2498 ant_div_ctl1 =
2499 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2500 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2501 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2502 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302503 if (AR_SREV_9300_20_OR_LATER(ah)) {
2504 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2505 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2506 }
2507
2508
Gabor Juhos431da562011-06-21 11:23:41 +02002509 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302510 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2511 /*
2512 * enable the diversity-combining algorithm only when
2513 * both enable_lna_div and enable_fast_div are set
2514 * Table for Diversity
2515 * ant_div_alt_lnaconf bit 0-1
2516 * ant_div_main_lnaconf bit 2-3
2517 * ant_div_alt_gaintb bit 4
2518 * ant_div_main_gaintb bit 5
2519 * enable_ant_div_lnadiv bit 6
2520 * enable_ant_fast_div bit 7
2521 */
2522 if ((ant_div_ctl1 >> 0x6) == 0x3)
2523 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2524 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002525
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002526 if (AR_SREV_9485_10(ah)) {
2527 pCap->pcie_lcr_extsync_en = true;
2528 pCap->pcie_lcr_offset = 0x80;
2529 }
2530
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002531 if (ath9k_hw_dfs_tested(ah))
2532 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2533
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002534 tx_chainmask = pCap->tx_chainmask;
2535 rx_chainmask = pCap->rx_chainmask;
2536 while (tx_chainmask || rx_chainmask) {
2537 if (tx_chainmask & BIT(0))
2538 pCap->max_txchains++;
2539 if (rx_chainmask & BIT(0))
2540 pCap->max_rxchains++;
2541
2542 tx_chainmask >>= 1;
2543 rx_chainmask >>= 1;
2544 }
2545
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302546 if (AR_SREV_9300_20_OR_LATER(ah)) {
2547 ah->enabled_cals |= TX_IQ_CAL;
Mohammed Shafi Shajakhan6fea5932011-11-30 21:01:31 +05302548 if (AR_SREV_9485_OR_LATER(ah))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302549 ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2550 }
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302551
2552 if (AR_SREV_9462(ah)) {
2553
2554 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2555 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2556
2557 if (AR_SREV_9462_20(ah))
2558 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
2559
2560 }
2561
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05302562
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002563 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002564}
2565
Sujithf1dc5602008-10-29 10:16:30 +05302566/****************************/
2567/* GPIO / RFKILL / Antennae */
2568/****************************/
2569
Sujithcbe61d82009-02-09 13:27:12 +05302570static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302571 u32 gpio, u32 type)
2572{
2573 int addr;
2574 u32 gpio_shift, tmp;
2575
2576 if (gpio > 11)
2577 addr = AR_GPIO_OUTPUT_MUX3;
2578 else if (gpio > 5)
2579 addr = AR_GPIO_OUTPUT_MUX2;
2580 else
2581 addr = AR_GPIO_OUTPUT_MUX1;
2582
2583 gpio_shift = (gpio % 6) * 5;
2584
2585 if (AR_SREV_9280_20_OR_LATER(ah)
2586 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2587 REG_RMW(ah, addr, (type << gpio_shift),
2588 (0x1f << gpio_shift));
2589 } else {
2590 tmp = REG_READ(ah, addr);
2591 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2592 tmp &= ~(0x1f << gpio_shift);
2593 tmp |= (type << gpio_shift);
2594 REG_WRITE(ah, addr, tmp);
2595 }
2596}
2597
Sujithcbe61d82009-02-09 13:27:12 +05302598void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302599{
2600 u32 gpio_shift;
2601
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002602 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302603
Sujith88c1f4f2010-06-30 14:46:31 +05302604 if (AR_DEVID_7010(ah)) {
2605 gpio_shift = gpio;
2606 REG_RMW(ah, AR7010_GPIO_OE,
2607 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2608 (AR7010_GPIO_OE_MASK << gpio_shift));
2609 return;
2610 }
Sujithf1dc5602008-10-29 10:16:30 +05302611
Sujith88c1f4f2010-06-30 14:46:31 +05302612 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302613 REG_RMW(ah,
2614 AR_GPIO_OE_OUT,
2615 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2616 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2617}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002618EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302619
Sujithcbe61d82009-02-09 13:27:12 +05302620u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302621{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302622#define MS_REG_READ(x, y) \
2623 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2624
Sujith2660b812009-02-09 13:27:26 +05302625 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302626 return 0xffffffff;
2627
Sujith88c1f4f2010-06-30 14:46:31 +05302628 if (AR_DEVID_7010(ah)) {
2629 u32 val;
2630 val = REG_READ(ah, AR7010_GPIO_IN);
2631 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2632 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002633 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2634 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002635 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302636 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002637 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302638 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002639 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302640 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002641 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302642 return MS_REG_READ(AR928X, gpio) != 0;
2643 else
2644 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302645}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002646EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302647
Sujithcbe61d82009-02-09 13:27:12 +05302648void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302649 u32 ah_signal_type)
2650{
2651 u32 gpio_shift;
2652
Sujith88c1f4f2010-06-30 14:46:31 +05302653 if (AR_DEVID_7010(ah)) {
2654 gpio_shift = gpio;
2655 REG_RMW(ah, AR7010_GPIO_OE,
2656 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2657 (AR7010_GPIO_OE_MASK << gpio_shift));
2658 return;
2659 }
2660
Sujithf1dc5602008-10-29 10:16:30 +05302661 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302662 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302663 REG_RMW(ah,
2664 AR_GPIO_OE_OUT,
2665 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2666 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2667}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002668EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302669
Sujithcbe61d82009-02-09 13:27:12 +05302670void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302671{
Sujith88c1f4f2010-06-30 14:46:31 +05302672 if (AR_DEVID_7010(ah)) {
2673 val = val ? 0 : 1;
2674 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2675 AR_GPIO_BIT(gpio));
2676 return;
2677 }
2678
Sujith5b5fa352010-03-17 14:25:15 +05302679 if (AR_SREV_9271(ah))
2680 val = ~val;
2681
Sujithf1dc5602008-10-29 10:16:30 +05302682 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2683 AR_GPIO_BIT(gpio));
2684}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002685EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302686
Sujithcbe61d82009-02-09 13:27:12 +05302687void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302688{
2689 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2690}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002691EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302692
Sujithf1dc5602008-10-29 10:16:30 +05302693/*********************/
2694/* General Operation */
2695/*********************/
2696
Sujithcbe61d82009-02-09 13:27:12 +05302697u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302698{
2699 u32 bits = REG_READ(ah, AR_RX_FILTER);
2700 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2701
2702 if (phybits & AR_PHY_ERR_RADAR)
2703 bits |= ATH9K_RX_FILTER_PHYRADAR;
2704 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2705 bits |= ATH9K_RX_FILTER_PHYERR;
2706
2707 return bits;
2708}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002709EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302710
Sujithcbe61d82009-02-09 13:27:12 +05302711void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302712{
2713 u32 phybits;
2714
Sujith7d0d0df2010-04-16 11:53:57 +05302715 ENABLE_REGWRITE_BUFFER(ah);
2716
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302717 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302718 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2719
Sujith7ea310b2009-09-03 12:08:43 +05302720 REG_WRITE(ah, AR_RX_FILTER, bits);
2721
Sujithf1dc5602008-10-29 10:16:30 +05302722 phybits = 0;
2723 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2724 phybits |= AR_PHY_ERR_RADAR;
2725 if (bits & ATH9K_RX_FILTER_PHYERR)
2726 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2727 REG_WRITE(ah, AR_PHY_ERR, phybits);
2728
2729 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002730 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302731 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002732 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302733
2734 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302735}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002736EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302737
Sujithcbe61d82009-02-09 13:27:12 +05302738bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302739{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302740 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2741 return false;
2742
2743 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002744 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302745 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302746}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002747EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302748
Sujithcbe61d82009-02-09 13:27:12 +05302749bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302750{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002751 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302752 return false;
2753
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302754 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2755 return false;
2756
2757 ath9k_hw_init_pll(ah, NULL);
2758 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302759}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002760EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302761
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002762static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302763{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002764 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002765
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002766 if (IS_CHAN_2GHZ(chan))
2767 gain_param = EEP_ANTENNA_GAIN_2G;
2768 else
2769 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302770
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002771 return ah->eep_ops->get_eeprom(ah, gain_param);
2772}
2773
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002774void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2775 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002776{
2777 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2778 struct ieee80211_channel *channel;
2779 int chan_pwr, new_pwr, max_gain;
2780 int ant_gain, ant_reduction = 0;
2781
2782 if (!chan)
2783 return;
2784
2785 channel = chan->chan;
2786 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2787 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2788 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2789
2790 ant_gain = get_antenna_gain(ah, chan);
2791 if (ant_gain > max_gain)
2792 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302793
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002794 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002795 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002796 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002797}
2798
2799void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2800{
2801 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2802 struct ath9k_channel *chan = ah->curchan;
2803 struct ieee80211_channel *channel = chan->chan;
2804
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002805 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002806 if (test)
2807 channel->max_power = MAX_RATE_POWER / 2;
2808
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002809 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002810
2811 if (test)
2812 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302813}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002814EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302815
Sujithcbe61d82009-02-09 13:27:12 +05302816void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302817{
Sujith2660b812009-02-09 13:27:26 +05302818 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302819}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002820EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302821
Sujithcbe61d82009-02-09 13:27:12 +05302822void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302823{
2824 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2825 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2826}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002827EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302828
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002829void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302830{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002831 struct ath_common *common = ath9k_hw_common(ah);
2832
2833 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2834 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2835 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302836}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002837EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302838
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002839#define ATH9K_MAX_TSF_READ 10
2840
Sujithcbe61d82009-02-09 13:27:12 +05302841u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302842{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002843 u32 tsf_lower, tsf_upper1, tsf_upper2;
2844 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302845
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002846 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2847 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2848 tsf_lower = REG_READ(ah, AR_TSF_L32);
2849 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2850 if (tsf_upper2 == tsf_upper1)
2851 break;
2852 tsf_upper1 = tsf_upper2;
2853 }
Sujithf1dc5602008-10-29 10:16:30 +05302854
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002855 WARN_ON( i == ATH9K_MAX_TSF_READ );
2856
2857 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302858}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002859EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302860
Sujithcbe61d82009-02-09 13:27:12 +05302861void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002862{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002863 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002864 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002865}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002866EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002867
Sujithcbe61d82009-02-09 13:27:12 +05302868void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302869{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002870 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2871 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002872 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002873 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002874
Sujithf1dc5602008-10-29 10:16:30 +05302875 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002876}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002877EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002878
Sujith54e4cec2009-08-07 09:45:09 +05302879void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002880{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002881 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302882 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002883 else
Sujith2660b812009-02-09 13:27:26 +05302884 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002885}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002886EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002887
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002888void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002889{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002890 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302891 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002892
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002893 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302894 macmode = AR_2040_JOINED_RX_CLEAR;
2895 else
2896 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002897
Sujithf1dc5602008-10-29 10:16:30 +05302898 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302900
2901/* HW Generic timers configuration */
2902
2903static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2904{
2905 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2906 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2907 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2908 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2909 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2910 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2911 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2912 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2913 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2914 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2915 AR_NDP2_TIMER_MODE, 0x0002},
2916 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2917 AR_NDP2_TIMER_MODE, 0x0004},
2918 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2919 AR_NDP2_TIMER_MODE, 0x0008},
2920 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2921 AR_NDP2_TIMER_MODE, 0x0010},
2922 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2923 AR_NDP2_TIMER_MODE, 0x0020},
2924 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2925 AR_NDP2_TIMER_MODE, 0x0040},
2926 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2927 AR_NDP2_TIMER_MODE, 0x0080}
2928};
2929
2930/* HW generic timer primitives */
2931
2932/* compute and clear index of rightmost 1 */
2933static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2934{
2935 u32 b;
2936
2937 b = *mask;
2938 b &= (0-b);
2939 *mask &= ~b;
2940 b *= debruijn32;
2941 b >>= 27;
2942
2943 return timer_table->gen_timer_index[b];
2944}
2945
Felix Fietkaudd347f22011-03-22 21:54:17 +01002946u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302947{
2948 return REG_READ(ah, AR_TSF_L32);
2949}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002950EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302951
2952struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2953 void (*trigger)(void *),
2954 void (*overflow)(void *),
2955 void *arg,
2956 u8 timer_index)
2957{
2958 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2959 struct ath_gen_timer *timer;
2960
2961 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2962
2963 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002964 ath_err(ath9k_hw_common(ah),
2965 "Failed to allocate memory for hw timer[%d]\n",
2966 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302967 return NULL;
2968 }
2969
2970 /* allocate a hardware generic timer slot */
2971 timer_table->timers[timer_index] = timer;
2972 timer->index = timer_index;
2973 timer->trigger = trigger;
2974 timer->overflow = overflow;
2975 timer->arg = arg;
2976
2977 return timer;
2978}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002979EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302980
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002981void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2982 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302983 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002984 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302985{
2986 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302987 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302988
2989 BUG_ON(!timer_period);
2990
2991 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2992
2993 tsf = ath9k_hw_gettsf32(ah);
2994
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302995 timer_next = tsf + trig_timeout;
2996
Joe Perchesd2182b62011-12-15 14:55:53 -08002997 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08002998 "current tsf %x period %x timer_next %x\n",
2999 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303000
3001 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303002 * Program generic timer registers
3003 */
3004 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3005 timer_next);
3006 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3007 timer_period);
3008 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3009 gen_tmr_configuration[timer->index].mode_mask);
3010
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303011 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303012 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303013 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303014 * to use. But we still follow the old rule, 0 - 7 use tsf and
3015 * 8 - 15 use tsf2.
3016 */
3017 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3018 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3019 (1 << timer->index));
3020 else
3021 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3022 (1 << timer->index));
3023 }
3024
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025 /* Enable both trigger and thresh interrupt masks */
3026 REG_SET_BIT(ah, AR_IMR_S5,
3027 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3028 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303029}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003030EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303031
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003032void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033{
3034 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3035
3036 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3037 (timer->index >= ATH_MAX_GEN_TIMER)) {
3038 return;
3039 }
3040
3041 /* Clear generic timer enable bits. */
3042 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3043 gen_tmr_configuration[timer->index].mode_mask);
3044
3045 /* Disable both trigger and thresh interrupt masks */
3046 REG_CLR_BIT(ah, AR_IMR_S5,
3047 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3048 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3049
3050 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303051}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003052EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303053
3054void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3055{
3056 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3057
3058 /* free the hardware generic timer slot */
3059 timer_table->timers[timer->index] = NULL;
3060 kfree(timer);
3061}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003062EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303063
3064/*
3065 * Generic Timer Interrupts handling
3066 */
3067void ath_gen_timer_isr(struct ath_hw *ah)
3068{
3069 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3070 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003071 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303072 u32 trigger_mask, thresh_mask, index;
3073
3074 /* get hardware generic timer interrupt status */
3075 trigger_mask = ah->intr_gen_timer_trigger;
3076 thresh_mask = ah->intr_gen_timer_thresh;
3077 trigger_mask &= timer_table->timer_mask.val;
3078 thresh_mask &= timer_table->timer_mask.val;
3079
3080 trigger_mask &= ~thresh_mask;
3081
3082 while (thresh_mask) {
3083 index = rightmost_index(timer_table, &thresh_mask);
3084 timer = timer_table->timers[index];
3085 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003086 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3087 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303088 timer->overflow(timer->arg);
3089 }
3090
3091 while (trigger_mask) {
3092 index = rightmost_index(timer_table, &trigger_mask);
3093 timer = timer_table->timers[index];
3094 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003095 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003096 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303097 timer->trigger(timer->arg);
3098 }
3099}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003100EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003101
Sujith05020d22010-03-17 14:25:23 +05303102/********/
3103/* HTC */
3104/********/
3105
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003106static struct {
3107 u32 version;
3108 const char * name;
3109} ath_mac_bb_names[] = {
3110 /* Devices with external radios */
3111 { AR_SREV_VERSION_5416_PCI, "5416" },
3112 { AR_SREV_VERSION_5416_PCIE, "5418" },
3113 { AR_SREV_VERSION_9100, "9100" },
3114 { AR_SREV_VERSION_9160, "9160" },
3115 /* Single-chip solutions */
3116 { AR_SREV_VERSION_9280, "9280" },
3117 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003118 { AR_SREV_VERSION_9287, "9287" },
3119 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003120 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003121 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003122 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303123 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303124 { AR_SREV_VERSION_9462, "9462" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003125};
3126
3127/* For devices with external radios */
3128static struct {
3129 u16 version;
3130 const char * name;
3131} ath_rf_names[] = {
3132 { 0, "5133" },
3133 { AR_RAD5133_SREV_MAJOR, "5133" },
3134 { AR_RAD5122_SREV_MAJOR, "5122" },
3135 { AR_RAD2133_SREV_MAJOR, "2133" },
3136 { AR_RAD2122_SREV_MAJOR, "2122" }
3137};
3138
3139/*
3140 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3141 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003142static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003143{
3144 int i;
3145
3146 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3147 if (ath_mac_bb_names[i].version == mac_bb_version) {
3148 return ath_mac_bb_names[i].name;
3149 }
3150 }
3151
3152 return "????";
3153}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003154
3155/*
3156 * Return the RF name. "????" is returned if the RF is unknown.
3157 * Used for devices with external radios.
3158 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003159static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003160{
3161 int i;
3162
3163 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3164 if (ath_rf_names[i].version == rf_version) {
3165 return ath_rf_names[i].name;
3166 }
3167 }
3168
3169 return "????";
3170}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003171
3172void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3173{
3174 int used;
3175
3176 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003177 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003178 used = snprintf(hw_name, len,
3179 "Atheros AR%s Rev:%x",
3180 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3181 ah->hw_version.macRev);
3182 }
3183 else {
3184 used = snprintf(hw_name, len,
3185 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3186 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3187 ah->hw_version.macRev,
3188 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3189 AR_RADIO_SREV_MAJOR)),
3190 ah->hw_version.phyRev);
3191 }
3192
3193 hw_name[used] = '\0';
3194}
3195EXPORT_SYMBOL(ath9k_hw_name);