blob: 92ed22f38fc4c44f7422c188475a2222bb08d3dd [file] [log] [blame]
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +00001/*
2 * Copyright © 2014-2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "intel_guc.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053026#include "intel_guc_submission.h"
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +000027#include "i915_drv.h"
28
29static void gen8_guc_raise_irq(struct intel_guc *guc)
30{
31 struct drm_i915_private *dev_priv = guc_to_i915(guc);
32
33 I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER);
34}
35
36static inline i915_reg_t guc_send_reg(struct intel_guc *guc, u32 i)
37{
38 GEM_BUG_ON(!guc->send_regs.base);
39 GEM_BUG_ON(!guc->send_regs.count);
40 GEM_BUG_ON(i >= guc->send_regs.count);
41
42 return _MMIO(guc->send_regs.base + 4 * i);
43}
44
45void intel_guc_init_send_regs(struct intel_guc *guc)
46{
47 struct drm_i915_private *dev_priv = guc_to_i915(guc);
48 enum forcewake_domains fw_domains = 0;
49 unsigned int i;
50
51 guc->send_regs.base = i915_mmio_reg_offset(SOFT_SCRATCH(0));
52 guc->send_regs.count = SOFT_SCRATCH_COUNT - 1;
53
54 for (i = 0; i < guc->send_regs.count; i++) {
55 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
56 guc_send_reg(guc, i),
57 FW_REG_READ | FW_REG_WRITE);
58 }
59 guc->send_regs.fw_domains = fw_domains;
60}
61
62void intel_guc_init_early(struct intel_guc *guc)
63{
Michal Wajdeczko0dd940c2017-12-06 13:53:11 +000064 intel_guc_fw_init_early(guc);
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +000065 intel_guc_ct_init_early(&guc->ct);
66
67 mutex_init(&guc->send_mutex);
68 guc->send = intel_guc_send_nop;
69 guc->notify = gen8_guc_raise_irq;
70}
71
Michał Winiarski1bbbca02017-12-13 23:13:46 +010072static int guc_shared_data_create(struct intel_guc *guc)
73{
74 struct i915_vma *vma;
75 void *vaddr;
76
77 vma = intel_guc_allocate_vma(guc, PAGE_SIZE);
78 if (IS_ERR(vma))
79 return PTR_ERR(vma);
80
81 vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
82 if (IS_ERR(vaddr)) {
83 i915_vma_unpin_and_release(&vma);
84 return PTR_ERR(vaddr);
85 }
86
87 guc->shared_data = vma;
88 guc->shared_data_vaddr = vaddr;
89
90 return 0;
91}
92
93static void guc_shared_data_destroy(struct intel_guc *guc)
94{
95 i915_gem_object_unpin_map(guc->shared_data->obj);
96 i915_vma_unpin_and_release(&guc->shared_data);
97}
98
99int intel_guc_init(struct intel_guc *guc)
100{
101 struct drm_i915_private *dev_priv = guc_to_i915(guc);
102 int ret;
103
104 ret = guc_shared_data_create(guc);
105 if (ret)
106 return ret;
107 GEM_BUG_ON(!guc->shared_data);
108
109 /* We need to notify the guc whenever we change the GGTT */
110 i915_ggtt_enable_guc(dev_priv);
111
112 return 0;
113}
114
115void intel_guc_fini(struct intel_guc *guc)
116{
117 struct drm_i915_private *dev_priv = guc_to_i915(guc);
118
119 i915_ggtt_disable_guc(dev_priv);
120 guc_shared_data_destroy(guc);
121}
122
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000123static u32 get_gt_type(struct drm_i915_private *dev_priv)
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000124{
125 /* XXX: GT type based on PCI device ID? field seems unused by fw */
126 return 0;
127}
128
129static u32 get_core_family(struct drm_i915_private *dev_priv)
130{
131 u32 gen = INTEL_GEN(dev_priv);
132
133 switch (gen) {
134 case 9:
135 return GUC_CORE_FAMILY_GEN9;
136
137 default:
138 MISSING_CASE(gen);
139 return GUC_CORE_FAMILY_UNKNOWN;
140 }
141}
142
143/*
144 * Initialise the GuC parameter block before starting the firmware
145 * transfer. These parameters are read by the firmware on startup
146 * and cannot be changed thereafter.
147 */
148void intel_guc_init_params(struct intel_guc *guc)
149{
150 struct drm_i915_private *dev_priv = guc_to_i915(guc);
151 u32 params[GUC_CTL_MAX_DWORDS];
152 int i;
153
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000154 memset(params, 0, sizeof(params));
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000155
156 params[GUC_CTL_DEVICE_INFO] |=
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000157 (get_gt_type(dev_priv) << GUC_CTL_GT_TYPE_SHIFT) |
158 (get_core_family(dev_priv) << GUC_CTL_CORE_FAMILY_SHIFT);
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000159
160 /*
161 * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one
162 * second. This ARAR is calculated by:
163 * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10
164 */
165 params[GUC_CTL_ARAT_HIGH] = 0;
166 params[GUC_CTL_ARAT_LOW] = 100000000;
167
168 params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER;
169
170 params[GUC_CTL_FEATURE] |= GUC_CTL_DISABLE_SCHEDULER |
171 GUC_CTL_VCS2_ENABLED;
172
173 params[GUC_CTL_LOG_PARAMS] = guc->log.flags;
174
175 if (i915_modparams.guc_log_level >= 0) {
176 params[GUC_CTL_DEBUG] =
177 i915_modparams.guc_log_level << GUC_LOG_VERBOSITY_SHIFT;
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000178 } else {
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000179 params[GUC_CTL_DEBUG] = GUC_LOG_DISABLED;
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000180 }
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000181
182 /* If GuC submission is enabled, set up additional parameters here */
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000183 if (USES_GUC_SUBMISSION(dev_priv)) {
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000184 u32 ads = guc_ggtt_offset(guc->ads_vma) >> PAGE_SHIFT;
185 u32 pgs = guc_ggtt_offset(dev_priv->guc.stage_desc_pool);
186 u32 ctx_in_16 = GUC_MAX_STAGE_DESCRIPTORS / 16;
187
188 params[GUC_CTL_DEBUG] |= ads << GUC_ADS_ADDR_SHIFT;
189 params[GUC_CTL_DEBUG] |= GUC_ADS_ENABLED;
190
191 pgs >>= PAGE_SHIFT;
192 params[GUC_CTL_CTXINFO] = (pgs << GUC_CTL_BASE_ADDR_SHIFT) |
193 (ctx_in_16 << GUC_CTL_CTXNUM_IN16_SHIFT);
194
195 params[GUC_CTL_FEATURE] |= GUC_CTL_KERNEL_SUBMISSIONS;
196
197 /* Unmask this bit to enable the GuC's internal scheduler */
198 params[GUC_CTL_FEATURE] &= ~GUC_CTL_DISABLE_SCHEDULER;
199 }
200
201 /*
202 * All SOFT_SCRATCH registers are in FORCEWAKE_BLITTER domain and
203 * they are power context saved so it's ok to release forcewake
204 * when we are done here and take it again at xfer time.
205 */
206 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_BLITTER);
207
208 I915_WRITE(SOFT_SCRATCH(0), 0);
209
210 for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
211 I915_WRITE(SOFT_SCRATCH(1 + i), params[i]);
212
213 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_BLITTER);
214}
215
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000216int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len)
217{
218 WARN(1, "Unexpected send: action=%#x\n", *action);
219 return -ENODEV;
220}
221
222/*
223 * This function implements the MMIO based host to GuC interface.
224 */
225int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len)
226{
227 struct drm_i915_private *dev_priv = guc_to_i915(guc);
228 u32 status;
229 int i;
230 int ret;
231
232 GEM_BUG_ON(!len);
233 GEM_BUG_ON(len > guc->send_regs.count);
234
235 /* If CT is available, we expect to use MMIO only during init/fini */
236 GEM_BUG_ON(HAS_GUC_CT(dev_priv) &&
237 *action != INTEL_GUC_ACTION_REGISTER_COMMAND_TRANSPORT_BUFFER &&
238 *action != INTEL_GUC_ACTION_DEREGISTER_COMMAND_TRANSPORT_BUFFER);
239
240 mutex_lock(&guc->send_mutex);
241 intel_uncore_forcewake_get(dev_priv, guc->send_regs.fw_domains);
242
243 for (i = 0; i < len; i++)
244 I915_WRITE(guc_send_reg(guc, i), action[i]);
245
246 POSTING_READ(guc_send_reg(guc, i - 1));
247
248 intel_guc_notify(guc);
249
250 /*
251 * No GuC command should ever take longer than 10ms.
252 * Fast commands should still complete in 10us.
253 */
254 ret = __intel_wait_for_register_fw(dev_priv,
255 guc_send_reg(guc, 0),
256 INTEL_GUC_RECV_MASK,
257 INTEL_GUC_RECV_MASK,
258 10, 10, &status);
259 if (status != INTEL_GUC_STATUS_SUCCESS) {
260 /*
261 * Either the GuC explicitly returned an error (which
262 * we convert to -EIO here) or no response at all was
263 * received within the timeout limit (-ETIMEDOUT)
264 */
265 if (ret != -ETIMEDOUT)
266 ret = -EIO;
267
268 DRM_WARN("INTEL_GUC_SEND: Action 0x%X failed;"
269 " ret=%d status=0x%08X response=0x%08X\n",
270 action[0], ret, status, I915_READ(SOFT_SCRATCH(15)));
271 }
272
273 intel_uncore_forcewake_put(dev_priv, guc->send_regs.fw_domains);
274 mutex_unlock(&guc->send_mutex);
275
276 return ret;
277}
278
279int intel_guc_sample_forcewake(struct intel_guc *guc)
280{
281 struct drm_i915_private *dev_priv = guc_to_i915(guc);
282 u32 action[2];
283
284 action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE;
285 /* WaRsDisableCoarsePowerGating:skl,bxt */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +0000286 if (!HAS_RC6(dev_priv) || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000287 action[1] = 0;
288 else
289 /* bit 0 and 1 are for Render and Media domain separately */
290 action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
291
292 return intel_guc_send(guc, action, ARRAY_SIZE(action));
293}
294
295/**
296 * intel_guc_auth_huc() - Send action to GuC to authenticate HuC ucode
297 * @guc: intel_guc structure
298 * @rsa_offset: rsa offset w.r.t ggtt base of huc vma
299 *
300 * Triggers a HuC firmware authentication request to the GuC via intel_guc_send
301 * INTEL_GUC_ACTION_AUTHENTICATE_HUC interface. This function is invoked by
302 * intel_huc_auth().
303 *
304 * Return: non-zero code on error
305 */
306int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset)
307{
308 u32 action[] = {
309 INTEL_GUC_ACTION_AUTHENTICATE_HUC,
310 rsa_offset
311 };
312
313 return intel_guc_send(guc, action, ARRAY_SIZE(action));
314}
315
316/**
317 * intel_guc_suspend() - notify GuC entering suspend state
318 * @dev_priv: i915 device private
319 */
320int intel_guc_suspend(struct drm_i915_private *dev_priv)
321{
322 struct intel_guc *guc = &dev_priv->guc;
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000323 u32 data[3];
324
325 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
326 return 0;
327
328 gen9_disable_guc_interrupts(dev_priv);
329
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000330 data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
331 /* any value greater than GUC_POWER_D0 */
332 data[1] = GUC_POWER_D1;
Michał Winiarskib8e5eb92017-10-25 22:00:11 +0200333 data[2] = guc_ggtt_offset(guc->shared_data);
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000334
335 return intel_guc_send(guc, data, ARRAY_SIZE(data));
336}
337
338/**
Michel Thierry6acbea82017-10-31 15:53:09 -0700339 * intel_guc_reset_engine() - ask GuC to reset an engine
340 * @guc: intel_guc structure
341 * @engine: engine to be reset
342 */
343int intel_guc_reset_engine(struct intel_guc *guc,
344 struct intel_engine_cs *engine)
345{
346 u32 data[7];
347
348 GEM_BUG_ON(!guc->execbuf_client);
349
350 data[0] = INTEL_GUC_ACTION_REQUEST_ENGINE_RESET;
351 data[1] = engine->guc_id;
352 data[2] = 0;
353 data[3] = 0;
354 data[4] = 0;
355 data[5] = guc->execbuf_client->stage_id;
356 data[6] = guc_ggtt_offset(guc->shared_data);
357
358 return intel_guc_send(guc, data, ARRAY_SIZE(data));
359}
360
361/**
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000362 * intel_guc_resume() - notify GuC resuming from suspend state
363 * @dev_priv: i915 device private
364 */
365int intel_guc_resume(struct drm_i915_private *dev_priv)
366{
367 struct intel_guc *guc = &dev_priv->guc;
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000368 u32 data[3];
369
370 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
371 return 0;
372
373 if (i915_modparams.guc_log_level >= 0)
374 gen9_enable_guc_interrupts(dev_priv);
375
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000376 data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
377 data[1] = GUC_POWER_D0;
Michał Winiarskib8e5eb92017-10-25 22:00:11 +0200378 data[2] = guc_ggtt_offset(guc->shared_data);
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000379
380 return intel_guc_send(guc, data, ARRAY_SIZE(data));
381}
382
383/**
384 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
385 * @guc: the guc
386 * @size: size of area to allocate (both virtual space and memory)
387 *
388 * This is a wrapper to create an object for use with the GuC. In order to
389 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
390 * both some backing storage and a range inside the Global GTT. We must pin
391 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
392 * range is reserved inside GuC.
393 *
394 * Return: A i915_vma if successful, otherwise an ERR_PTR.
395 */
396struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
397{
398 struct drm_i915_private *dev_priv = guc_to_i915(guc);
399 struct drm_i915_gem_object *obj;
400 struct i915_vma *vma;
401 int ret;
402
403 obj = i915_gem_object_create(dev_priv, size);
404 if (IS_ERR(obj))
405 return ERR_CAST(obj);
406
407 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
408 if (IS_ERR(vma))
409 goto err;
410
411 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
412 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
413 if (ret) {
414 vma = ERR_PTR(ret);
415 goto err;
416 }
417
418 return vma;
419
420err:
421 i915_gem_object_put(obj);
422 return vma;
423}
Michal Wajdeczko46f1e8b2017-10-16 14:47:10 +0000424
425u32 intel_guc_wopcm_size(struct drm_i915_private *dev_priv)
426{
427 u32 wopcm_size = GUC_WOPCM_TOP;
428
429 /* On BXT, the top of WOPCM is reserved for RC6 context */
430 if (IS_GEN9_LP(dev_priv))
431 wopcm_size -= BXT_GUC_WOPCM_RC6_RESERVED;
432
433 return wopcm_size;
434}