blob: 8de3344842d7e3c8af0281154d56a88f4099f871 [file] [log] [blame]
Archit Tanejae1ef4d22010-09-15 18:47:29 +05301/*
2 * linux/drivers/video/omap2/dss/dss_features.c
3 *
4 * Copyright (C) 2010 Texas Instruments
5 * Author: Archit Taneja <archit@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include <linux/kernel.h>
21#include <linux/types.h>
22#include <linux/err.h>
23#include <linux/slab.h>
24
25#include <plat/display.h>
26#include <plat/cpu.h>
27
Archit Taneja067a57e2011-03-02 11:57:25 +053028#include "dss.h"
Archit Tanejae1ef4d22010-09-15 18:47:29 +053029#include "dss_features.h"
30
31/* Defines a generic omap register field */
32struct dss_reg_field {
Archit Tanejae1ef4d22010-09-15 18:47:29 +053033 u8 start, end;
34};
35
36struct omap_dss_features {
37 const struct dss_reg_field *reg_fields;
38 const int num_reg_fields;
39
40 const u32 has_feature;
41
42 const int num_mgrs;
43 const int num_ovls;
Archit Taneja819d8072011-03-01 11:54:00 +053044 const unsigned long max_dss_fck;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053045 const enum omap_display_type *supported_displays;
46 const enum omap_color_mode *supported_color_modes;
Taneja, Archit235e7db2011-03-14 23:28:21 -050047 const char * const *clksrc_names;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053048};
49
50/* This struct is assigned to one of the below during initialization */
51static struct omap_dss_features *omap_current_dss_features;
52
53static const struct dss_reg_field omap2_dss_reg_fields[] = {
Taneja, Archit235e7db2011-03-14 23:28:21 -050054 [FEAT_REG_FIRHINC] = { 11, 0 },
55 [FEAT_REG_FIRVINC] = { 27, 16 },
56 [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
57 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
58 [FEAT_REG_FIFOSIZE] = { 8, 0 },
59 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
60 [FEAT_REG_VERTICALACCU] = { 25, 16 },
61 [FEAT_REG_DISPC_CLK_SWITCH] = { 0, 0 },
Archit Tanejae1ef4d22010-09-15 18:47:29 +053062};
63
64static const struct dss_reg_field omap3_dss_reg_fields[] = {
Taneja, Archit235e7db2011-03-14 23:28:21 -050065 [FEAT_REG_FIRHINC] = { 12, 0 },
66 [FEAT_REG_FIRVINC] = { 28, 16 },
67 [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
68 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
69 [FEAT_REG_FIFOSIZE] = { 10, 0 },
70 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
71 [FEAT_REG_VERTICALACCU] = { 25, 16 },
72 [FEAT_REG_DISPC_CLK_SWITCH] = { 0, 0 },
Archit Taneja87a74842011-03-02 11:19:50 +053073};
74
75static const struct dss_reg_field omap4_dss_reg_fields[] = {
Taneja, Archit235e7db2011-03-14 23:28:21 -050076 [FEAT_REG_FIRHINC] = { 12, 0 },
77 [FEAT_REG_FIRVINC] = { 28, 16 },
78 [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
79 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
80 [FEAT_REG_FIFOSIZE] = { 15, 0 },
81 [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
82 [FEAT_REG_VERTICALACCU] = { 26, 16 },
83 [FEAT_REG_DISPC_CLK_SWITCH] = { 9, 8 },
Archit Tanejae1ef4d22010-09-15 18:47:29 +053084};
85
86static const enum omap_display_type omap2_dss_supported_displays[] = {
87 /* OMAP_DSS_CHANNEL_LCD */
Tomi Valkeinenf8df01f2011-02-24 14:21:25 +020088 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI,
Archit Tanejae1ef4d22010-09-15 18:47:29 +053089
90 /* OMAP_DSS_CHANNEL_DIGIT */
91 OMAP_DISPLAY_TYPE_VENC,
92};
93
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +020094static const enum omap_display_type omap3430_dss_supported_displays[] = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +053095 /* OMAP_DSS_CHANNEL_LCD */
96 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
97 OMAP_DISPLAY_TYPE_SDI | OMAP_DISPLAY_TYPE_DSI,
98
99 /* OMAP_DSS_CHANNEL_DIGIT */
100 OMAP_DISPLAY_TYPE_VENC,
101};
102
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200103static const enum omap_display_type omap3630_dss_supported_displays[] = {
104 /* OMAP_DSS_CHANNEL_LCD */
105 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
106 OMAP_DISPLAY_TYPE_DSI,
107
108 /* OMAP_DSS_CHANNEL_DIGIT */
109 OMAP_DISPLAY_TYPE_VENC,
110};
111
Archit Tanejad50cd032010-12-02 11:27:08 +0000112static const enum omap_display_type omap4_dss_supported_displays[] = {
113 /* OMAP_DSS_CHANNEL_LCD */
114 OMAP_DISPLAY_TYPE_DBI | OMAP_DISPLAY_TYPE_DSI,
115
116 /* OMAP_DSS_CHANNEL_DIGIT */
117 OMAP_DISPLAY_TYPE_VENC,
118
119 /* OMAP_DSS_CHANNEL_LCD2 */
120 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
121 OMAP_DISPLAY_TYPE_DSI,
122};
123
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530124static const enum omap_color_mode omap2_dss_supported_color_modes[] = {
125 /* OMAP_DSS_GFX */
126 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
127 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
128 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
129 OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P,
130
131 /* OMAP_DSS_VIDEO1 */
132 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
133 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
134 OMAP_DSS_COLOR_UYVY,
135
136 /* OMAP_DSS_VIDEO2 */
137 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
138 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
139 OMAP_DSS_COLOR_UYVY,
140};
141
142static const enum omap_color_mode omap3_dss_supported_color_modes[] = {
143 /* OMAP_DSS_GFX */
144 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
145 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
146 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
147 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
148 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_ARGB32 |
149 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
150
151 /* OMAP_DSS_VIDEO1 */
152 OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P |
153 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
154 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_UYVY,
155
156 /* OMAP_DSS_VIDEO2 */
157 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
158 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
159 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
160 OMAP_DSS_COLOR_UYVY | OMAP_DSS_COLOR_ARGB32 |
161 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
162};
163
Taneja, Archit235e7db2011-03-14 23:28:21 -0500164static const char * const omap2_dss_clk_source_names[] = {
165 [DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "N/A",
166 [DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "N/A",
167 [DSS_CLK_SRC_FCK] = "DSS_FCLK1",
Archit Taneja067a57e2011-03-02 11:57:25 +0530168};
169
Taneja, Archit235e7db2011-03-14 23:28:21 -0500170static const char * const omap3_dss_clk_source_names[] = {
171 [DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI1_PLL_FCLK",
172 [DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI2_PLL_FCLK",
173 [DSS_CLK_SRC_FCK] = "DSS1_ALWON_FCLK",
Archit Taneja067a57e2011-03-02 11:57:25 +0530174};
175
Taneja, Archit235e7db2011-03-14 23:28:21 -0500176static const char * const omap4_dss_clk_source_names[] = {
177 [DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "PLL1_CLK1",
178 [DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "PLL1_CLK2",
179 [DSS_CLK_SRC_FCK] = "DSS_FCLK",
Taneja, Architea751592011-03-08 05:50:35 -0600180};
181
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530182/* OMAP2 DSS Features */
183static struct omap_dss_features omap2_dss_features = {
184 .reg_fields = omap2_dss_reg_fields,
185 .num_reg_fields = ARRAY_SIZE(omap2_dss_reg_fields),
186
Archit Tanejad50cd032010-12-02 11:27:08 +0000187 .has_feature =
188 FEAT_LCDENABLEPOL | FEAT_LCDENABLESIGNAL |
Archit Taneja87a74842011-03-02 11:19:50 +0530189 FEAT_PCKFREEENABLE | FEAT_FUNCGATED |
190 FEAT_ROWREPEATENABLE | FEAT_RESIZECONF,
Archit Tanejad50cd032010-12-02 11:27:08 +0000191
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530192 .num_mgrs = 2,
193 .num_ovls = 3,
Archit Taneja819d8072011-03-01 11:54:00 +0530194 .max_dss_fck = 173000000,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530195 .supported_displays = omap2_dss_supported_displays,
196 .supported_color_modes = omap2_dss_supported_color_modes,
Archit Taneja067a57e2011-03-02 11:57:25 +0530197 .clksrc_names = omap2_dss_clk_source_names,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530198};
199
200/* OMAP3 DSS Features */
Samreen8fbde102010-11-04 12:28:41 +0100201static struct omap_dss_features omap3430_dss_features = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530202 .reg_fields = omap3_dss_reg_fields,
203 .num_reg_fields = ARRAY_SIZE(omap3_dss_reg_fields),
204
Archit Tanejad50cd032010-12-02 11:27:08 +0000205 .has_feature =
206 FEAT_GLOBAL_ALPHA | FEAT_LCDENABLEPOL |
207 FEAT_LCDENABLESIGNAL | FEAT_PCKFREEENABLE |
Archit Taneja87a74842011-03-02 11:19:50 +0530208 FEAT_FUNCGATED | FEAT_ROWREPEATENABLE |
209 FEAT_LINEBUFFERSPLIT | FEAT_RESIZECONF,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530210
211 .num_mgrs = 2,
212 .num_ovls = 3,
Archit Taneja819d8072011-03-01 11:54:00 +0530213 .max_dss_fck = 173000000,
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200214 .supported_displays = omap3430_dss_supported_displays,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530215 .supported_color_modes = omap3_dss_supported_color_modes,
Archit Taneja067a57e2011-03-02 11:57:25 +0530216 .clksrc_names = omap3_dss_clk_source_names,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530217};
218
Samreen8fbde102010-11-04 12:28:41 +0100219static struct omap_dss_features omap3630_dss_features = {
220 .reg_fields = omap3_dss_reg_fields,
221 .num_reg_fields = ARRAY_SIZE(omap3_dss_reg_fields),
222
Archit Tanejad50cd032010-12-02 11:27:08 +0000223 .has_feature =
224 FEAT_GLOBAL_ALPHA | FEAT_LCDENABLEPOL |
225 FEAT_LCDENABLESIGNAL | FEAT_PCKFREEENABLE |
Archit Taneja87a74842011-03-02 11:19:50 +0530226 FEAT_PRE_MULT_ALPHA | FEAT_FUNCGATED |
227 FEAT_ROWREPEATENABLE | FEAT_LINEBUFFERSPLIT |
228 FEAT_RESIZECONF,
Samreen8fbde102010-11-04 12:28:41 +0100229
230 .num_mgrs = 2,
231 .num_ovls = 3,
Archit Taneja819d8072011-03-01 11:54:00 +0530232 .max_dss_fck = 173000000,
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200233 .supported_displays = omap3630_dss_supported_displays,
Samreen8fbde102010-11-04 12:28:41 +0100234 .supported_color_modes = omap3_dss_supported_color_modes,
Archit Taneja067a57e2011-03-02 11:57:25 +0530235 .clksrc_names = omap3_dss_clk_source_names,
Samreen8fbde102010-11-04 12:28:41 +0100236};
237
Archit Tanejad50cd032010-12-02 11:27:08 +0000238/* OMAP4 DSS Features */
239static struct omap_dss_features omap4_dss_features = {
Archit Taneja87a74842011-03-02 11:19:50 +0530240 .reg_fields = omap4_dss_reg_fields,
241 .num_reg_fields = ARRAY_SIZE(omap4_dss_reg_fields),
Archit Tanejad50cd032010-12-02 11:27:08 +0000242
243 .has_feature =
244 FEAT_GLOBAL_ALPHA | FEAT_PRE_MULT_ALPHA |
Murthy, Raghuveer5c6366e2011-03-03 09:27:58 -0600245 FEAT_MGR_LCD2 | FEAT_GLOBAL_ALPHA_VID1 |
Taneja, Architea751592011-03-08 05:50:35 -0600246 FEAT_CORE_CLK_DIV | FEAT_LCD_CLK_SRC,
Archit Tanejad50cd032010-12-02 11:27:08 +0000247
248 .num_mgrs = 3,
249 .num_ovls = 3,
Archit Taneja819d8072011-03-01 11:54:00 +0530250 .max_dss_fck = 186000000,
Archit Tanejad50cd032010-12-02 11:27:08 +0000251 .supported_displays = omap4_dss_supported_displays,
252 .supported_color_modes = omap3_dss_supported_color_modes,
Taneja, Architea751592011-03-08 05:50:35 -0600253 .clksrc_names = omap4_dss_clk_source_names,
Archit Tanejad50cd032010-12-02 11:27:08 +0000254};
255
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530256/* Functions returning values related to a DSS feature */
257int dss_feat_get_num_mgrs(void)
258{
259 return omap_current_dss_features->num_mgrs;
260}
261
262int dss_feat_get_num_ovls(void)
263{
264 return omap_current_dss_features->num_ovls;
265}
266
Archit Taneja819d8072011-03-01 11:54:00 +0530267/* Max supported DSS FCK in Hz */
268unsigned long dss_feat_get_max_dss_fck(void)
269{
270 return omap_current_dss_features->max_dss_fck;
271}
272
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530273enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel)
274{
275 return omap_current_dss_features->supported_displays[channel];
276}
277
278enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane)
279{
280 return omap_current_dss_features->supported_color_modes[plane];
281}
282
Archit Taneja8dad2ab2010-11-25 17:58:10 +0530283bool dss_feat_color_mode_supported(enum omap_plane plane,
284 enum omap_color_mode color_mode)
285{
286 return omap_current_dss_features->supported_color_modes[plane] &
287 color_mode;
288}
289
Archit Taneja067a57e2011-03-02 11:57:25 +0530290const char *dss_feat_get_clk_source_name(enum dss_clk_source id)
291{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500292 return omap_current_dss_features->clksrc_names[id];
Archit Taneja067a57e2011-03-02 11:57:25 +0530293}
294
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530295/* DSS has_feature check */
296bool dss_has_feature(enum dss_feat_id id)
297{
298 return omap_current_dss_features->has_feature & id;
299}
300
301void dss_feat_get_reg_field(enum dss_feat_reg_field id, u8 *start, u8 *end)
302{
303 if (id >= omap_current_dss_features->num_reg_fields)
304 BUG();
305
306 *start = omap_current_dss_features->reg_fields[id].start;
307 *end = omap_current_dss_features->reg_fields[id].end;
308}
309
310void dss_features_init(void)
311{
312 if (cpu_is_omap24xx())
313 omap_current_dss_features = &omap2_dss_features;
Samreen8fbde102010-11-04 12:28:41 +0100314 else if (cpu_is_omap3630())
315 omap_current_dss_features = &omap3630_dss_features;
316 else if (cpu_is_omap34xx())
317 omap_current_dss_features = &omap3430_dss_features;
Archit Tanejad50cd032010-12-02 11:27:08 +0000318 else
319 omap_current_dss_features = &omap4_dss_features;
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530320}