Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 1 | /* |
| 2 | * HDMI PLL |
| 3 | * |
| 4 | * Copyright (C) 2013 Texas Instruments Incorporated |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published by |
| 8 | * the Free Software Foundation. |
| 9 | */ |
| 10 | |
Tomi Valkeinen | ac9f242 | 2013-11-14 13:46:32 +0200 | [diff] [blame] | 11 | #define DSS_SUBSYS_NAME "HDMIPLL" |
| 12 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 13 | #include <linux/kernel.h> |
| 14 | #include <linux/module.h> |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 15 | #include <linux/err.h> |
| 16 | #include <linux/io.h> |
| 17 | #include <linux/platform_device.h> |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 18 | #include <linux/clk.h> |
| 19 | |
Peter Ujfalusi | 32043da | 2016-05-27 14:40:49 +0300 | [diff] [blame^] | 20 | #include "omapdss.h" |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 21 | #include "dss.h" |
Archit Taneja | ef26958 | 2013-09-12 17:45:57 +0530 | [diff] [blame] | 22 | #include "hdmi.h" |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 23 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 24 | void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s) |
| 25 | { |
| 26 | #define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\ |
| 27 | hdmi_read_reg(pll->base, r)) |
| 28 | |
| 29 | DUMPPLL(PLLCTRL_PLL_CONTROL); |
| 30 | DUMPPLL(PLLCTRL_PLL_STATUS); |
| 31 | DUMPPLL(PLLCTRL_PLL_GO); |
| 32 | DUMPPLL(PLLCTRL_CFG1); |
| 33 | DUMPPLL(PLLCTRL_CFG2); |
| 34 | DUMPPLL(PLLCTRL_CFG3); |
| 35 | DUMPPLL(PLLCTRL_SSC_CFG1); |
| 36 | DUMPPLL(PLLCTRL_SSC_CFG2); |
| 37 | DUMPPLL(PLLCTRL_CFG4); |
| 38 | } |
| 39 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 40 | void hdmi_pll_compute(struct hdmi_pll_data *pll, |
| 41 | unsigned long target_tmds, struct dss_pll_clock_info *pi) |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 42 | { |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 43 | unsigned long fint, clkdco, clkout; |
| 44 | unsigned long target_bitclk, target_clkdco; |
| 45 | unsigned long min_dco; |
| 46 | unsigned n, m, mf, m2, sd; |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 47 | unsigned long clkin; |
| 48 | const struct dss_pll_hw *hw = pll->pll.hw; |
| 49 | |
| 50 | clkin = clk_get_rate(pll->pll.clkin); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 51 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 52 | DSSDBG("clkin %lu, target tmds %lu\n", clkin, target_tmds); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 53 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 54 | target_bitclk = target_tmds * 10; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 55 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 56 | /* Fint */ |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 57 | n = DIV_ROUND_UP(clkin, hw->fint_max); |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 58 | fint = clkin / n; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 59 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 60 | /* adjust m2 so that the clkdco will be high enough */ |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 61 | min_dco = roundup(hw->clkdco_min, fint); |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 62 | m2 = DIV_ROUND_UP(min_dco, target_bitclk); |
| 63 | if (m2 == 0) |
| 64 | m2 = 1; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 65 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 66 | target_clkdco = target_bitclk * m2; |
| 67 | m = target_clkdco / fint; |
| 68 | |
| 69 | clkdco = fint * m; |
| 70 | |
| 71 | /* adjust clkdco with fractional mf */ |
| 72 | if (WARN_ON(target_clkdco - clkdco > fint)) |
| 73 | mf = 0; |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 74 | else |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 75 | mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 76 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 77 | if (mf > 0) |
| 78 | clkdco += (u32)div_u64((u64)mf * fint, 262144); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 79 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 80 | clkout = clkdco / m2; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 81 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 82 | /* sigma-delta */ |
| 83 | sd = DIV_ROUND_UP(fint * m, 250000000); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 84 | |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 85 | DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n", |
| 86 | n, m, mf, m2, sd); |
| 87 | DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout); |
| 88 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 89 | pi->n = n; |
| 90 | pi->m = m; |
| 91 | pi->mf = mf; |
| 92 | pi->mX[0] = m2; |
| 93 | pi->sd = sd; |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 94 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 95 | pi->fint = fint; |
Tomi Valkeinen | 33f1312 | 2014-09-15 15:40:47 +0300 | [diff] [blame] | 96 | pi->clkdco = clkdco; |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 97 | pi->clkout[0] = clkout; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 98 | } |
| 99 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 100 | static int hdmi_pll_enable(struct dss_pll *dsspll) |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 101 | { |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 102 | struct hdmi_pll_data *pll = container_of(dsspll, struct hdmi_pll_data, pll); |
Tomi Valkeinen | 03aafa2 | 2014-10-16 15:31:38 +0300 | [diff] [blame] | 103 | struct hdmi_wp_data *wp = pll->wp; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 104 | u16 r = 0; |
| 105 | |
Tomi Valkeinen | adb5ff8 | 2014-12-31 11:26:18 +0200 | [diff] [blame] | 106 | dss_ctrl_pll_enable(DSS_PLL_HDMI, true); |
| 107 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 108 | r = hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_BOTHON_ALLCLKS); |
| 109 | if (r) |
| 110 | return r; |
| 111 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 112 | return 0; |
| 113 | } |
| 114 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 115 | static void hdmi_pll_disable(struct dss_pll *dsspll) |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 116 | { |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 117 | struct hdmi_pll_data *pll = container_of(dsspll, struct hdmi_pll_data, pll); |
Tomi Valkeinen | 03aafa2 | 2014-10-16 15:31:38 +0300 | [diff] [blame] | 118 | struct hdmi_wp_data *wp = pll->wp; |
| 119 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 120 | hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_ALLOFF); |
Tomi Valkeinen | adb5ff8 | 2014-12-31 11:26:18 +0200 | [diff] [blame] | 121 | |
| 122 | dss_ctrl_pll_enable(DSS_PLL_HDMI, false); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 123 | } |
| 124 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 125 | static const struct dss_pll_ops dsi_pll_ops = { |
| 126 | .enable = hdmi_pll_enable, |
| 127 | .disable = hdmi_pll_disable, |
| 128 | .set_config = dss_pll_write_config_type_b, |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 129 | }; |
| 130 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 131 | static const struct dss_pll_hw dss_omap4_hdmi_pll_hw = { |
| 132 | .n_max = 255, |
| 133 | .m_min = 20, |
| 134 | .m_max = 4095, |
| 135 | .mX_max = 127, |
| 136 | .fint_min = 500000, |
| 137 | .fint_max = 2500000, |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 138 | |
| 139 | .clkdco_min = 500000000, |
| 140 | .clkdco_low = 1000000000, |
| 141 | .clkdco_max = 2000000000, |
| 142 | |
| 143 | .n_msb = 8, |
| 144 | .n_lsb = 1, |
| 145 | .m_msb = 20, |
| 146 | .m_lsb = 9, |
| 147 | |
| 148 | .mX_msb[0] = 24, |
| 149 | .mX_lsb[0] = 18, |
| 150 | |
| 151 | .has_selfreqdco = true, |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 152 | }; |
| 153 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 154 | static const struct dss_pll_hw dss_omap5_hdmi_pll_hw = { |
| 155 | .n_max = 255, |
| 156 | .m_min = 20, |
| 157 | .m_max = 2045, |
| 158 | .mX_max = 127, |
| 159 | .fint_min = 620000, |
| 160 | .fint_max = 2500000, |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 161 | |
| 162 | .clkdco_min = 750000000, |
| 163 | .clkdco_low = 1500000000, |
| 164 | .clkdco_max = 2500000000UL, |
| 165 | |
| 166 | .n_msb = 8, |
| 167 | .n_lsb = 1, |
| 168 | .m_msb = 20, |
| 169 | .m_lsb = 9, |
| 170 | |
| 171 | .mX_msb[0] = 24, |
| 172 | .mX_lsb[0] = 18, |
| 173 | |
| 174 | .has_selfreqdco = true, |
| 175 | .has_refsel = true, |
| 176 | }; |
| 177 | |
| 178 | static int dsi_init_pll_data(struct platform_device *pdev, struct hdmi_pll_data *hpll) |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 179 | { |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 180 | struct dss_pll *pll = &hpll->pll; |
| 181 | struct clk *clk; |
| 182 | int r; |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 183 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 184 | clk = devm_clk_get(&pdev->dev, "sys_clk"); |
| 185 | if (IS_ERR(clk)) { |
| 186 | DSSERR("can't get sys_clk\n"); |
| 187 | return PTR_ERR(clk); |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 188 | } |
| 189 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 190 | pll->name = "hdmi"; |
Tomi Valkeinen | 64e22ff | 2015-01-02 10:05:33 +0200 | [diff] [blame] | 191 | pll->id = DSS_PLL_HDMI; |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 192 | pll->base = hpll->base; |
| 193 | pll->clkin = clk; |
| 194 | |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 195 | switch (omapdss_get_version()) { |
| 196 | case OMAPDSS_VER_OMAP4430_ES1: |
| 197 | case OMAPDSS_VER_OMAP4430_ES2: |
| 198 | case OMAPDSS_VER_OMAP4: |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 199 | pll->hw = &dss_omap4_hdmi_pll_hw; |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 200 | break; |
| 201 | |
| 202 | case OMAPDSS_VER_OMAP5: |
Tomi Valkeinen | adb5ff8 | 2014-12-31 11:26:18 +0200 | [diff] [blame] | 203 | case OMAPDSS_VER_DRA7xx: |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 204 | pll->hw = &dss_omap5_hdmi_pll_hw; |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 205 | break; |
| 206 | |
| 207 | default: |
| 208 | return -ENODEV; |
| 209 | } |
| 210 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 211 | pll->ops = &dsi_pll_ops; |
| 212 | |
| 213 | r = dss_pll_register(pll); |
| 214 | if (r) |
| 215 | return r; |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 216 | |
| 217 | return 0; |
| 218 | } |
| 219 | |
Tomi Valkeinen | 03aafa2 | 2014-10-16 15:31:38 +0300 | [diff] [blame] | 220 | int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll, |
| 221 | struct hdmi_wp_data *wp) |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 222 | { |
Archit Taneja | 2d64b1b | 2013-09-23 15:12:34 +0530 | [diff] [blame] | 223 | int r; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 224 | struct resource *res; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 225 | |
Tomi Valkeinen | 03aafa2 | 2014-10-16 15:31:38 +0300 | [diff] [blame] | 226 | pll->wp = wp; |
| 227 | |
Tomi Valkeinen | 7760150 | 2013-12-17 14:41:14 +0200 | [diff] [blame] | 228 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll"); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 229 | if (!res) { |
Tomi Valkeinen | 59b3d38 | 2014-04-28 16:11:01 +0300 | [diff] [blame] | 230 | DSSERR("can't get PLL mem resource\n"); |
| 231 | return -EINVAL; |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 232 | } |
| 233 | |
Tomi Valkeinen | 59b3d38 | 2014-04-28 16:11:01 +0300 | [diff] [blame] | 234 | pll->base = devm_ioremap_resource(&pdev->dev, res); |
Tomi Valkeinen | 2b22df8 | 2014-05-23 14:50:09 +0300 | [diff] [blame] | 235 | if (IS_ERR(pll->base)) { |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 236 | DSSERR("can't ioremap PLLCTRL\n"); |
Tomi Valkeinen | 2b22df8 | 2014-05-23 14:50:09 +0300 | [diff] [blame] | 237 | return PTR_ERR(pll->base); |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 238 | } |
| 239 | |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 240 | r = dsi_init_pll_data(pdev, pll); |
| 241 | if (r) { |
| 242 | DSSERR("failed to init HDMI PLL\n"); |
| 243 | return r; |
| 244 | } |
| 245 | |
Archit Taneja | c1577c1 | 2013-10-08 12:55:26 +0530 | [diff] [blame] | 246 | return 0; |
| 247 | } |
Tomi Valkeinen | c84c3a5 | 2014-10-22 15:02:17 +0300 | [diff] [blame] | 248 | |
| 249 | void hdmi_pll_uninit(struct hdmi_pll_data *hpll) |
| 250 | { |
| 251 | struct dss_pll *pll = &hpll->pll; |
| 252 | |
| 253 | dss_pll_unregister(pll); |
| 254 | } |