blob: ad624b3d09f3249cf0d406d0d0b116e4a91a490e [file] [log] [blame]
Archit Tanejac1577c12013-10-08 12:55:26 +05301/*
2 * HDMI PLL
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 */
10
Tomi Valkeinenac9f2422013-11-14 13:46:32 +020011#define DSS_SUBSYS_NAME "HDMIPLL"
12
Archit Tanejac1577c12013-10-08 12:55:26 +053013#include <linux/kernel.h>
14#include <linux/module.h>
Archit Tanejac1577c12013-10-08 12:55:26 +053015#include <linux/err.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030018#include <linux/clk.h>
19
Peter Ujfalusi32043da2016-05-27 14:40:49 +030020#include "omapdss.h"
Archit Tanejac1577c12013-10-08 12:55:26 +053021#include "dss.h"
Archit Tanejaef269582013-09-12 17:45:57 +053022#include "hdmi.h"
Archit Tanejac1577c12013-10-08 12:55:26 +053023
Archit Tanejac1577c12013-10-08 12:55:26 +053024void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s)
25{
26#define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
27 hdmi_read_reg(pll->base, r))
28
29 DUMPPLL(PLLCTRL_PLL_CONTROL);
30 DUMPPLL(PLLCTRL_PLL_STATUS);
31 DUMPPLL(PLLCTRL_PLL_GO);
32 DUMPPLL(PLLCTRL_CFG1);
33 DUMPPLL(PLLCTRL_CFG2);
34 DUMPPLL(PLLCTRL_CFG3);
35 DUMPPLL(PLLCTRL_SSC_CFG1);
36 DUMPPLL(PLLCTRL_SSC_CFG2);
37 DUMPPLL(PLLCTRL_CFG4);
38}
39
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030040void hdmi_pll_compute(struct hdmi_pll_data *pll,
41 unsigned long target_tmds, struct dss_pll_clock_info *pi)
Archit Tanejac1577c12013-10-08 12:55:26 +053042{
Tomi Valkeinen33f13122014-09-15 15:40:47 +030043 unsigned long fint, clkdco, clkout;
44 unsigned long target_bitclk, target_clkdco;
45 unsigned long min_dco;
46 unsigned n, m, mf, m2, sd;
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030047 unsigned long clkin;
48 const struct dss_pll_hw *hw = pll->pll.hw;
49
50 clkin = clk_get_rate(pll->pll.clkin);
Archit Tanejac1577c12013-10-08 12:55:26 +053051
Tomi Valkeinen33f13122014-09-15 15:40:47 +030052 DSSDBG("clkin %lu, target tmds %lu\n", clkin, target_tmds);
Archit Tanejac1577c12013-10-08 12:55:26 +053053
Tomi Valkeinen33f13122014-09-15 15:40:47 +030054 target_bitclk = target_tmds * 10;
Archit Tanejac1577c12013-10-08 12:55:26 +053055
Tomi Valkeinen33f13122014-09-15 15:40:47 +030056 /* Fint */
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030057 n = DIV_ROUND_UP(clkin, hw->fint_max);
Tomi Valkeinen33f13122014-09-15 15:40:47 +030058 fint = clkin / n;
Archit Tanejac1577c12013-10-08 12:55:26 +053059
Tomi Valkeinen33f13122014-09-15 15:40:47 +030060 /* adjust m2 so that the clkdco will be high enough */
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030061 min_dco = roundup(hw->clkdco_min, fint);
Tomi Valkeinen33f13122014-09-15 15:40:47 +030062 m2 = DIV_ROUND_UP(min_dco, target_bitclk);
63 if (m2 == 0)
64 m2 = 1;
Archit Tanejac1577c12013-10-08 12:55:26 +053065
Tomi Valkeinen33f13122014-09-15 15:40:47 +030066 target_clkdco = target_bitclk * m2;
67 m = target_clkdco / fint;
68
69 clkdco = fint * m;
70
71 /* adjust clkdco with fractional mf */
72 if (WARN_ON(target_clkdco - clkdco > fint))
73 mf = 0;
Archit Taneja2d64b1b2013-09-23 15:12:34 +053074 else
Tomi Valkeinen33f13122014-09-15 15:40:47 +030075 mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint);
Archit Tanejac1577c12013-10-08 12:55:26 +053076
Tomi Valkeinen33f13122014-09-15 15:40:47 +030077 if (mf > 0)
78 clkdco += (u32)div_u64((u64)mf * fint, 262144);
Archit Tanejac1577c12013-10-08 12:55:26 +053079
Tomi Valkeinen33f13122014-09-15 15:40:47 +030080 clkout = clkdco / m2;
Archit Tanejac1577c12013-10-08 12:55:26 +053081
Tomi Valkeinen33f13122014-09-15 15:40:47 +030082 /* sigma-delta */
83 sd = DIV_ROUND_UP(fint * m, 250000000);
Archit Tanejac1577c12013-10-08 12:55:26 +053084
Tomi Valkeinen33f13122014-09-15 15:40:47 +030085 DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n",
86 n, m, mf, m2, sd);
87 DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout);
88
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030089 pi->n = n;
90 pi->m = m;
91 pi->mf = mf;
92 pi->mX[0] = m2;
93 pi->sd = sd;
Tomi Valkeinen33f13122014-09-15 15:40:47 +030094
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030095 pi->fint = fint;
Tomi Valkeinen33f13122014-09-15 15:40:47 +030096 pi->clkdco = clkdco;
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030097 pi->clkout[0] = clkout;
Archit Tanejac1577c12013-10-08 12:55:26 +053098}
99
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300100static int hdmi_pll_enable(struct dss_pll *dsspll)
Archit Tanejac1577c12013-10-08 12:55:26 +0530101{
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300102 struct hdmi_pll_data *pll = container_of(dsspll, struct hdmi_pll_data, pll);
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300103 struct hdmi_wp_data *wp = pll->wp;
Archit Tanejac1577c12013-10-08 12:55:26 +0530104 u16 r = 0;
105
Tomi Valkeinenadb5ff82014-12-31 11:26:18 +0200106 dss_ctrl_pll_enable(DSS_PLL_HDMI, true);
107
Archit Tanejac1577c12013-10-08 12:55:26 +0530108 r = hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
109 if (r)
110 return r;
111
Archit Tanejac1577c12013-10-08 12:55:26 +0530112 return 0;
113}
114
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300115static void hdmi_pll_disable(struct dss_pll *dsspll)
Archit Tanejac1577c12013-10-08 12:55:26 +0530116{
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300117 struct hdmi_pll_data *pll = container_of(dsspll, struct hdmi_pll_data, pll);
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300118 struct hdmi_wp_data *wp = pll->wp;
119
Archit Tanejac1577c12013-10-08 12:55:26 +0530120 hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_ALLOFF);
Tomi Valkeinenadb5ff82014-12-31 11:26:18 +0200121
122 dss_ctrl_pll_enable(DSS_PLL_HDMI, false);
Archit Tanejac1577c12013-10-08 12:55:26 +0530123}
124
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300125static const struct dss_pll_ops dsi_pll_ops = {
126 .enable = hdmi_pll_enable,
127 .disable = hdmi_pll_disable,
128 .set_config = dss_pll_write_config_type_b,
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530129};
130
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300131static const struct dss_pll_hw dss_omap4_hdmi_pll_hw = {
132 .n_max = 255,
133 .m_min = 20,
134 .m_max = 4095,
135 .mX_max = 127,
136 .fint_min = 500000,
137 .fint_max = 2500000,
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300138
139 .clkdco_min = 500000000,
140 .clkdco_low = 1000000000,
141 .clkdco_max = 2000000000,
142
143 .n_msb = 8,
144 .n_lsb = 1,
145 .m_msb = 20,
146 .m_lsb = 9,
147
148 .mX_msb[0] = 24,
149 .mX_lsb[0] = 18,
150
151 .has_selfreqdco = true,
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530152};
153
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300154static const struct dss_pll_hw dss_omap5_hdmi_pll_hw = {
155 .n_max = 255,
156 .m_min = 20,
157 .m_max = 2045,
158 .mX_max = 127,
159 .fint_min = 620000,
160 .fint_max = 2500000,
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300161
162 .clkdco_min = 750000000,
163 .clkdco_low = 1500000000,
164 .clkdco_max = 2500000000UL,
165
166 .n_msb = 8,
167 .n_lsb = 1,
168 .m_msb = 20,
169 .m_lsb = 9,
170
171 .mX_msb[0] = 24,
172 .mX_lsb[0] = 18,
173
174 .has_selfreqdco = true,
175 .has_refsel = true,
176};
177
178static int dsi_init_pll_data(struct platform_device *pdev, struct hdmi_pll_data *hpll)
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530179{
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300180 struct dss_pll *pll = &hpll->pll;
181 struct clk *clk;
182 int r;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530183
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300184 clk = devm_clk_get(&pdev->dev, "sys_clk");
185 if (IS_ERR(clk)) {
186 DSSERR("can't get sys_clk\n");
187 return PTR_ERR(clk);
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530188 }
189
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300190 pll->name = "hdmi";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200191 pll->id = DSS_PLL_HDMI;
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300192 pll->base = hpll->base;
193 pll->clkin = clk;
194
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530195 switch (omapdss_get_version()) {
196 case OMAPDSS_VER_OMAP4430_ES1:
197 case OMAPDSS_VER_OMAP4430_ES2:
198 case OMAPDSS_VER_OMAP4:
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300199 pll->hw = &dss_omap4_hdmi_pll_hw;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530200 break;
201
202 case OMAPDSS_VER_OMAP5:
Tomi Valkeinenadb5ff82014-12-31 11:26:18 +0200203 case OMAPDSS_VER_DRA7xx:
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300204 pll->hw = &dss_omap5_hdmi_pll_hw;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530205 break;
206
207 default:
208 return -ENODEV;
209 }
210
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300211 pll->ops = &dsi_pll_ops;
212
213 r = dss_pll_register(pll);
214 if (r)
215 return r;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530216
217 return 0;
218}
219
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300220int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
221 struct hdmi_wp_data *wp)
Archit Tanejac1577c12013-10-08 12:55:26 +0530222{
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530223 int r;
Archit Tanejac1577c12013-10-08 12:55:26 +0530224 struct resource *res;
Archit Tanejac1577c12013-10-08 12:55:26 +0530225
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300226 pll->wp = wp;
227
Tomi Valkeinen77601502013-12-17 14:41:14 +0200228 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll");
Archit Tanejac1577c12013-10-08 12:55:26 +0530229 if (!res) {
Tomi Valkeinen59b3d382014-04-28 16:11:01 +0300230 DSSERR("can't get PLL mem resource\n");
231 return -EINVAL;
Archit Tanejac1577c12013-10-08 12:55:26 +0530232 }
233
Tomi Valkeinen59b3d382014-04-28 16:11:01 +0300234 pll->base = devm_ioremap_resource(&pdev->dev, res);
Tomi Valkeinen2b22df82014-05-23 14:50:09 +0300235 if (IS_ERR(pll->base)) {
Archit Tanejac1577c12013-10-08 12:55:26 +0530236 DSSERR("can't ioremap PLLCTRL\n");
Tomi Valkeinen2b22df82014-05-23 14:50:09 +0300237 return PTR_ERR(pll->base);
Archit Tanejac1577c12013-10-08 12:55:26 +0530238 }
239
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300240 r = dsi_init_pll_data(pdev, pll);
241 if (r) {
242 DSSERR("failed to init HDMI PLL\n");
243 return r;
244 }
245
Archit Tanejac1577c12013-10-08 12:55:26 +0530246 return 0;
247}
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300248
249void hdmi_pll_uninit(struct hdmi_pll_data *hpll)
250{
251 struct dss_pll *pll = &hpll->pll;
252
253 dss_pll_unregister(pll);
254}