blob: 0ffee5c49d14c24dd1e00894db1147667b239cf1 [file] [log] [blame]
Tomi Valkeinen0a201702014-10-22 14:21:59 +03001/*
2 * Copyright (C) 2014 Texas Instruments Incorporated
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published by
6 * the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#define DSS_SUBSYS_NAME "PLL"
18
19#include <linux/clk.h>
20#include <linux/io.h>
21#include <linux/kernel.h>
22#include <linux/regulator/consumer.h>
23#include <linux/sched.h>
24
Peter Ujfalusi32043da2016-05-27 14:40:49 +030025#include "omapdss.h"
Tomi Valkeinen0a201702014-10-22 14:21:59 +030026#include "dss.h"
27
28#define PLL_CONTROL 0x0000
29#define PLL_STATUS 0x0004
30#define PLL_GO 0x0008
31#define PLL_CONFIGURATION1 0x000C
32#define PLL_CONFIGURATION2 0x0010
33#define PLL_CONFIGURATION3 0x0014
34#define PLL_SSC_CONFIGURATION1 0x0018
35#define PLL_SSC_CONFIGURATION2 0x001C
36#define PLL_CONFIGURATION4 0x0020
37
38static struct dss_pll *dss_plls[4];
39
40int dss_pll_register(struct dss_pll *pll)
41{
42 int i;
43
44 for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
45 if (!dss_plls[i]) {
46 dss_plls[i] = pll;
47 return 0;
48 }
49 }
50
51 return -EBUSY;
52}
53
54void dss_pll_unregister(struct dss_pll *pll)
55{
56 int i;
57
58 for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
59 if (dss_plls[i] == pll) {
60 dss_plls[i] = NULL;
61 return;
62 }
63 }
64}
65
66struct dss_pll *dss_pll_find(const char *name)
67{
68 int i;
69
70 for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
71 if (dss_plls[i] && strcmp(dss_plls[i]->name, name) == 0)
72 return dss_plls[i];
73 }
74
75 return NULL;
76}
77
78int dss_pll_enable(struct dss_pll *pll)
79{
80 int r;
81
82 r = clk_prepare_enable(pll->clkin);
83 if (r)
84 return r;
85
86 if (pll->regulator) {
87 r = regulator_enable(pll->regulator);
88 if (r)
89 goto err_reg;
90 }
91
92 r = pll->ops->enable(pll);
93 if (r)
94 goto err_enable;
95
96 return 0;
97
98err_enable:
Dan Carpenter811174f2014-12-17 02:54:42 +030099 if (pll->regulator)
100 regulator_disable(pll->regulator);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300101err_reg:
102 clk_disable_unprepare(pll->clkin);
103 return r;
104}
105
106void dss_pll_disable(struct dss_pll *pll)
107{
108 pll->ops->disable(pll);
109
110 if (pll->regulator)
111 regulator_disable(pll->regulator);
112
113 clk_disable_unprepare(pll->clkin);
114
115 memset(&pll->cinfo, 0, sizeof(pll->cinfo));
116}
117
118int dss_pll_set_config(struct dss_pll *pll, const struct dss_pll_clock_info *cinfo)
119{
120 int r;
121
122 r = pll->ops->set_config(pll, cinfo);
123 if (r)
124 return r;
125
126 pll->cinfo = *cinfo;
127
128 return 0;
129}
130
131bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
132 unsigned long out_min, unsigned long out_max,
133 dss_hsdiv_calc_func func, void *data)
134{
135 const struct dss_pll_hw *hw = pll->hw;
136 int m, m_start, m_stop;
137 unsigned long out;
138
139 out_min = out_min ? out_min : 1;
140 out_max = out_max ? out_max : ULONG_MAX;
141
142 m_start = max(DIV_ROUND_UP(clkdco, out_max), 1ul);
143
144 m_stop = min((unsigned)(clkdco / out_min), hw->mX_max);
145
146 for (m = m_start; m <= m_stop; ++m) {
147 out = clkdco / m;
148
149 if (func(m, out, data))
150 return true;
151 }
152
153 return false;
154}
155
156bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
157 unsigned long pll_min, unsigned long pll_max,
158 dss_pll_calc_func func, void *data)
159{
160 const struct dss_pll_hw *hw = pll->hw;
161 int n, n_start, n_stop;
162 int m, m_start, m_stop;
163 unsigned long fint, clkdco;
164 unsigned long pll_hw_max;
165 unsigned long fint_hw_min, fint_hw_max;
166
167 pll_hw_max = hw->clkdco_max;
168
169 fint_hw_min = hw->fint_min;
170 fint_hw_max = hw->fint_max;
171
172 n_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
173 n_stop = min((unsigned)(clkin / fint_hw_min), hw->n_max);
174
175 pll_max = pll_max ? pll_max : ULONG_MAX;
176
177 for (n = n_start; n <= n_stop; ++n) {
178 fint = clkin / n;
179
180 m_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
181 1ul);
182 m_stop = min3((unsigned)(pll_max / fint / 2),
183 (unsigned)(pll_hw_max / fint / 2),
184 hw->m_max);
185
186 for (m = m_start; m <= m_stop; ++m) {
187 clkdco = 2 * m * fint;
188
189 if (func(n, m, fint, clkdco, data))
190 return true;
191 }
192 }
193
194 return false;
195}
196
197static int wait_for_bit_change(void __iomem *reg, int bitnum, int value)
198{
199 unsigned long timeout;
200 ktime_t wait;
201 int t;
202
203 /* first busyloop to see if the bit changes right away */
204 t = 100;
205 while (t-- > 0) {
206 if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
207 return value;
208 }
209
210 /* then loop for 500ms, sleeping for 1ms in between */
211 timeout = jiffies + msecs_to_jiffies(500);
212 while (time_before(jiffies, timeout)) {
213 if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
214 return value;
215
216 wait = ns_to_ktime(1000 * 1000);
217 set_current_state(TASK_UNINTERRUPTIBLE);
218 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
219 }
220
221 return !value;
222}
223
Tomi Valkeineneb301992014-12-31 14:22:42 +0200224int dss_pll_wait_reset_done(struct dss_pll *pll)
225{
226 void __iomem *base = pll->base;
227
228 if (wait_for_bit_change(base + PLL_STATUS, 0, 1) != 1)
229 return -ETIMEDOUT;
230 else
231 return 0;
232}
233
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300234static int dss_wait_hsdiv_ack(struct dss_pll *pll, u32 hsdiv_ack_mask)
235{
236 int t = 100;
237
238 while (t-- > 0) {
239 u32 v = readl_relaxed(pll->base + PLL_STATUS);
240 v &= hsdiv_ack_mask;
241 if (v == hsdiv_ack_mask)
242 return 0;
243 }
244
245 return -ETIMEDOUT;
246}
247
248int dss_pll_write_config_type_a(struct dss_pll *pll,
249 const struct dss_pll_clock_info *cinfo)
250{
251 const struct dss_pll_hw *hw = pll->hw;
252 void __iomem *base = pll->base;
253 int r = 0;
254 u32 l;
255
256 l = 0;
257 if (hw->has_stopmode)
258 l = FLD_MOD(l, 1, 0, 0); /* PLL_STOPMODE */
259 l = FLD_MOD(l, cinfo->n - 1, hw->n_msb, hw->n_lsb); /* PLL_REGN */
260 l = FLD_MOD(l, cinfo->m, hw->m_msb, hw->m_lsb); /* PLL_REGM */
261 /* M4 */
262 l = FLD_MOD(l, cinfo->mX[0] ? cinfo->mX[0] - 1 : 0,
263 hw->mX_msb[0], hw->mX_lsb[0]);
264 /* M5 */
265 l = FLD_MOD(l, cinfo->mX[1] ? cinfo->mX[1] - 1 : 0,
266 hw->mX_msb[1], hw->mX_lsb[1]);
267 writel_relaxed(l, base + PLL_CONFIGURATION1);
268
269 l = 0;
270 /* M6 */
271 l = FLD_MOD(l, cinfo->mX[2] ? cinfo->mX[2] - 1 : 0,
272 hw->mX_msb[2], hw->mX_lsb[2]);
273 /* M7 */
274 l = FLD_MOD(l, cinfo->mX[3] ? cinfo->mX[3] - 1 : 0,
275 hw->mX_msb[3], hw->mX_lsb[3]);
276 writel_relaxed(l, base + PLL_CONFIGURATION3);
277
278 l = readl_relaxed(base + PLL_CONFIGURATION2);
279 if (hw->has_freqsel) {
280 u32 f = cinfo->fint < 1000000 ? 0x3 :
281 cinfo->fint < 1250000 ? 0x4 :
282 cinfo->fint < 1500000 ? 0x5 :
283 cinfo->fint < 1750000 ? 0x6 :
284 0x7;
285
286 l = FLD_MOD(l, f, 4, 1); /* PLL_FREQSEL */
287 } else if (hw->has_selfreqdco) {
288 u32 f = cinfo->clkdco < hw->clkdco_low ? 0x2 : 0x4;
289
290 l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
291 }
292 l = FLD_MOD(l, 1, 13, 13); /* PLL_REFEN */
293 l = FLD_MOD(l, 0, 14, 14); /* PHY_CLKINEN */
294 l = FLD_MOD(l, 0, 16, 16); /* M4_CLOCK_EN */
295 l = FLD_MOD(l, 0, 18, 18); /* M5_CLOCK_EN */
296 l = FLD_MOD(l, 1, 20, 20); /* HSDIVBYPASS */
297 if (hw->has_refsel)
298 l = FLD_MOD(l, 3, 22, 21); /* REFSEL = sysclk */
299 l = FLD_MOD(l, 0, 23, 23); /* M6_CLOCK_EN */
300 l = FLD_MOD(l, 0, 25, 25); /* M7_CLOCK_EN */
301 writel_relaxed(l, base + PLL_CONFIGURATION2);
302
303 writel_relaxed(1, base + PLL_GO); /* PLL_GO */
304
305 if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
306 DSSERR("DSS DPLL GO bit not going down.\n");
307 r = -EIO;
308 goto err;
309 }
310
311 if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
312 DSSERR("cannot lock DSS DPLL\n");
313 r = -EIO;
314 goto err;
315 }
316
317 l = readl_relaxed(base + PLL_CONFIGURATION2);
318 l = FLD_MOD(l, 1, 14, 14); /* PHY_CLKINEN */
319 l = FLD_MOD(l, cinfo->mX[0] ? 1 : 0, 16, 16); /* M4_CLOCK_EN */
320 l = FLD_MOD(l, cinfo->mX[1] ? 1 : 0, 18, 18); /* M5_CLOCK_EN */
321 l = FLD_MOD(l, 0, 20, 20); /* HSDIVBYPASS */
322 l = FLD_MOD(l, cinfo->mX[2] ? 1 : 0, 23, 23); /* M6_CLOCK_EN */
323 l = FLD_MOD(l, cinfo->mX[3] ? 1 : 0, 25, 25); /* M7_CLOCK_EN */
324 writel_relaxed(l, base + PLL_CONFIGURATION2);
325
326 r = dss_wait_hsdiv_ack(pll,
327 (cinfo->mX[0] ? BIT(7) : 0) |
328 (cinfo->mX[1] ? BIT(8) : 0) |
329 (cinfo->mX[2] ? BIT(10) : 0) |
330 (cinfo->mX[3] ? BIT(11) : 0));
331 if (r) {
332 DSSERR("failed to enable HSDIV clocks\n");
333 goto err;
334 }
335
336err:
337 return r;
338}
339
340int dss_pll_write_config_type_b(struct dss_pll *pll,
341 const struct dss_pll_clock_info *cinfo)
342{
343 const struct dss_pll_hw *hw = pll->hw;
344 void __iomem *base = pll->base;
345 u32 l;
346
347 l = 0;
348 l = FLD_MOD(l, cinfo->m, 20, 9); /* PLL_REGM */
349 l = FLD_MOD(l, cinfo->n - 1, 8, 1); /* PLL_REGN */
350 writel_relaxed(l, base + PLL_CONFIGURATION1);
351
352 l = readl_relaxed(base + PLL_CONFIGURATION2);
353 l = FLD_MOD(l, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
354 l = FLD_MOD(l, 0x1, 13, 13); /* PLL_REFEN */
355 l = FLD_MOD(l, 0x0, 14, 14); /* PHY_CLKINEN */
356 if (hw->has_refsel)
357 l = FLD_MOD(l, 0x3, 22, 21); /* REFSEL = SYSCLK */
358
359 /* PLL_SELFREQDCO */
360 if (cinfo->clkdco > hw->clkdco_low)
361 l = FLD_MOD(l, 0x4, 3, 1);
362 else
363 l = FLD_MOD(l, 0x2, 3, 1);
364 writel_relaxed(l, base + PLL_CONFIGURATION2);
365
366 l = readl_relaxed(base + PLL_CONFIGURATION3);
367 l = FLD_MOD(l, cinfo->sd, 17, 10); /* PLL_REGSD */
368 writel_relaxed(l, base + PLL_CONFIGURATION3);
369
370 l = readl_relaxed(base + PLL_CONFIGURATION4);
371 l = FLD_MOD(l, cinfo->mX[0], 24, 18); /* PLL_REGM2 */
372 l = FLD_MOD(l, cinfo->mf, 17, 0); /* PLL_REGM_F */
373 writel_relaxed(l, base + PLL_CONFIGURATION4);
374
375 writel_relaxed(1, base + PLL_GO); /* PLL_GO */
376
377 if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
378 DSSERR("DSS DPLL GO bit not going down.\n");
379 return -EIO;
380 }
381
382 if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
383 DSSERR("cannot lock DSS DPLL\n");
384 return -ETIMEDOUT;
385 }
386
387 return 0;
388}