blob: 05d65a8341974924494890bf407e434a75f8b2d6 [file] [log] [blame]
Hans Verkuila89bcd42013-08-22 06:14:22 -03001/*
2 * adv7842 - Analog Devices ADV7842 video decoder driver
3 *
4 * Copyright 2013 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
5 *
6 * This program is free software; you may redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
11 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
12 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
13 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
14 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
15 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
16 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
17 * SOFTWARE.
18 *
19 */
20
21/*
22 * References (c = chapter, p = page):
23 * REF_01 - Analog devices, ADV7842, Register Settings Recommendations,
24 * Revision 2.5, June 2010
25 * REF_02 - Analog devices, Register map documentation, Documentation of
26 * the register maps, Software manual, Rev. F, June 2010
27 */
28
29
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/slab.h>
33#include <linux/i2c.h>
34#include <linux/delay.h>
35#include <linux/videodev2.h>
36#include <linux/workqueue.h>
37#include <linux/v4l2-dv-timings.h>
38#include <media/v4l2-device.h>
39#include <media/v4l2-ctrls.h>
40#include <media/v4l2-dv-timings.h>
41#include <media/adv7842.h>
42
43static int debug;
44module_param(debug, int, 0644);
45MODULE_PARM_DESC(debug, "debug level (0-2)");
46
47MODULE_DESCRIPTION("Analog Devices ADV7842 video decoder driver");
48MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
49MODULE_AUTHOR("Martin Bugge <marbugge@cisco.com>");
50MODULE_LICENSE("GPL");
51
52/* ADV7842 system clock frequency */
53#define ADV7842_fsc (28636360)
54
55/*
56**********************************************************************
57*
58* Arrays with configuration parameters for the ADV7842
59*
60**********************************************************************
61*/
62
63struct adv7842_state {
Martin Bugge7de5be42013-12-05 11:39:37 -030064 struct adv7842_platform_data pdata;
Hans Verkuila89bcd42013-08-22 06:14:22 -030065 struct v4l2_subdev sd;
66 struct media_pad pad;
67 struct v4l2_ctrl_handler hdl;
68 enum adv7842_mode mode;
69 struct v4l2_dv_timings timings;
70 enum adv7842_vid_std_select vid_std_select;
71 v4l2_std_id norm;
72 struct {
73 u8 edid[256];
74 u32 present;
75 } hdmi_edid;
76 struct {
77 u8 edid[256];
78 u32 present;
79 } vga_edid;
80 struct v4l2_fract aspect_ratio;
81 u32 rgb_quantization_range;
82 bool is_cea_format;
83 struct workqueue_struct *work_queues;
84 struct delayed_work delayed_work_enable_hotplug;
85 bool connector_hdmi;
86 bool hdmi_port_a;
87
88 /* i2c clients */
89 struct i2c_client *i2c_sdp_io;
90 struct i2c_client *i2c_sdp;
91 struct i2c_client *i2c_cp;
92 struct i2c_client *i2c_vdp;
93 struct i2c_client *i2c_afe;
94 struct i2c_client *i2c_hdmi;
95 struct i2c_client *i2c_repeater;
96 struct i2c_client *i2c_edid;
97 struct i2c_client *i2c_infoframe;
98 struct i2c_client *i2c_cec;
99 struct i2c_client *i2c_avlink;
100
101 /* controls */
102 struct v4l2_ctrl *detect_tx_5v_ctrl;
103 struct v4l2_ctrl *analog_sampling_phase_ctrl;
104 struct v4l2_ctrl *free_run_color_ctrl_manual;
105 struct v4l2_ctrl *free_run_color_ctrl;
106 struct v4l2_ctrl *rgb_quantization_range_ctrl;
107};
108
109/* Unsupported timings. This device cannot support 720p30. */
110static const struct v4l2_dv_timings adv7842_timings_exceptions[] = {
111 V4L2_DV_BT_CEA_1280X720P30,
112 { }
113};
114
115static bool adv7842_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
116{
117 int i;
118
119 for (i = 0; adv7842_timings_exceptions[i].bt.width; i++)
120 if (v4l2_match_dv_timings(t, adv7842_timings_exceptions + i, 0))
121 return false;
122 return true;
123}
124
125struct adv7842_video_standards {
126 struct v4l2_dv_timings timings;
127 u8 vid_std;
128 u8 v_freq;
129};
130
131/* sorted by number of lines */
132static const struct adv7842_video_standards adv7842_prim_mode_comp[] = {
133 /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
134 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
135 { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
136 { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
137 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
138 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
139 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
140 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
141 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
142 /* TODO add 1920x1080P60_RB (CVT timing) */
143 { },
144};
145
146/* sorted by number of lines */
147static const struct adv7842_video_standards adv7842_prim_mode_gr[] = {
148 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
149 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
150 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
151 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
152 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
153 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
154 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
155 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
156 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
157 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
158 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
159 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
160 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
161 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
162 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
163 { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
164 { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
165 { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
166 { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
167 { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
168 /* TODO add 1600X1200P60_RB (not a DMT timing) */
169 { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
170 { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
171 { },
172};
173
174/* sorted by number of lines */
175static const struct adv7842_video_standards adv7842_prim_mode_hdmi_comp[] = {
176 { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
177 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
178 { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
179 { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
180 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
181 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
182 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
183 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
184 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
185 { },
186};
187
188/* sorted by number of lines */
189static const struct adv7842_video_standards adv7842_prim_mode_hdmi_gr[] = {
190 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
191 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
192 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
193 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
194 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
195 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
196 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
197 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
198 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
199 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
200 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
201 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
202 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
203 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
204 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
205 { },
206};
207
208/* ----------------------------------------------------------------------- */
209
210static inline struct adv7842_state *to_state(struct v4l2_subdev *sd)
211{
212 return container_of(sd, struct adv7842_state, sd);
213}
214
215static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
216{
217 return &container_of(ctrl->handler, struct adv7842_state, hdl)->sd;
218}
219
220static inline unsigned hblanking(const struct v4l2_bt_timings *t)
221{
222 return V4L2_DV_BT_BLANKING_WIDTH(t);
223}
224
225static inline unsigned htotal(const struct v4l2_bt_timings *t)
226{
227 return V4L2_DV_BT_FRAME_WIDTH(t);
228}
229
230static inline unsigned vblanking(const struct v4l2_bt_timings *t)
231{
232 return V4L2_DV_BT_BLANKING_HEIGHT(t);
233}
234
235static inline unsigned vtotal(const struct v4l2_bt_timings *t)
236{
237 return V4L2_DV_BT_FRAME_HEIGHT(t);
238}
239
240
241/* ----------------------------------------------------------------------- */
242
243static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
244 u8 command, bool check)
245{
246 union i2c_smbus_data data;
247
248 if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
249 I2C_SMBUS_READ, command,
250 I2C_SMBUS_BYTE_DATA, &data))
251 return data.byte;
252 if (check)
253 v4l_err(client, "error reading %02x, %02x\n",
254 client->addr, command);
255 return -EIO;
256}
257
258static s32 adv_smbus_read_byte_data(struct i2c_client *client, u8 command)
259{
260 int i;
261
262 for (i = 0; i < 3; i++) {
263 int ret = adv_smbus_read_byte_data_check(client, command, true);
264
265 if (ret >= 0) {
266 if (i)
267 v4l_err(client, "read ok after %d retries\n", i);
268 return ret;
269 }
270 }
271 v4l_err(client, "read failed\n");
272 return -EIO;
273}
274
275static s32 adv_smbus_write_byte_data(struct i2c_client *client,
276 u8 command, u8 value)
277{
278 union i2c_smbus_data data;
279 int err;
280 int i;
281
282 data.byte = value;
283 for (i = 0; i < 3; i++) {
284 err = i2c_smbus_xfer(client->adapter, client->addr,
285 client->flags,
286 I2C_SMBUS_WRITE, command,
287 I2C_SMBUS_BYTE_DATA, &data);
288 if (!err)
289 break;
290 }
291 if (err < 0)
292 v4l_err(client, "error writing %02x, %02x, %02x\n",
293 client->addr, command, value);
294 return err;
295}
296
297static void adv_smbus_write_byte_no_check(struct i2c_client *client,
298 u8 command, u8 value)
299{
300 union i2c_smbus_data data;
301 data.byte = value;
302
303 i2c_smbus_xfer(client->adapter, client->addr,
304 client->flags,
305 I2C_SMBUS_WRITE, command,
306 I2C_SMBUS_BYTE_DATA, &data);
307}
308
309static s32 adv_smbus_write_i2c_block_data(struct i2c_client *client,
310 u8 command, unsigned length, const u8 *values)
311{
312 union i2c_smbus_data data;
313
314 if (length > I2C_SMBUS_BLOCK_MAX)
315 length = I2C_SMBUS_BLOCK_MAX;
316 data.block[0] = length;
317 memcpy(data.block + 1, values, length);
318 return i2c_smbus_xfer(client->adapter, client->addr, client->flags,
319 I2C_SMBUS_WRITE, command,
320 I2C_SMBUS_I2C_BLOCK_DATA, &data);
321}
322
323/* ----------------------------------------------------------------------- */
324
325static inline int io_read(struct v4l2_subdev *sd, u8 reg)
326{
327 struct i2c_client *client = v4l2_get_subdevdata(sd);
328
329 return adv_smbus_read_byte_data(client, reg);
330}
331
332static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
333{
334 struct i2c_client *client = v4l2_get_subdevdata(sd);
335
336 return adv_smbus_write_byte_data(client, reg, val);
337}
338
339static inline int io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
340{
341 return io_write(sd, reg, (io_read(sd, reg) & mask) | val);
342}
343
344static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
345{
346 struct adv7842_state *state = to_state(sd);
347
348 return adv_smbus_read_byte_data(state->i2c_avlink, reg);
349}
350
351static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
352{
353 struct adv7842_state *state = to_state(sd);
354
355 return adv_smbus_write_byte_data(state->i2c_avlink, reg, val);
356}
357
358static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
359{
360 struct adv7842_state *state = to_state(sd);
361
362 return adv_smbus_read_byte_data(state->i2c_cec, reg);
363}
364
365static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
366{
367 struct adv7842_state *state = to_state(sd);
368
369 return adv_smbus_write_byte_data(state->i2c_cec, reg, val);
370}
371
372static inline int cec_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
373{
374 return cec_write(sd, reg, (cec_read(sd, reg) & mask) | val);
375}
376
377static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
378{
379 struct adv7842_state *state = to_state(sd);
380
381 return adv_smbus_read_byte_data(state->i2c_infoframe, reg);
382}
383
384static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
385{
386 struct adv7842_state *state = to_state(sd);
387
388 return adv_smbus_write_byte_data(state->i2c_infoframe, reg, val);
389}
390
391static inline int sdp_io_read(struct v4l2_subdev *sd, u8 reg)
392{
393 struct adv7842_state *state = to_state(sd);
394
395 return adv_smbus_read_byte_data(state->i2c_sdp_io, reg);
396}
397
398static inline int sdp_io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
399{
400 struct adv7842_state *state = to_state(sd);
401
402 return adv_smbus_write_byte_data(state->i2c_sdp_io, reg, val);
403}
404
405static inline int sdp_io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
406{
407 return sdp_io_write(sd, reg, (sdp_io_read(sd, reg) & mask) | val);
408}
409
410static inline int sdp_read(struct v4l2_subdev *sd, u8 reg)
411{
412 struct adv7842_state *state = to_state(sd);
413
414 return adv_smbus_read_byte_data(state->i2c_sdp, reg);
415}
416
417static inline int sdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
418{
419 struct adv7842_state *state = to_state(sd);
420
421 return adv_smbus_write_byte_data(state->i2c_sdp, reg, val);
422}
423
424static inline int sdp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
425{
426 return sdp_write(sd, reg, (sdp_read(sd, reg) & mask) | val);
427}
428
429static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
430{
431 struct adv7842_state *state = to_state(sd);
432
433 return adv_smbus_read_byte_data(state->i2c_afe, reg);
434}
435
436static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
437{
438 struct adv7842_state *state = to_state(sd);
439
440 return adv_smbus_write_byte_data(state->i2c_afe, reg, val);
441}
442
443static inline int afe_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
444{
445 return afe_write(sd, reg, (afe_read(sd, reg) & mask) | val);
446}
447
448static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
449{
450 struct adv7842_state *state = to_state(sd);
451
452 return adv_smbus_read_byte_data(state->i2c_repeater, reg);
453}
454
455static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
456{
457 struct adv7842_state *state = to_state(sd);
458
459 return adv_smbus_write_byte_data(state->i2c_repeater, reg, val);
460}
461
462static inline int rep_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
463{
464 return rep_write(sd, reg, (rep_read(sd, reg) & mask) | val);
465}
466
467static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
468{
469 struct adv7842_state *state = to_state(sd);
470
471 return adv_smbus_read_byte_data(state->i2c_edid, reg);
472}
473
474static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
475{
476 struct adv7842_state *state = to_state(sd);
477
478 return adv_smbus_write_byte_data(state->i2c_edid, reg, val);
479}
480
481static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
482{
483 struct adv7842_state *state = to_state(sd);
484
485 return adv_smbus_read_byte_data(state->i2c_hdmi, reg);
486}
487
488static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
489{
490 struct adv7842_state *state = to_state(sd);
491
492 return adv_smbus_write_byte_data(state->i2c_hdmi, reg, val);
493}
494
495static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
496{
497 struct adv7842_state *state = to_state(sd);
498
499 return adv_smbus_read_byte_data(state->i2c_cp, reg);
500}
501
502static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
503{
504 struct adv7842_state *state = to_state(sd);
505
506 return adv_smbus_write_byte_data(state->i2c_cp, reg, val);
507}
508
509static inline int cp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
510{
511 return cp_write(sd, reg, (cp_read(sd, reg) & mask) | val);
512}
513
514static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
515{
516 struct adv7842_state *state = to_state(sd);
517
518 return adv_smbus_read_byte_data(state->i2c_vdp, reg);
519}
520
521static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
522{
523 struct adv7842_state *state = to_state(sd);
524
525 return adv_smbus_write_byte_data(state->i2c_vdp, reg, val);
526}
527
528static void main_reset(struct v4l2_subdev *sd)
529{
530 struct i2c_client *client = v4l2_get_subdevdata(sd);
531
532 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
533
534 adv_smbus_write_byte_no_check(client, 0xff, 0x80);
535
536 mdelay(2);
537}
538
539/* ----------------------------------------------------------------------- */
540
541static inline bool is_digital_input(struct v4l2_subdev *sd)
542{
543 struct adv7842_state *state = to_state(sd);
544
545 return state->mode == ADV7842_MODE_HDMI;
546}
547
548static const struct v4l2_dv_timings_cap adv7842_timings_cap_analog = {
549 .type = V4L2_DV_BT_656_1120,
Gianluca Gennari9b51f172013-08-30 08:29:22 -0300550 /* keep this initialization for compatibility with GCC < 4.4.6 */
551 .reserved = { 0 },
552 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 170000000,
553 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
Hans Verkuila89bcd42013-08-22 06:14:22 -0300554 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
Gianluca Gennari9b51f172013-08-30 08:29:22 -0300555 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
556 V4L2_DV_BT_CAP_CUSTOM)
Hans Verkuila89bcd42013-08-22 06:14:22 -0300557};
558
559static const struct v4l2_dv_timings_cap adv7842_timings_cap_digital = {
560 .type = V4L2_DV_BT_656_1120,
Gianluca Gennari9b51f172013-08-30 08:29:22 -0300561 /* keep this initialization for compatibility with GCC < 4.4.6 */
562 .reserved = { 0 },
563 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 225000000,
564 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
Hans Verkuila89bcd42013-08-22 06:14:22 -0300565 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
Gianluca Gennari9b51f172013-08-30 08:29:22 -0300566 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
567 V4L2_DV_BT_CAP_CUSTOM)
Hans Verkuila89bcd42013-08-22 06:14:22 -0300568};
569
570static inline const struct v4l2_dv_timings_cap *
571adv7842_get_dv_timings_cap(struct v4l2_subdev *sd)
572{
573 return is_digital_input(sd) ? &adv7842_timings_cap_digital :
574 &adv7842_timings_cap_analog;
575}
576
577/* ----------------------------------------------------------------------- */
578
579static void adv7842_delayed_work_enable_hotplug(struct work_struct *work)
580{
581 struct delayed_work *dwork = to_delayed_work(work);
582 struct adv7842_state *state = container_of(dwork,
583 struct adv7842_state, delayed_work_enable_hotplug);
584 struct v4l2_subdev *sd = &state->sd;
585 int present = state->hdmi_edid.present;
586 u8 mask = 0;
587
588 v4l2_dbg(2, debug, sd, "%s: enable hotplug on ports: 0x%x\n",
589 __func__, present);
590
591 if (present & 0x1)
592 mask |= 0x20; /* port A */
593 if (present & 0x2)
594 mask |= 0x10; /* port B */
595 io_write_and_or(sd, 0x20, 0xcf, mask);
596}
597
598static int edid_write_vga_segment(struct v4l2_subdev *sd)
599{
600 struct i2c_client *client = v4l2_get_subdevdata(sd);
601 struct adv7842_state *state = to_state(sd);
602 const u8 *val = state->vga_edid.edid;
603 int err = 0;
604 int i;
605
606 v4l2_dbg(2, debug, sd, "%s: write EDID on VGA port\n", __func__);
607
608 /* HPA disable on port A and B */
609 io_write_and_or(sd, 0x20, 0xcf, 0x00);
610
611 /* Disable I2C access to internal EDID ram from VGA DDC port */
612 rep_write_and_or(sd, 0x7f, 0x7f, 0x00);
613
614 /* edid segment pointer '1' for VGA port */
615 rep_write_and_or(sd, 0x77, 0xef, 0x10);
616
617 for (i = 0; !err && i < 256; i += I2C_SMBUS_BLOCK_MAX)
618 err = adv_smbus_write_i2c_block_data(state->i2c_edid, i,
619 I2C_SMBUS_BLOCK_MAX, val + i);
620 if (err)
621 return err;
622
623 /* Calculates the checksums and enables I2C access
624 * to internal EDID ram from VGA DDC port.
625 */
626 rep_write_and_or(sd, 0x7f, 0x7f, 0x80);
627
628 for (i = 0; i < 1000; i++) {
629 if (rep_read(sd, 0x79) & 0x20)
630 break;
631 mdelay(1);
632 }
633 if (i == 1000) {
634 v4l_err(client, "error enabling edid on VGA port\n");
635 return -EIO;
636 }
637
638 /* enable hotplug after 200 ms */
639 queue_delayed_work(state->work_queues,
640 &state->delayed_work_enable_hotplug, HZ / 5);
641
642 return 0;
643}
644
645static int edid_spa_location(const u8 *edid)
646{
647 u8 d;
648
649 /*
650 * TODO, improve and update for other CEA extensions
651 * currently only for 1 segment (256 bytes),
652 * i.e. 1 extension block and CEA revision 3.
653 */
654 if ((edid[0x7e] != 1) ||
655 (edid[0x80] != 0x02) ||
656 (edid[0x81] != 0x03)) {
657 return -EINVAL;
658 }
659 /*
660 * search Vendor Specific Data Block (tag 3)
661 */
662 d = edid[0x82] & 0x7f;
663 if (d > 4) {
664 int i = 0x84;
665 int end = 0x80 + d;
666 do {
667 u8 tag = edid[i]>>5;
668 u8 len = edid[i] & 0x1f;
669
670 if ((tag == 3) && (len >= 5))
671 return i + 4;
672 i += len + 1;
673 } while (i < end);
674 }
675 return -EINVAL;
676}
677
678static int edid_write_hdmi_segment(struct v4l2_subdev *sd, u8 port)
679{
680 struct i2c_client *client = v4l2_get_subdevdata(sd);
681 struct adv7842_state *state = to_state(sd);
682 const u8 *val = state->hdmi_edid.edid;
683 u8 cur_mask = rep_read(sd, 0x77) & 0x0c;
684 u8 mask = port == 0 ? 0x4 : 0x8;
685 int spa_loc = edid_spa_location(val);
686 int err = 0;
687 int i;
688
689 v4l2_dbg(2, debug, sd, "%s: write EDID on port %d (spa at 0x%x)\n",
690 __func__, port, spa_loc);
691
692 /* HPA disable on port A and B */
693 io_write_and_or(sd, 0x20, 0xcf, 0x00);
694
695 /* Disable I2C access to internal EDID ram from HDMI DDC ports */
696 rep_write_and_or(sd, 0x77, 0xf3, 0x00);
697
698 /* edid segment pointer '0' for HDMI ports */
699 rep_write_and_or(sd, 0x77, 0xef, 0x00);
700
701 for (i = 0; !err && i < 256; i += I2C_SMBUS_BLOCK_MAX)
702 err = adv_smbus_write_i2c_block_data(state->i2c_edid, i,
703 I2C_SMBUS_BLOCK_MAX, val + i);
704 if (err)
705 return err;
706
707 if (spa_loc > 0) {
708 if (port == 0) {
709 /* port A SPA */
710 rep_write(sd, 0x72, val[spa_loc]);
711 rep_write(sd, 0x73, val[spa_loc + 1]);
712 } else {
713 /* port B SPA */
714 rep_write(sd, 0x74, val[spa_loc]);
715 rep_write(sd, 0x75, val[spa_loc + 1]);
716 }
717 rep_write(sd, 0x76, spa_loc);
718 } else {
719 /* default register values for SPA */
720 if (port == 0) {
721 /* port A SPA */
722 rep_write(sd, 0x72, 0);
723 rep_write(sd, 0x73, 0);
724 } else {
725 /* port B SPA */
726 rep_write(sd, 0x74, 0);
727 rep_write(sd, 0x75, 0);
728 }
729 rep_write(sd, 0x76, 0xc0);
730 }
731 rep_write_and_or(sd, 0x77, 0xbf, 0x00);
732
733 /* Calculates the checksums and enables I2C access to internal
734 * EDID ram from HDMI DDC ports
735 */
736 rep_write_and_or(sd, 0x77, 0xf3, mask | cur_mask);
737
738 for (i = 0; i < 1000; i++) {
739 if (rep_read(sd, 0x7d) & mask)
740 break;
741 mdelay(1);
742 }
743 if (i == 1000) {
744 v4l_err(client, "error enabling edid on port %d\n", port);
745 return -EIO;
746 }
747
748 /* enable hotplug after 200 ms */
749 queue_delayed_work(state->work_queues,
750 &state->delayed_work_enable_hotplug, HZ / 5);
751
752 return 0;
753}
754
755/* ----------------------------------------------------------------------- */
756
757#ifdef CONFIG_VIDEO_ADV_DEBUG
758static void adv7842_inv_register(struct v4l2_subdev *sd)
759{
760 v4l2_info(sd, "0x000-0x0ff: IO Map\n");
761 v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
762 v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
763 v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
764 v4l2_info(sd, "0x400-0x4ff: SDP_IO Map\n");
765 v4l2_info(sd, "0x500-0x5ff: SDP Map\n");
766 v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
767 v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
768 v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
769 v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
770 v4l2_info(sd, "0xa00-0xaff: CP Map\n");
771 v4l2_info(sd, "0xb00-0xbff: VDP Map\n");
772}
773
774static int adv7842_g_register(struct v4l2_subdev *sd,
775 struct v4l2_dbg_register *reg)
776{
777 reg->size = 1;
778 switch (reg->reg >> 8) {
779 case 0:
780 reg->val = io_read(sd, reg->reg & 0xff);
781 break;
782 case 1:
783 reg->val = avlink_read(sd, reg->reg & 0xff);
784 break;
785 case 2:
786 reg->val = cec_read(sd, reg->reg & 0xff);
787 break;
788 case 3:
789 reg->val = infoframe_read(sd, reg->reg & 0xff);
790 break;
791 case 4:
792 reg->val = sdp_io_read(sd, reg->reg & 0xff);
793 break;
794 case 5:
795 reg->val = sdp_read(sd, reg->reg & 0xff);
796 break;
797 case 6:
798 reg->val = afe_read(sd, reg->reg & 0xff);
799 break;
800 case 7:
801 reg->val = rep_read(sd, reg->reg & 0xff);
802 break;
803 case 8:
804 reg->val = edid_read(sd, reg->reg & 0xff);
805 break;
806 case 9:
807 reg->val = hdmi_read(sd, reg->reg & 0xff);
808 break;
809 case 0xa:
810 reg->val = cp_read(sd, reg->reg & 0xff);
811 break;
812 case 0xb:
813 reg->val = vdp_read(sd, reg->reg & 0xff);
814 break;
815 default:
816 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
817 adv7842_inv_register(sd);
818 break;
819 }
820 return 0;
821}
822
823static int adv7842_s_register(struct v4l2_subdev *sd,
824 const struct v4l2_dbg_register *reg)
825{
826 u8 val = reg->val & 0xff;
827
828 switch (reg->reg >> 8) {
829 case 0:
830 io_write(sd, reg->reg & 0xff, val);
831 break;
832 case 1:
833 avlink_write(sd, reg->reg & 0xff, val);
834 break;
835 case 2:
836 cec_write(sd, reg->reg & 0xff, val);
837 break;
838 case 3:
839 infoframe_write(sd, reg->reg & 0xff, val);
840 break;
841 case 4:
842 sdp_io_write(sd, reg->reg & 0xff, val);
843 break;
844 case 5:
845 sdp_write(sd, reg->reg & 0xff, val);
846 break;
847 case 6:
848 afe_write(sd, reg->reg & 0xff, val);
849 break;
850 case 7:
851 rep_write(sd, reg->reg & 0xff, val);
852 break;
853 case 8:
854 edid_write(sd, reg->reg & 0xff, val);
855 break;
856 case 9:
857 hdmi_write(sd, reg->reg & 0xff, val);
858 break;
859 case 0xa:
860 cp_write(sd, reg->reg & 0xff, val);
861 break;
862 case 0xb:
863 vdp_write(sd, reg->reg & 0xff, val);
864 break;
865 default:
866 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
867 adv7842_inv_register(sd);
868 break;
869 }
870 return 0;
871}
872#endif
873
874static int adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
875{
876 struct adv7842_state *state = to_state(sd);
877 int prev = v4l2_ctrl_g_ctrl(state->detect_tx_5v_ctrl);
878 u8 reg_io_6f = io_read(sd, 0x6f);
879 int val = 0;
880
881 if (reg_io_6f & 0x02)
882 val |= 1; /* port A */
883 if (reg_io_6f & 0x01)
884 val |= 2; /* port B */
885
886 v4l2_dbg(1, debug, sd, "%s: 0x%x -> 0x%x\n", __func__, prev, val);
887
888 if (val != prev)
889 return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, val);
890 return 0;
891}
892
893static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
894 u8 prim_mode,
895 const struct adv7842_video_standards *predef_vid_timings,
896 const struct v4l2_dv_timings *timings)
897{
898 int i;
899
900 for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
901 if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
902 is_digital_input(sd) ? 250000 : 1000000))
903 continue;
904 /* video std */
905 io_write(sd, 0x00, predef_vid_timings[i].vid_std);
906 /* v_freq and prim mode */
907 io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) + prim_mode);
908 return 0;
909 }
910
911 return -1;
912}
913
914static int configure_predefined_video_timings(struct v4l2_subdev *sd,
915 struct v4l2_dv_timings *timings)
916{
917 struct adv7842_state *state = to_state(sd);
918 int err;
919
920 v4l2_dbg(1, debug, sd, "%s\n", __func__);
921
922 /* reset to default values */
923 io_write(sd, 0x16, 0x43);
924 io_write(sd, 0x17, 0x5a);
925 /* disable embedded syncs for auto graphics mode */
926 cp_write_and_or(sd, 0x81, 0xef, 0x00);
927 cp_write(sd, 0x26, 0x00);
928 cp_write(sd, 0x27, 0x00);
929 cp_write(sd, 0x28, 0x00);
930 cp_write(sd, 0x29, 0x00);
Martin Bugge6251e652013-12-10 11:01:00 -0300931 cp_write(sd, 0x8f, 0x40);
Hans Verkuila89bcd42013-08-22 06:14:22 -0300932 cp_write(sd, 0x90, 0x00);
933 cp_write(sd, 0xa5, 0x00);
934 cp_write(sd, 0xa6, 0x00);
935 cp_write(sd, 0xa7, 0x00);
936 cp_write(sd, 0xab, 0x00);
937 cp_write(sd, 0xac, 0x00);
938
939 switch (state->mode) {
940 case ADV7842_MODE_COMP:
941 case ADV7842_MODE_RGB:
942 err = find_and_set_predefined_video_timings(sd,
943 0x01, adv7842_prim_mode_comp, timings);
944 if (err)
945 err = find_and_set_predefined_video_timings(sd,
946 0x02, adv7842_prim_mode_gr, timings);
947 break;
948 case ADV7842_MODE_HDMI:
949 err = find_and_set_predefined_video_timings(sd,
950 0x05, adv7842_prim_mode_hdmi_comp, timings);
951 if (err)
952 err = find_and_set_predefined_video_timings(sd,
953 0x06, adv7842_prim_mode_hdmi_gr, timings);
954 break;
955 default:
956 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
957 __func__, state->mode);
958 err = -1;
959 break;
960 }
961
962
963 return err;
964}
965
966static void configure_custom_video_timings(struct v4l2_subdev *sd,
967 const struct v4l2_bt_timings *bt)
968{
969 struct adv7842_state *state = to_state(sd);
970 struct i2c_client *client = v4l2_get_subdevdata(sd);
971 u32 width = htotal(bt);
972 u32 height = vtotal(bt);
973 u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
974 u16 cp_start_eav = width - bt->hfrontporch;
975 u16 cp_start_vbi = height - bt->vfrontporch + 1;
976 u16 cp_end_vbi = bt->vsync + bt->vbackporch + 1;
977 u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
978 ((width * (ADV7842_fsc / 100)) / ((u32)bt->pixelclock / 100)) : 0;
979 const u8 pll[2] = {
980 0xc0 | ((width >> 8) & 0x1f),
981 width & 0xff
982 };
983
984 v4l2_dbg(2, debug, sd, "%s\n", __func__);
985
986 switch (state->mode) {
987 case ADV7842_MODE_COMP:
988 case ADV7842_MODE_RGB:
989 /* auto graphics */
990 io_write(sd, 0x00, 0x07); /* video std */
991 io_write(sd, 0x01, 0x02); /* prim mode */
992 /* enable embedded syncs for auto graphics mode */
993 cp_write_and_or(sd, 0x81, 0xef, 0x10);
994
995 /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
996 /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
997 /* IO-map reg. 0x16 and 0x17 should be written in sequence */
998 if (adv_smbus_write_i2c_block_data(client, 0x16, 2, pll)) {
999 v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
1000 break;
1001 }
1002
1003 /* active video - horizontal timing */
1004 cp_write(sd, 0x26, (cp_start_sav >> 8) & 0xf);
1005 cp_write(sd, 0x27, (cp_start_sav & 0xff));
1006 cp_write(sd, 0x28, (cp_start_eav >> 8) & 0xf);
1007 cp_write(sd, 0x29, (cp_start_eav & 0xff));
1008
1009 /* active video - vertical timing */
1010 cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
1011 cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
1012 ((cp_end_vbi >> 8) & 0xf));
1013 cp_write(sd, 0xa7, cp_end_vbi & 0xff);
1014 break;
1015 case ADV7842_MODE_HDMI:
1016 /* set default prim_mode/vid_std for HDMI
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001017 according to [REF_03, c. 4.2] */
Hans Verkuila89bcd42013-08-22 06:14:22 -03001018 io_write(sd, 0x00, 0x02); /* video std */
1019 io_write(sd, 0x01, 0x06); /* prim mode */
1020 break;
1021 default:
1022 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1023 __func__, state->mode);
1024 break;
1025 }
1026
1027 cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1028 cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1029 cp_write(sd, 0xab, (height >> 4) & 0xff);
1030 cp_write(sd, 0xac, (height & 0x0f) << 4);
1031}
1032
1033static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1034{
1035 struct adv7842_state *state = to_state(sd);
1036
1037 switch (state->rgb_quantization_range) {
1038 case V4L2_DV_RGB_RANGE_AUTO:
1039 /* automatic */
1040 if (is_digital_input(sd) && !(hdmi_read(sd, 0x05) & 0x80)) {
1041 /* receiving DVI-D signal */
1042
1043 /* ADV7842 selects RGB limited range regardless of
1044 input format (CE/IT) in automatic mode */
1045 if (state->timings.bt.standards & V4L2_DV_BT_STD_CEA861) {
1046 /* RGB limited range (16-235) */
1047 io_write_and_or(sd, 0x02, 0x0f, 0x00);
1048
1049 } else {
1050 /* RGB full range (0-255) */
1051 io_write_and_or(sd, 0x02, 0x0f, 0x10);
1052 }
1053 } else {
1054 /* receiving HDMI or analog signal, set automode */
1055 io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1056 }
1057 break;
1058 case V4L2_DV_RGB_RANGE_LIMITED:
1059 /* RGB limited range (16-235) */
1060 io_write_and_or(sd, 0x02, 0x0f, 0x00);
1061 break;
1062 case V4L2_DV_RGB_RANGE_FULL:
1063 /* RGB full range (0-255) */
1064 io_write_and_or(sd, 0x02, 0x0f, 0x10);
1065 break;
1066 }
1067}
1068
1069static int adv7842_s_ctrl(struct v4l2_ctrl *ctrl)
1070{
1071 struct v4l2_subdev *sd = to_sd(ctrl);
1072 struct adv7842_state *state = to_state(sd);
1073
1074 /* TODO SDP ctrls
1075 contrast/brightness/hue/free run is acting a bit strange,
1076 not sure if sdp csc is correct.
1077 */
1078 switch (ctrl->id) {
1079 /* standard ctrls */
1080 case V4L2_CID_BRIGHTNESS:
1081 cp_write(sd, 0x3c, ctrl->val);
1082 sdp_write(sd, 0x14, ctrl->val);
1083 /* ignore lsb sdp 0x17[3:2] */
1084 return 0;
1085 case V4L2_CID_CONTRAST:
1086 cp_write(sd, 0x3a, ctrl->val);
1087 sdp_write(sd, 0x13, ctrl->val);
1088 /* ignore lsb sdp 0x17[1:0] */
1089 return 0;
1090 case V4L2_CID_SATURATION:
1091 cp_write(sd, 0x3b, ctrl->val);
1092 sdp_write(sd, 0x15, ctrl->val);
1093 /* ignore lsb sdp 0x17[5:4] */
1094 return 0;
1095 case V4L2_CID_HUE:
1096 cp_write(sd, 0x3d, ctrl->val);
1097 sdp_write(sd, 0x16, ctrl->val);
1098 /* ignore lsb sdp 0x17[7:6] */
1099 return 0;
1100 /* custom ctrls */
1101 case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1102 afe_write(sd, 0xc8, ctrl->val);
1103 return 0;
1104 case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1105 cp_write_and_or(sd, 0xbf, ~0x04, (ctrl->val << 2));
1106 sdp_write_and_or(sd, 0xdd, ~0x04, (ctrl->val << 2));
1107 return 0;
1108 case V4L2_CID_ADV_RX_FREE_RUN_COLOR: {
1109 u8 R = (ctrl->val & 0xff0000) >> 16;
1110 u8 G = (ctrl->val & 0x00ff00) >> 8;
1111 u8 B = (ctrl->val & 0x0000ff);
1112 /* RGB -> YUV, numerical approximation */
1113 int Y = 66 * R + 129 * G + 25 * B;
1114 int U = -38 * R - 74 * G + 112 * B;
1115 int V = 112 * R - 94 * G - 18 * B;
1116
1117 /* Scale down to 8 bits with rounding */
1118 Y = (Y + 128) >> 8;
1119 U = (U + 128) >> 8;
1120 V = (V + 128) >> 8;
1121 /* make U,V positive */
1122 Y += 16;
1123 U += 128;
1124 V += 128;
1125
1126 v4l2_dbg(1, debug, sd, "R %x, G %x, B %x\n", R, G, B);
1127 v4l2_dbg(1, debug, sd, "Y %x, U %x, V %x\n", Y, U, V);
1128
1129 /* CP */
1130 cp_write(sd, 0xc1, R);
1131 cp_write(sd, 0xc0, G);
1132 cp_write(sd, 0xc2, B);
1133 /* SDP */
1134 sdp_write(sd, 0xde, Y);
1135 sdp_write(sd, 0xdf, (V & 0xf0) | ((U >> 4) & 0x0f));
1136 return 0;
1137 }
1138 case V4L2_CID_DV_RX_RGB_RANGE:
1139 state->rgb_quantization_range = ctrl->val;
1140 set_rgb_quantization_range(sd);
1141 return 0;
1142 }
1143 return -EINVAL;
1144}
1145
1146static inline bool no_power(struct v4l2_subdev *sd)
1147{
1148 return io_read(sd, 0x0c) & 0x24;
1149}
1150
1151static inline bool no_cp_signal(struct v4l2_subdev *sd)
1152{
1153 return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0) || !(cp_read(sd, 0xb1) & 0x80);
1154}
1155
1156static inline bool is_hdmi(struct v4l2_subdev *sd)
1157{
1158 return hdmi_read(sd, 0x05) & 0x80;
1159}
1160
1161static int adv7842_g_input_status(struct v4l2_subdev *sd, u32 *status)
1162{
1163 struct adv7842_state *state = to_state(sd);
1164
1165 *status = 0;
1166
1167 if (io_read(sd, 0x0c) & 0x24)
1168 *status |= V4L2_IN_ST_NO_POWER;
1169
1170 if (state->mode == ADV7842_MODE_SDP) {
1171 /* status from SDP block */
1172 if (!(sdp_read(sd, 0x5A) & 0x01))
1173 *status |= V4L2_IN_ST_NO_SIGNAL;
1174
1175 v4l2_dbg(1, debug, sd, "%s: SDP status = 0x%x\n",
1176 __func__, *status);
1177 return 0;
1178 }
1179 /* status from CP block */
1180 if ((cp_read(sd, 0xb5) & 0xd0) != 0xd0 ||
1181 !(cp_read(sd, 0xb1) & 0x80))
1182 /* TODO channel 2 */
1183 *status |= V4L2_IN_ST_NO_SIGNAL;
1184
1185 if (is_digital_input(sd) && ((io_read(sd, 0x74) & 0x03) != 0x03))
1186 *status |= V4L2_IN_ST_NO_SIGNAL;
1187
1188 v4l2_dbg(1, debug, sd, "%s: CP status = 0x%x\n",
1189 __func__, *status);
1190
1191 return 0;
1192}
1193
1194struct stdi_readback {
1195 u16 bl, lcf, lcvs;
1196 u8 hs_pol, vs_pol;
1197 bool interlaced;
1198};
1199
1200static int stdi2dv_timings(struct v4l2_subdev *sd,
1201 struct stdi_readback *stdi,
1202 struct v4l2_dv_timings *timings)
1203{
1204 struct adv7842_state *state = to_state(sd);
1205 u32 hfreq = (ADV7842_fsc * 8) / stdi->bl;
1206 u32 pix_clk;
1207 int i;
1208
1209 for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1210 const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1211
1212 if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
1213 adv7842_get_dv_timings_cap(sd),
1214 adv7842_check_dv_timings, NULL))
1215 continue;
1216 if (vtotal(bt) != stdi->lcf + 1)
1217 continue;
1218 if (bt->vsync != stdi->lcvs)
1219 continue;
1220
1221 pix_clk = hfreq * htotal(bt);
1222
1223 if ((pix_clk < bt->pixelclock + 1000000) &&
1224 (pix_clk > bt->pixelclock - 1000000)) {
1225 *timings = v4l2_dv_timings_presets[i];
1226 return 0;
1227 }
1228 }
1229
1230 if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs,
1231 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1232 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1233 timings))
1234 return 0;
1235 if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1236 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1237 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1238 state->aspect_ratio, timings))
1239 return 0;
1240
1241 v4l2_dbg(2, debug, sd,
1242 "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1243 __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1244 stdi->hs_pol, stdi->vs_pol);
1245 return -1;
1246}
1247
1248static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1249{
1250 u32 status;
1251
1252 adv7842_g_input_status(sd, &status);
1253 if (status & V4L2_IN_ST_NO_SIGNAL) {
1254 v4l2_dbg(2, debug, sd, "%s: no signal\n", __func__);
1255 return -ENOLINK;
1256 }
1257
1258 stdi->bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
1259 stdi->lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
1260 stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1261
1262 if ((cp_read(sd, 0xb5) & 0x80) && ((cp_read(sd, 0xb5) & 0x03) == 0x01)) {
1263 stdi->hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
1264 ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
1265 stdi->vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
1266 ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
1267 } else {
1268 stdi->hs_pol = 'x';
1269 stdi->vs_pol = 'x';
1270 }
1271 stdi->interlaced = (cp_read(sd, 0xb1) & 0x40) ? true : false;
1272
1273 if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1274 v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1275 return -ENOLINK;
1276 }
1277
1278 v4l2_dbg(2, debug, sd,
1279 "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1280 __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1281 stdi->hs_pol, stdi->vs_pol,
1282 stdi->interlaced ? "interlaced" : "progressive");
1283
1284 return 0;
1285}
1286
1287static int adv7842_enum_dv_timings(struct v4l2_subdev *sd,
1288 struct v4l2_enum_dv_timings *timings)
1289{
1290 return v4l2_enum_dv_timings_cap(timings,
1291 adv7842_get_dv_timings_cap(sd), adv7842_check_dv_timings, NULL);
1292}
1293
1294static int adv7842_dv_timings_cap(struct v4l2_subdev *sd,
1295 struct v4l2_dv_timings_cap *cap)
1296{
1297 *cap = *adv7842_get_dv_timings_cap(sd);
1298 return 0;
1299}
1300
1301/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1302 if the format is listed in adv7604_timings[] */
1303static void adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1304 struct v4l2_dv_timings *timings)
1305{
1306 v4l2_find_dv_timings_cap(timings, adv7842_get_dv_timings_cap(sd),
1307 is_digital_input(sd) ? 250000 : 1000000,
1308 adv7842_check_dv_timings, NULL);
1309}
1310
1311static int adv7842_query_dv_timings(struct v4l2_subdev *sd,
1312 struct v4l2_dv_timings *timings)
1313{
1314 struct adv7842_state *state = to_state(sd);
1315 struct v4l2_bt_timings *bt = &timings->bt;
1316 struct stdi_readback stdi = { 0 };
1317
Martin Buggee78d8342013-12-10 10:57:03 -03001318 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1319
Hans Verkuila89bcd42013-08-22 06:14:22 -03001320 /* SDP block */
1321 if (state->mode == ADV7842_MODE_SDP)
1322 return -ENODATA;
1323
1324 /* read STDI */
1325 if (read_stdi(sd, &stdi)) {
1326 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1327 return -ENOLINK;
1328 }
1329 bt->interlaced = stdi.interlaced ?
1330 V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
Hans Verkuila89bcd42013-08-22 06:14:22 -03001331
1332 if (is_digital_input(sd)) {
Martin Buggee78d8342013-12-10 10:57:03 -03001333 uint32_t freq;
1334
1335 timings->type = V4L2_DV_BT_656_1120;
1336 bt->width = (hdmi_read(sd, 0x07) & 0x0f) * 256 + hdmi_read(sd, 0x08);
1337 bt->height = (hdmi_read(sd, 0x09) & 0x0f) * 256 + hdmi_read(sd, 0x0a);
1338 freq = (hdmi_read(sd, 0x06) * 1000000) +
1339 ((hdmi_read(sd, 0x3b) & 0x30) >> 4) * 250000;
Hans Verkuila89bcd42013-08-22 06:14:22 -03001340
1341 if (is_hdmi(sd)) {
1342 /* adjust for deep color mode */
Martin Buggee78d8342013-12-10 10:57:03 -03001343 freq = freq * 8 / (((hdmi_read(sd, 0x0b) & 0xc0) >> 5) + 8);
Hans Verkuila89bcd42013-08-22 06:14:22 -03001344 }
Martin Buggee78d8342013-12-10 10:57:03 -03001345 bt->pixelclock = freq;
1346 bt->hfrontporch = (hdmi_read(sd, 0x20) & 0x03) * 256 +
Hans Verkuila89bcd42013-08-22 06:14:22 -03001347 hdmi_read(sd, 0x21);
Martin Buggee78d8342013-12-10 10:57:03 -03001348 bt->hsync = (hdmi_read(sd, 0x22) & 0x03) * 256 +
Hans Verkuila89bcd42013-08-22 06:14:22 -03001349 hdmi_read(sd, 0x23);
Martin Buggee78d8342013-12-10 10:57:03 -03001350 bt->hbackporch = (hdmi_read(sd, 0x24) & 0x03) * 256 +
Hans Verkuila89bcd42013-08-22 06:14:22 -03001351 hdmi_read(sd, 0x25);
Martin Buggee78d8342013-12-10 10:57:03 -03001352 bt->vfrontporch = ((hdmi_read(sd, 0x2a) & 0x1f) * 256 +
1353 hdmi_read(sd, 0x2b)) / 2;
1354 bt->vsync = ((hdmi_read(sd, 0x2e) & 0x1f) * 256 +
1355 hdmi_read(sd, 0x2f)) / 2;
1356 bt->vbackporch = ((hdmi_read(sd, 0x32) & 0x1f) * 256 +
1357 hdmi_read(sd, 0x33)) / 2;
1358 bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1359 ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1360 if (bt->interlaced == V4L2_DV_INTERLACED) {
1361 bt->height += (hdmi_read(sd, 0x0b) & 0x0f) * 256 +
1362 hdmi_read(sd, 0x0c);
1363 bt->il_vfrontporch = ((hdmi_read(sd, 0x2c) & 0x1f) * 256 +
1364 hdmi_read(sd, 0x2d)) / 2;
1365 bt->il_vsync = ((hdmi_read(sd, 0x30) & 0x1f) * 256 +
1366 hdmi_read(sd, 0x31)) / 2;
1367 bt->vbackporch = ((hdmi_read(sd, 0x34) & 0x1f) * 256 +
1368 hdmi_read(sd, 0x35)) / 2;
1369 }
1370 adv7842_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuila89bcd42013-08-22 06:14:22 -03001371 } else {
1372 /* Interlaced? */
1373 if (stdi.interlaced) {
1374 v4l2_dbg(1, debug, sd, "%s: interlaced video not supported\n", __func__);
1375 return -ERANGE;
1376 }
1377
1378 if (stdi2dv_timings(sd, &stdi, timings)) {
1379 v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1380 return -ERANGE;
1381 }
1382 }
1383
1384 if (debug > 1)
1385 v4l2_print_dv_timings(sd->name, "adv7842_query_dv_timings: ",
1386 timings, true);
1387 return 0;
1388}
1389
1390static int adv7842_s_dv_timings(struct v4l2_subdev *sd,
1391 struct v4l2_dv_timings *timings)
1392{
1393 struct adv7842_state *state = to_state(sd);
1394 struct v4l2_bt_timings *bt;
1395 int err;
1396
Martin Buggee78d8342013-12-10 10:57:03 -03001397 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1398
Hans Verkuila89bcd42013-08-22 06:14:22 -03001399 if (state->mode == ADV7842_MODE_SDP)
1400 return -ENODATA;
1401
1402 bt = &timings->bt;
1403
1404 if (!v4l2_valid_dv_timings(timings, adv7842_get_dv_timings_cap(sd),
1405 adv7842_check_dv_timings, NULL))
1406 return -ERANGE;
1407
1408 adv7842_fill_optional_dv_timings_fields(sd, timings);
1409
1410 state->timings = *timings;
1411
Martin Bugge6251e652013-12-10 11:01:00 -03001412 cp_write(sd, 0x91, bt->interlaced ? 0x40 : 0x00);
Hans Verkuila89bcd42013-08-22 06:14:22 -03001413
1414 /* Use prim_mode and vid_std when available */
1415 err = configure_predefined_video_timings(sd, timings);
1416 if (err) {
1417 /* custom settings when the video format
1418 does not have prim_mode/vid_std */
1419 configure_custom_video_timings(sd, bt);
1420 }
1421
1422 set_rgb_quantization_range(sd);
1423
1424
1425 if (debug > 1)
1426 v4l2_print_dv_timings(sd->name, "adv7842_s_dv_timings: ",
1427 timings, true);
1428 return 0;
1429}
1430
1431static int adv7842_g_dv_timings(struct v4l2_subdev *sd,
1432 struct v4l2_dv_timings *timings)
1433{
1434 struct adv7842_state *state = to_state(sd);
1435
1436 if (state->mode == ADV7842_MODE_SDP)
1437 return -ENODATA;
1438 *timings = state->timings;
1439 return 0;
1440}
1441
1442static void enable_input(struct v4l2_subdev *sd)
1443{
1444 struct adv7842_state *state = to_state(sd);
1445 switch (state->mode) {
1446 case ADV7842_MODE_SDP:
1447 case ADV7842_MODE_COMP:
1448 case ADV7842_MODE_RGB:
1449 /* enable */
1450 io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
1451 break;
1452 case ADV7842_MODE_HDMI:
1453 /* enable */
1454 hdmi_write(sd, 0x1a, 0x0a); /* Unmute audio */
1455 hdmi_write(sd, 0x01, 0x00); /* Enable HDMI clock terminators */
1456 io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
1457 break;
1458 default:
1459 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1460 __func__, state->mode);
1461 break;
1462 }
1463}
1464
1465static void disable_input(struct v4l2_subdev *sd)
1466{
1467 /* disable */
1468 io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
1469 hdmi_write(sd, 0x1a, 0x1a); /* Mute audio */
1470 hdmi_write(sd, 0x01, 0x78); /* Disable HDMI clock terminators */
1471}
1472
1473static void sdp_csc_coeff(struct v4l2_subdev *sd,
1474 const struct adv7842_sdp_csc_coeff *c)
1475{
1476 /* csc auto/manual */
1477 sdp_io_write_and_or(sd, 0xe0, 0xbf, c->manual ? 0x00 : 0x40);
1478
1479 if (!c->manual)
1480 return;
1481
1482 /* csc scaling */
1483 sdp_io_write_and_or(sd, 0xe0, 0x7f, c->scaling == 2 ? 0x80 : 0x00);
1484
1485 /* A coeff */
1486 sdp_io_write_and_or(sd, 0xe0, 0xe0, c->A1 >> 8);
1487 sdp_io_write(sd, 0xe1, c->A1);
1488 sdp_io_write_and_or(sd, 0xe2, 0xe0, c->A2 >> 8);
1489 sdp_io_write(sd, 0xe3, c->A2);
1490 sdp_io_write_and_or(sd, 0xe4, 0xe0, c->A3 >> 8);
1491 sdp_io_write(sd, 0xe5, c->A3);
1492
1493 /* A scale */
1494 sdp_io_write_and_or(sd, 0xe6, 0x80, c->A4 >> 8);
1495 sdp_io_write(sd, 0xe7, c->A4);
1496
1497 /* B coeff */
1498 sdp_io_write_and_or(sd, 0xe8, 0xe0, c->B1 >> 8);
1499 sdp_io_write(sd, 0xe9, c->B1);
1500 sdp_io_write_and_or(sd, 0xea, 0xe0, c->B2 >> 8);
1501 sdp_io_write(sd, 0xeb, c->B2);
1502 sdp_io_write_and_or(sd, 0xec, 0xe0, c->B3 >> 8);
1503 sdp_io_write(sd, 0xed, c->B3);
1504
1505 /* B scale */
1506 sdp_io_write_and_or(sd, 0xee, 0x80, c->B4 >> 8);
1507 sdp_io_write(sd, 0xef, c->B4);
1508
1509 /* C coeff */
1510 sdp_io_write_and_or(sd, 0xf0, 0xe0, c->C1 >> 8);
1511 sdp_io_write(sd, 0xf1, c->C1);
1512 sdp_io_write_and_or(sd, 0xf2, 0xe0, c->C2 >> 8);
1513 sdp_io_write(sd, 0xf3, c->C2);
1514 sdp_io_write_and_or(sd, 0xf4, 0xe0, c->C3 >> 8);
1515 sdp_io_write(sd, 0xf5, c->C3);
1516
1517 /* C scale */
1518 sdp_io_write_and_or(sd, 0xf6, 0x80, c->C4 >> 8);
1519 sdp_io_write(sd, 0xf7, c->C4);
1520}
1521
1522static void select_input(struct v4l2_subdev *sd,
1523 enum adv7842_vid_std_select vid_std_select)
1524{
1525 struct adv7842_state *state = to_state(sd);
1526
1527 switch (state->mode) {
1528 case ADV7842_MODE_SDP:
1529 io_write(sd, 0x00, vid_std_select); /* video std: CVBS or YC mode */
1530 io_write(sd, 0x01, 0); /* prim mode */
1531 /* enable embedded syncs for auto graphics mode */
1532 cp_write_and_or(sd, 0x81, 0xef, 0x10);
1533
1534 afe_write(sd, 0x00, 0x00); /* power up ADC */
1535 afe_write(sd, 0xc8, 0x00); /* phase control */
1536
1537 io_write(sd, 0x19, 0x83); /* LLC DLL phase */
1538 io_write(sd, 0x33, 0x40); /* LLC DLL enable */
1539
1540 io_write(sd, 0xdd, 0x90); /* Manual 2x output clock */
1541 /* script says register 0xde, which don't exist in manual */
1542
1543 /* Manual analog input muxing mode, CVBS (6.4)*/
1544 afe_write_and_or(sd, 0x02, 0x7f, 0x80);
1545 if (vid_std_select == ADV7842_SDP_VID_STD_CVBS_SD_4x1) {
1546 afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1547 afe_write(sd, 0x04, 0x00); /* ADC2 N/C,ADC3 N/C*/
1548 } else {
1549 afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1550 afe_write(sd, 0x04, 0xc0); /* ADC2 to AIN12, ADC3 N/C*/
1551 }
1552 afe_write(sd, 0x0c, 0x1f); /* ADI recommend write */
1553 afe_write(sd, 0x12, 0x63); /* ADI recommend write */
1554
1555 sdp_io_write(sd, 0xb2, 0x60); /* Disable AV codes */
1556 sdp_io_write(sd, 0xc8, 0xe3); /* Disable Ancillary data */
1557
1558 /* SDP recommended settings */
1559 sdp_write(sd, 0x00, 0x3F); /* Autodetect PAL NTSC (not SECAM) */
1560 sdp_write(sd, 0x01, 0x00); /* Pedestal Off */
1561
1562 sdp_write(sd, 0x03, 0xE4); /* Manual VCR Gain Luma 0x40B */
1563 sdp_write(sd, 0x04, 0x0B); /* Manual Luma setting */
1564 sdp_write(sd, 0x05, 0xC3); /* Manual Chroma setting 0x3FE */
1565 sdp_write(sd, 0x06, 0xFE); /* Manual Chroma setting */
1566 sdp_write(sd, 0x12, 0x0D); /* Frame TBC,I_P, 3D comb enabled */
1567 sdp_write(sd, 0xA7, 0x00); /* ADI Recommended Write */
1568 sdp_io_write(sd, 0xB0, 0x00); /* Disable H and v blanking */
1569
1570 /* deinterlacer enabled and 3D comb */
1571 sdp_write_and_or(sd, 0x12, 0xf6, 0x09);
1572
1573 sdp_write(sd, 0xdd, 0x08); /* free run auto */
1574
1575 break;
1576
1577 case ADV7842_MODE_COMP:
1578 case ADV7842_MODE_RGB:
1579 /* Automatic analog input muxing mode */
1580 afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1581 /* set mode and select free run resolution */
1582 io_write(sd, 0x00, vid_std_select); /* video std */
1583 io_write(sd, 0x01, 0x02); /* prim mode */
1584 cp_write_and_or(sd, 0x81, 0xef, 0x10); /* enable embedded syncs
1585 for auto graphics mode */
1586
1587 afe_write(sd, 0x00, 0x00); /* power up ADC */
1588 afe_write(sd, 0xc8, 0x00); /* phase control */
1589
1590 /* set ADI recommended settings for digitizer */
1591 /* "ADV7842 Register Settings Recommendations
1592 * (rev. 1.8, November 2010)" p. 9. */
1593 afe_write(sd, 0x0c, 0x1f); /* ADC Range improvement */
1594 afe_write(sd, 0x12, 0x63); /* ADC Range improvement */
1595
1596 /* set to default gain for RGB */
1597 cp_write(sd, 0x73, 0x10);
1598 cp_write(sd, 0x74, 0x04);
1599 cp_write(sd, 0x75, 0x01);
1600 cp_write(sd, 0x76, 0x00);
1601
1602 cp_write(sd, 0x3e, 0x04); /* CP core pre-gain control */
1603 cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1604 cp_write(sd, 0x40, 0x5c); /* CP core pre-gain control. Graphics mode */
1605 break;
1606
1607 case ADV7842_MODE_HDMI:
1608 /* Automatic analog input muxing mode */
1609 afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1610 /* set mode and select free run resolution */
1611 if (state->hdmi_port_a)
1612 hdmi_write(sd, 0x00, 0x02); /* select port A */
1613 else
1614 hdmi_write(sd, 0x00, 0x03); /* select port B */
1615 io_write(sd, 0x00, vid_std_select); /* video std */
1616 io_write(sd, 0x01, 5); /* prim mode */
1617 cp_write_and_or(sd, 0x81, 0xef, 0x00); /* disable embedded syncs
1618 for auto graphics mode */
1619
1620 /* set ADI recommended settings for HDMI: */
1621 /* "ADV7842 Register Settings Recommendations
1622 * (rev. 1.8, November 2010)" p. 3. */
1623 hdmi_write(sd, 0xc0, 0x00);
1624 hdmi_write(sd, 0x0d, 0x34); /* ADI recommended write */
1625 hdmi_write(sd, 0x3d, 0x10); /* ADI recommended write */
1626 hdmi_write(sd, 0x44, 0x85); /* TMDS PLL optimization */
1627 hdmi_write(sd, 0x46, 0x1f); /* ADI recommended write */
1628 hdmi_write(sd, 0x57, 0xb6); /* TMDS PLL optimization */
1629 hdmi_write(sd, 0x58, 0x03); /* TMDS PLL optimization */
1630 hdmi_write(sd, 0x60, 0x88); /* TMDS PLL optimization */
1631 hdmi_write(sd, 0x61, 0x88); /* TMDS PLL optimization */
1632 hdmi_write(sd, 0x6c, 0x18); /* Disable ISRC clearing bit,
1633 Improve robustness */
1634 hdmi_write(sd, 0x75, 0x10); /* DDC drive strength */
1635 hdmi_write(sd, 0x85, 0x1f); /* equaliser */
1636 hdmi_write(sd, 0x87, 0x70); /* ADI recommended write */
1637 hdmi_write(sd, 0x89, 0x04); /* equaliser */
1638 hdmi_write(sd, 0x8a, 0x1e); /* equaliser */
1639 hdmi_write(sd, 0x93, 0x04); /* equaliser */
1640 hdmi_write(sd, 0x94, 0x1e); /* equaliser */
1641 hdmi_write(sd, 0x99, 0xa1); /* ADI recommended write */
1642 hdmi_write(sd, 0x9b, 0x09); /* ADI recommended write */
1643 hdmi_write(sd, 0x9d, 0x02); /* equaliser */
1644
1645 afe_write(sd, 0x00, 0xff); /* power down ADC */
1646 afe_write(sd, 0xc8, 0x40); /* phase control */
1647
1648 /* set to default gain for HDMI */
1649 cp_write(sd, 0x73, 0x10);
1650 cp_write(sd, 0x74, 0x04);
1651 cp_write(sd, 0x75, 0x01);
1652 cp_write(sd, 0x76, 0x00);
1653
1654 /* reset ADI recommended settings for digitizer */
1655 /* "ADV7842 Register Settings Recommendations
1656 * (rev. 2.5, June 2010)" p. 17. */
1657 afe_write(sd, 0x12, 0xfb); /* ADC noise shaping filter controls */
1658 afe_write(sd, 0x0c, 0x0d); /* CP core gain controls */
1659 cp_write(sd, 0x3e, 0x80); /* CP core pre-gain control,
1660 enable color control */
1661 /* CP coast control */
1662 cp_write(sd, 0xc3, 0x33); /* Component mode */
1663
1664 /* color space conversion, autodetect color space */
1665 io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1666 break;
1667
1668 default:
1669 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1670 __func__, state->mode);
1671 break;
1672 }
1673}
1674
1675static int adv7842_s_routing(struct v4l2_subdev *sd,
1676 u32 input, u32 output, u32 config)
1677{
1678 struct adv7842_state *state = to_state(sd);
1679
1680 v4l2_dbg(2, debug, sd, "%s: input %d\n", __func__, input);
1681
1682 switch (input) {
1683 case ADV7842_SELECT_HDMI_PORT_A:
1684 /* TODO select HDMI_COMP or HDMI_GR */
1685 state->mode = ADV7842_MODE_HDMI;
1686 state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1687 state->hdmi_port_a = true;
1688 break;
1689 case ADV7842_SELECT_HDMI_PORT_B:
1690 /* TODO select HDMI_COMP or HDMI_GR */
1691 state->mode = ADV7842_MODE_HDMI;
1692 state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1693 state->hdmi_port_a = false;
1694 break;
1695 case ADV7842_SELECT_VGA_COMP:
1696 v4l2_info(sd, "%s: VGA component: todo\n", __func__);
1697 case ADV7842_SELECT_VGA_RGB:
1698 state->mode = ADV7842_MODE_RGB;
1699 state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
1700 break;
1701 case ADV7842_SELECT_SDP_CVBS:
1702 state->mode = ADV7842_MODE_SDP;
1703 state->vid_std_select = ADV7842_SDP_VID_STD_CVBS_SD_4x1;
1704 break;
1705 case ADV7842_SELECT_SDP_YC:
1706 state->mode = ADV7842_MODE_SDP;
1707 state->vid_std_select = ADV7842_SDP_VID_STD_YC_SD4_x1;
1708 break;
1709 default:
1710 return -EINVAL;
1711 }
1712
1713 disable_input(sd);
1714 select_input(sd, state->vid_std_select);
1715 enable_input(sd);
1716
1717 v4l2_subdev_notify(sd, ADV7842_FMT_CHANGE, NULL);
1718
1719 return 0;
1720}
1721
1722static int adv7842_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned int index,
1723 enum v4l2_mbus_pixelcode *code)
1724{
1725 if (index)
1726 return -EINVAL;
1727 /* Good enough for now */
1728 *code = V4L2_MBUS_FMT_FIXED;
1729 return 0;
1730}
1731
1732static int adv7842_g_mbus_fmt(struct v4l2_subdev *sd,
1733 struct v4l2_mbus_framefmt *fmt)
1734{
1735 struct adv7842_state *state = to_state(sd);
1736
1737 fmt->width = state->timings.bt.width;
1738 fmt->height = state->timings.bt.height;
1739 fmt->code = V4L2_MBUS_FMT_FIXED;
1740 fmt->field = V4L2_FIELD_NONE;
1741
1742 if (state->mode == ADV7842_MODE_SDP) {
1743 /* SPD block */
1744 if (!(sdp_read(sd, 0x5A) & 0x01))
1745 return -EINVAL;
1746 fmt->width = 720;
1747 /* valid signal */
1748 if (state->norm & V4L2_STD_525_60)
1749 fmt->height = 480;
1750 else
1751 fmt->height = 576;
1752 fmt->colorspace = V4L2_COLORSPACE_SMPTE170M;
1753 return 0;
1754 }
1755
1756 if (state->timings.bt.standards & V4L2_DV_BT_STD_CEA861) {
1757 fmt->colorspace = (state->timings.bt.height <= 576) ?
1758 V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
1759 }
1760 return 0;
1761}
1762
1763static void adv7842_irq_enable(struct v4l2_subdev *sd, bool enable)
1764{
1765 if (enable) {
1766 /* Enable SSPD, STDI and CP locked/unlocked interrupts */
1767 io_write(sd, 0x46, 0x9c);
1768 /* ESDP_50HZ_DET interrupt */
1769 io_write(sd, 0x5a, 0x10);
1770 /* Enable CABLE_DET_A/B_ST (+5v) interrupt */
1771 io_write(sd, 0x73, 0x03);
1772 /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
1773 io_write(sd, 0x78, 0x03);
1774 /* Enable SDP Standard Detection Change and SDP Video Detected */
1775 io_write(sd, 0xa0, 0x09);
1776 } else {
1777 io_write(sd, 0x46, 0x0);
1778 io_write(sd, 0x5a, 0x0);
1779 io_write(sd, 0x73, 0x0);
1780 io_write(sd, 0x78, 0x0);
1781 io_write(sd, 0xa0, 0x0);
1782 }
1783}
1784
1785static int adv7842_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
1786{
1787 struct adv7842_state *state = to_state(sd);
1788 u8 fmt_change_cp, fmt_change_digital, fmt_change_sdp;
1789 u8 irq_status[5];
Hans Verkuila89bcd42013-08-22 06:14:22 -03001790
Martin Buggec9f1f272013-12-10 11:14:26 -03001791 adv7842_irq_enable(sd, false);
Hans Verkuila89bcd42013-08-22 06:14:22 -03001792
1793 /* read status */
1794 irq_status[0] = io_read(sd, 0x43);
1795 irq_status[1] = io_read(sd, 0x57);
1796 irq_status[2] = io_read(sd, 0x70);
1797 irq_status[3] = io_read(sd, 0x75);
1798 irq_status[4] = io_read(sd, 0x9d);
1799
1800 /* and clear */
1801 if (irq_status[0])
1802 io_write(sd, 0x44, irq_status[0]);
1803 if (irq_status[1])
1804 io_write(sd, 0x58, irq_status[1]);
1805 if (irq_status[2])
1806 io_write(sd, 0x71, irq_status[2]);
1807 if (irq_status[3])
1808 io_write(sd, 0x76, irq_status[3]);
1809 if (irq_status[4])
1810 io_write(sd, 0x9e, irq_status[4]);
1811
Martin Buggec9f1f272013-12-10 11:14:26 -03001812 adv7842_irq_enable(sd, true);
1813
Hans Verkuila89bcd42013-08-22 06:14:22 -03001814 v4l2_dbg(1, debug, sd, "%s: irq %x, %x, %x, %x, %x\n", __func__,
1815 irq_status[0], irq_status[1], irq_status[2],
1816 irq_status[3], irq_status[4]);
1817
1818 /* format change CP */
1819 fmt_change_cp = irq_status[0] & 0x9c;
1820
1821 /* format change SDP */
1822 if (state->mode == ADV7842_MODE_SDP)
1823 fmt_change_sdp = (irq_status[1] & 0x30) | (irq_status[4] & 0x09);
1824 else
1825 fmt_change_sdp = 0;
1826
1827 /* digital format CP */
1828 if (is_digital_input(sd))
1829 fmt_change_digital = irq_status[3] & 0x03;
1830 else
1831 fmt_change_digital = 0;
1832
1833 /* notify */
1834 if (fmt_change_cp || fmt_change_digital || fmt_change_sdp) {
1835 v4l2_dbg(1, debug, sd,
1836 "%s: fmt_change_cp = 0x%x, fmt_change_digital = 0x%x, fmt_change_sdp = 0x%x\n",
1837 __func__, fmt_change_cp, fmt_change_digital,
1838 fmt_change_sdp);
1839 v4l2_subdev_notify(sd, ADV7842_FMT_CHANGE, NULL);
1840 }
1841
1842 /* 5v cable detect */
1843 if (irq_status[2])
1844 adv7842_s_detect_tx_5v_ctrl(sd);
1845
1846 if (handled)
1847 *handled = true;
1848
Hans Verkuila89bcd42013-08-22 06:14:22 -03001849 return 0;
1850}
1851
1852static int adv7842_set_edid(struct v4l2_subdev *sd, struct v4l2_subdev_edid *e)
1853{
1854 struct adv7842_state *state = to_state(sd);
1855 int err = 0;
1856
1857 if (e->pad > 2)
1858 return -EINVAL;
1859 if (e->start_block != 0)
1860 return -EINVAL;
1861 if (e->blocks > 2)
1862 return -E2BIG;
1863 if (!e->edid)
1864 return -EINVAL;
1865
1866 /* todo, per edid */
1867 state->aspect_ratio = v4l2_calc_aspect_ratio(e->edid[0x15],
1868 e->edid[0x16]);
1869
1870 if (e->pad == 2) {
1871 memset(&state->vga_edid.edid, 0, 256);
1872 state->vga_edid.present = e->blocks ? 0x1 : 0x0;
1873 memcpy(&state->vga_edid.edid, e->edid, 128 * e->blocks);
1874 err = edid_write_vga_segment(sd);
1875 } else {
1876 u32 mask = 0x1<<e->pad;
1877 memset(&state->hdmi_edid.edid, 0, 256);
1878 if (e->blocks)
1879 state->hdmi_edid.present |= mask;
1880 else
1881 state->hdmi_edid.present &= ~mask;
1882 memcpy(&state->hdmi_edid.edid, e->edid, 128*e->blocks);
1883 err = edid_write_hdmi_segment(sd, e->pad);
1884 }
1885 if (err < 0)
1886 v4l2_err(sd, "error %d writing edid on port %d\n", err, e->pad);
1887 return err;
1888}
1889
1890/*********** avi info frame CEA-861-E **************/
1891/* TODO move to common library */
1892
1893struct avi_info_frame {
1894 uint8_t f17;
1895 uint8_t y10;
1896 uint8_t a0;
1897 uint8_t b10;
1898 uint8_t s10;
1899 uint8_t c10;
1900 uint8_t m10;
1901 uint8_t r3210;
1902 uint8_t itc;
1903 uint8_t ec210;
1904 uint8_t q10;
1905 uint8_t sc10;
1906 uint8_t f47;
1907 uint8_t vic;
1908 uint8_t yq10;
1909 uint8_t cn10;
1910 uint8_t pr3210;
1911 uint16_t etb;
1912 uint16_t sbb;
1913 uint16_t elb;
1914 uint16_t srb;
1915};
1916
1917static const char *y10_txt[4] = {
1918 "RGB",
1919 "YCbCr 4:2:2",
1920 "YCbCr 4:4:4",
1921 "Future",
1922};
1923
1924static const char *c10_txt[4] = {
1925 "No Data",
1926 "SMPTE 170M",
1927 "ITU-R 709",
1928 "Extended Colorimetry information valied",
1929};
1930
1931static const char *itc_txt[2] = {
1932 "No Data",
1933 "IT content",
1934};
1935
1936static const char *ec210_txt[8] = {
1937 "xvYCC601",
1938 "xvYCC709",
1939 "sYCC601",
1940 "AdobeYCC601",
1941 "AdobeRGB",
1942 "5 reserved",
1943 "6 reserved",
1944 "7 reserved",
1945};
1946
1947static const char *q10_txt[4] = {
1948 "Default",
1949 "Limited Range",
1950 "Full Range",
1951 "Reserved",
1952};
1953
1954static void parse_avi_infoframe(struct v4l2_subdev *sd, uint8_t *buf,
1955 struct avi_info_frame *avi)
1956{
1957 avi->f17 = (buf[1] >> 7) & 0x1;
1958 avi->y10 = (buf[1] >> 5) & 0x3;
1959 avi->a0 = (buf[1] >> 4) & 0x1;
1960 avi->b10 = (buf[1] >> 2) & 0x3;
1961 avi->s10 = buf[1] & 0x3;
1962 avi->c10 = (buf[2] >> 6) & 0x3;
1963 avi->m10 = (buf[2] >> 4) & 0x3;
1964 avi->r3210 = buf[2] & 0xf;
1965 avi->itc = (buf[3] >> 7) & 0x1;
1966 avi->ec210 = (buf[3] >> 4) & 0x7;
1967 avi->q10 = (buf[3] >> 2) & 0x3;
1968 avi->sc10 = buf[3] & 0x3;
1969 avi->f47 = (buf[4] >> 7) & 0x1;
1970 avi->vic = buf[4] & 0x7f;
1971 avi->yq10 = (buf[5] >> 6) & 0x3;
1972 avi->cn10 = (buf[5] >> 4) & 0x3;
1973 avi->pr3210 = buf[5] & 0xf;
1974 avi->etb = buf[6] + 256*buf[7];
1975 avi->sbb = buf[8] + 256*buf[9];
1976 avi->elb = buf[10] + 256*buf[11];
1977 avi->srb = buf[12] + 256*buf[13];
1978}
1979
1980static void print_avi_infoframe(struct v4l2_subdev *sd)
1981{
1982 int i;
1983 uint8_t buf[14];
1984 uint8_t avi_inf_len;
1985 struct avi_info_frame avi;
1986
1987 if (!(hdmi_read(sd, 0x05) & 0x80)) {
1988 v4l2_info(sd, "receive DVI-D signal (AVI infoframe not supported)\n");
1989 return;
1990 }
1991 if (!(io_read(sd, 0x60) & 0x01)) {
1992 v4l2_info(sd, "AVI infoframe not received\n");
1993 return;
1994 }
1995
1996 if (io_read(sd, 0x88) & 0x10) {
1997 /* Note: the ADV7842 calculated incorrect checksums for InfoFrames
1998 with a length of 14 or 15. See the ADV7842 Register Settings
1999 Recommendations document for more details. */
2000 v4l2_info(sd, "AVI infoframe checksum error\n");
2001 return;
2002 }
2003
2004 avi_inf_len = infoframe_read(sd, 0xe2);
2005 v4l2_info(sd, "AVI infoframe version %d (%d byte)\n",
2006 infoframe_read(sd, 0xe1), avi_inf_len);
2007
2008 if (infoframe_read(sd, 0xe1) != 0x02)
2009 return;
2010
2011 for (i = 0; i < 14; i++)
2012 buf[i] = infoframe_read(sd, i);
2013
2014 v4l2_info(sd, "\t%02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
2015 buf[0], buf[1], buf[2], buf[3], buf[4], buf[5], buf[6], buf[7],
2016 buf[8], buf[9], buf[10], buf[11], buf[12], buf[13]);
2017
2018 parse_avi_infoframe(sd, buf, &avi);
2019
2020 if (avi.vic)
2021 v4l2_info(sd, "\tVIC: %d\n", avi.vic);
2022 if (avi.itc)
2023 v4l2_info(sd, "\t%s\n", itc_txt[avi.itc]);
2024
2025 if (avi.y10)
2026 v4l2_info(sd, "\t%s %s\n", y10_txt[avi.y10], !avi.c10 ? "" :
2027 (avi.c10 == 0x3 ? ec210_txt[avi.ec210] : c10_txt[avi.c10]));
2028 else
2029 v4l2_info(sd, "\t%s %s\n", y10_txt[avi.y10], q10_txt[avi.q10]);
2030}
2031
2032static const char * const prim_mode_txt[] = {
2033 "SDP",
2034 "Component",
2035 "Graphics",
2036 "Reserved",
2037 "CVBS & HDMI AUDIO",
2038 "HDMI-Comp",
2039 "HDMI-GR",
2040 "Reserved",
2041 "Reserved",
2042 "Reserved",
2043 "Reserved",
2044 "Reserved",
2045 "Reserved",
2046 "Reserved",
2047 "Reserved",
2048 "Reserved",
2049};
2050
2051static int adv7842_sdp_log_status(struct v4l2_subdev *sd)
2052{
2053 /* SDP (Standard definition processor) block */
2054 uint8_t sdp_signal_detected = sdp_read(sd, 0x5A) & 0x01;
2055
2056 v4l2_info(sd, "Chip powered %s\n", no_power(sd) ? "off" : "on");
2057 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x\n",
2058 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f);
2059
2060 v4l2_info(sd, "SDP: free run: %s\n",
2061 (sdp_read(sd, 0x56) & 0x01) ? "on" : "off");
2062 v4l2_info(sd, "SDP: %s\n", sdp_signal_detected ?
2063 "valid SD/PR signal detected" : "invalid/no signal");
2064 if (sdp_signal_detected) {
2065 static const char * const sdp_std_txt[] = {
2066 "NTSC-M/J",
2067 "1?",
2068 "NTSC-443",
2069 "60HzSECAM",
2070 "PAL-M",
2071 "5?",
2072 "PAL-60",
2073 "7?", "8?", "9?", "a?", "b?",
2074 "PAL-CombN",
2075 "d?",
2076 "PAL-BGHID",
2077 "SECAM"
2078 };
2079 v4l2_info(sd, "SDP: standard %s\n",
2080 sdp_std_txt[sdp_read(sd, 0x52) & 0x0f]);
2081 v4l2_info(sd, "SDP: %s\n",
2082 (sdp_read(sd, 0x59) & 0x08) ? "50Hz" : "60Hz");
2083 v4l2_info(sd, "SDP: %s\n",
2084 (sdp_read(sd, 0x57) & 0x08) ? "Interlaced" : "Progressive");
2085 v4l2_info(sd, "SDP: deinterlacer %s\n",
2086 (sdp_read(sd, 0x12) & 0x08) ? "enabled" : "disabled");
2087 v4l2_info(sd, "SDP: csc %s mode\n",
2088 (sdp_io_read(sd, 0xe0) & 0x40) ? "auto" : "manual");
2089 }
2090 return 0;
2091}
2092
2093static int adv7842_cp_log_status(struct v4l2_subdev *sd)
2094{
2095 /* CP block */
2096 struct adv7842_state *state = to_state(sd);
2097 struct v4l2_dv_timings timings;
2098 uint8_t reg_io_0x02 = io_read(sd, 0x02);
2099 uint8_t reg_io_0x21 = io_read(sd, 0x21);
2100 uint8_t reg_rep_0x77 = rep_read(sd, 0x77);
2101 uint8_t reg_rep_0x7d = rep_read(sd, 0x7d);
2102 bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2103 bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2104 bool audio_mute = io_read(sd, 0x65) & 0x40;
2105
2106 static const char * const csc_coeff_sel_rb[16] = {
2107 "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2108 "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2109 "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2110 "reserved", "reserved", "reserved", "reserved", "manual"
2111 };
2112 static const char * const input_color_space_txt[16] = {
2113 "RGB limited range (16-235)", "RGB full range (0-255)",
2114 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2115 "XvYCC Bt.601", "XvYCC Bt.709",
2116 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2117 "invalid", "invalid", "invalid", "invalid", "invalid",
2118 "invalid", "invalid", "automatic"
2119 };
2120 static const char * const rgb_quantization_range_txt[] = {
2121 "Automatic",
2122 "RGB limited range (16-235)",
2123 "RGB full range (0-255)",
2124 };
2125 static const char * const deep_color_mode_txt[4] = {
2126 "8-bits per channel",
2127 "10-bits per channel",
2128 "12-bits per channel",
2129 "16-bits per channel (not supported)"
2130 };
2131
2132 v4l2_info(sd, "-----Chip status-----\n");
2133 v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2134 v4l2_info(sd, "Connector type: %s\n", state->connector_hdmi ?
2135 "HDMI" : (is_digital_input(sd) ? "DVI-D" : "DVI-A"));
2136 v4l2_info(sd, "HDMI/DVI-D port selected: %s\n",
2137 state->hdmi_port_a ? "A" : "B");
2138 v4l2_info(sd, "EDID A %s, B %s\n",
2139 ((reg_rep_0x7d & 0x04) && (reg_rep_0x77 & 0x04)) ?
2140 "enabled" : "disabled",
2141 ((reg_rep_0x7d & 0x08) && (reg_rep_0x77 & 0x08)) ?
2142 "enabled" : "disabled");
2143 v4l2_info(sd, "HPD A %s, B %s\n",
2144 reg_io_0x21 & 0x02 ? "enabled" : "disabled",
2145 reg_io_0x21 & 0x01 ? "enabled" : "disabled");
2146 v4l2_info(sd, "CEC %s\n", !!(cec_read(sd, 0x2a) & 0x01) ?
2147 "enabled" : "disabled");
2148
2149 v4l2_info(sd, "-----Signal status-----\n");
2150 if (state->hdmi_port_a) {
2151 v4l2_info(sd, "Cable detected (+5V power): %s\n",
2152 io_read(sd, 0x6f) & 0x02 ? "true" : "false");
2153 v4l2_info(sd, "TMDS signal detected: %s\n",
2154 (io_read(sd, 0x6a) & 0x02) ? "true" : "false");
2155 v4l2_info(sd, "TMDS signal locked: %s\n",
2156 (io_read(sd, 0x6a) & 0x20) ? "true" : "false");
2157 } else {
2158 v4l2_info(sd, "Cable detected (+5V power):%s\n",
2159 io_read(sd, 0x6f) & 0x01 ? "true" : "false");
2160 v4l2_info(sd, "TMDS signal detected: %s\n",
2161 (io_read(sd, 0x6a) & 0x01) ? "true" : "false");
2162 v4l2_info(sd, "TMDS signal locked: %s\n",
2163 (io_read(sd, 0x6a) & 0x10) ? "true" : "false");
2164 }
2165 v4l2_info(sd, "CP free run: %s\n",
2166 (!!(cp_read(sd, 0xff) & 0x10) ? "on" : "off"));
2167 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2168 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2169 (io_read(sd, 0x01) & 0x70) >> 4);
2170
2171 v4l2_info(sd, "-----Video Timings-----\n");
2172 if (no_cp_signal(sd)) {
2173 v4l2_info(sd, "STDI: not locked\n");
2174 } else {
2175 uint32_t bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
2176 uint32_t lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
2177 uint32_t lcvs = cp_read(sd, 0xb3) >> 3;
2178 uint32_t fcl = ((cp_read(sd, 0xb8) & 0x1f) << 8) | cp_read(sd, 0xb9);
2179 char hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
2180 ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
2181 char vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
2182 ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
2183 v4l2_info(sd,
2184 "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, fcl = %d, %s, %chsync, %cvsync\n",
2185 lcf, bl, lcvs, fcl,
2186 (cp_read(sd, 0xb1) & 0x40) ?
2187 "interlaced" : "progressive",
2188 hs_pol, vs_pol);
2189 }
2190 if (adv7842_query_dv_timings(sd, &timings))
2191 v4l2_info(sd, "No video detected\n");
2192 else
2193 v4l2_print_dv_timings(sd->name, "Detected format: ",
2194 &timings, true);
2195 v4l2_print_dv_timings(sd->name, "Configured format: ",
2196 &state->timings, true);
2197
2198 if (no_cp_signal(sd))
2199 return 0;
2200
2201 v4l2_info(sd, "-----Color space-----\n");
2202 v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2203 rgb_quantization_range_txt[state->rgb_quantization_range]);
2204 v4l2_info(sd, "Input color space: %s\n",
2205 input_color_space_txt[reg_io_0x02 >> 4]);
2206 v4l2_info(sd, "Output color space: %s %s, saturator %s\n",
2207 (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2208 (reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)",
2209 ((reg_io_0x02 & 0x04) ^ (reg_io_0x02 & 0x01)) ?
2210 "enabled" : "disabled");
2211 v4l2_info(sd, "Color space conversion: %s\n",
2212 csc_coeff_sel_rb[cp_read(sd, 0xf4) >> 4]);
2213
2214 if (!is_digital_input(sd))
2215 return 0;
2216
2217 v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2218 v4l2_info(sd, "HDCP encrypted content: %s\n",
2219 (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2220 v4l2_info(sd, "HDCP keys read: %s%s\n",
2221 (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2222 (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2223 if (!is_hdmi(sd))
2224 return 0;
2225
2226 v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2227 audio_pll_locked ? "locked" : "not locked",
2228 audio_sample_packet_detect ? "detected" : "not detected",
2229 audio_mute ? "muted" : "enabled");
2230 if (audio_pll_locked && audio_sample_packet_detect) {
2231 v4l2_info(sd, "Audio format: %s\n",
2232 (hdmi_read(sd, 0x07) & 0x40) ? "multi-channel" : "stereo");
2233 }
2234 v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2235 (hdmi_read(sd, 0x5c) << 8) +
2236 (hdmi_read(sd, 0x5d) & 0xf0));
2237 v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2238 (hdmi_read(sd, 0x5e) << 8) +
2239 hdmi_read(sd, 0x5f));
2240 v4l2_info(sd, "AV Mute: %s\n",
2241 (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2242 v4l2_info(sd, "Deep color mode: %s\n",
2243 deep_color_mode_txt[hdmi_read(sd, 0x0b) >> 6]);
2244
2245 print_avi_infoframe(sd);
2246 return 0;
2247}
2248
2249static int adv7842_log_status(struct v4l2_subdev *sd)
2250{
2251 struct adv7842_state *state = to_state(sd);
2252
2253 if (state->mode == ADV7842_MODE_SDP)
2254 return adv7842_sdp_log_status(sd);
2255 return adv7842_cp_log_status(sd);
2256}
2257
2258static int adv7842_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
2259{
2260 struct adv7842_state *state = to_state(sd);
2261
2262 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2263
2264 if (state->mode != ADV7842_MODE_SDP)
2265 return -ENODATA;
2266
2267 if (!(sdp_read(sd, 0x5A) & 0x01)) {
2268 *std = 0;
2269 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
2270 return 0;
2271 }
2272
2273 switch (sdp_read(sd, 0x52) & 0x0f) {
2274 case 0:
2275 /* NTSC-M/J */
2276 *std &= V4L2_STD_NTSC;
2277 break;
2278 case 2:
2279 /* NTSC-443 */
2280 *std &= V4L2_STD_NTSC_443;
2281 break;
2282 case 3:
2283 /* 60HzSECAM */
2284 *std &= V4L2_STD_SECAM;
2285 break;
2286 case 4:
2287 /* PAL-M */
2288 *std &= V4L2_STD_PAL_M;
2289 break;
2290 case 6:
2291 /* PAL-60 */
2292 *std &= V4L2_STD_PAL_60;
2293 break;
2294 case 0xc:
2295 /* PAL-CombN */
2296 *std &= V4L2_STD_PAL_Nc;
2297 break;
2298 case 0xe:
2299 /* PAL-BGHID */
2300 *std &= V4L2_STD_PAL;
2301 break;
2302 case 0xf:
2303 /* SECAM */
2304 *std &= V4L2_STD_SECAM;
2305 break;
2306 default:
2307 *std &= V4L2_STD_ALL;
2308 break;
2309 }
2310 return 0;
2311}
2312
2313static int adv7842_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
2314{
2315 struct adv7842_state *state = to_state(sd);
2316
2317 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2318
2319 if (state->mode != ADV7842_MODE_SDP)
2320 return -ENODATA;
2321
2322 if (norm & V4L2_STD_ALL) {
2323 state->norm = norm;
2324 return 0;
2325 }
2326 return -EINVAL;
2327}
2328
2329static int adv7842_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm)
2330{
2331 struct adv7842_state *state = to_state(sd);
2332
2333 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2334
2335 if (state->mode != ADV7842_MODE_SDP)
2336 return -ENODATA;
2337
2338 *norm = state->norm;
2339 return 0;
2340}
2341
2342/* ----------------------------------------------------------------------- */
2343
2344static int adv7842_core_init(struct v4l2_subdev *sd,
2345 const struct adv7842_platform_data *pdata)
2346{
2347 hdmi_write(sd, 0x48,
2348 (pdata->disable_pwrdnb ? 0x80 : 0) |
2349 (pdata->disable_cable_det_rst ? 0x40 : 0));
2350
2351 disable_input(sd);
2352
2353 /* power */
2354 io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2355 io_write(sd, 0x15, 0x80); /* Power up pads */
2356
2357 /* video format */
2358 io_write(sd, 0x02,
2359 pdata->inp_color_space << 4 |
2360 pdata->alt_gamma << 3 |
2361 pdata->op_656_range << 2 |
2362 pdata->rgb_out << 1 |
2363 pdata->alt_data_sat << 0);
2364 io_write(sd, 0x03, pdata->op_format_sel);
2365 io_write_and_or(sd, 0x04, 0x1f, pdata->op_ch_sel << 5);
2366 io_write_and_or(sd, 0x05, 0xf0, pdata->blank_data << 3 |
2367 pdata->insert_av_codes << 2 |
2368 pdata->replicate_av_codes << 1 |
2369 pdata->invert_cbcr << 0);
2370
2371 /* Drive strength */
2372 io_write_and_or(sd, 0x14, 0xc0, pdata->drive_strength.data<<4 |
2373 pdata->drive_strength.clock<<2 |
2374 pdata->drive_strength.sync);
2375
2376 /* HDMI free run */
2377 cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01);
2378
2379 /* TODO from platform data */
2380 cp_write(sd, 0x69, 0x14); /* Enable CP CSC */
2381 io_write(sd, 0x06, 0xa6); /* positive VS and HS and DE */
2382 cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
2383 afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
2384
2385 afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
2386 io_write_and_or(sd, 0x30, ~(1 << 4), pdata->output_bus_lsb_to_msb << 4);
2387
2388 sdp_csc_coeff(sd, &pdata->sdp_csc_coeff);
2389
2390 if (pdata->sdp_io_sync.adjust) {
2391 const struct adv7842_sdp_io_sync_adjustment *s = &pdata->sdp_io_sync;
2392 sdp_io_write(sd, 0x94, (s->hs_beg>>8) & 0xf);
2393 sdp_io_write(sd, 0x95, s->hs_beg & 0xff);
2394 sdp_io_write(sd, 0x96, (s->hs_width>>8) & 0xf);
2395 sdp_io_write(sd, 0x97, s->hs_width & 0xff);
2396 sdp_io_write(sd, 0x98, (s->de_beg>>8) & 0xf);
2397 sdp_io_write(sd, 0x99, s->de_beg & 0xff);
2398 sdp_io_write(sd, 0x9a, (s->de_end>>8) & 0xf);
2399 sdp_io_write(sd, 0x9b, s->de_end & 0xff);
Martin Bugge32dbc8d2013-12-05 11:40:43 -03002400 sdp_io_write(sd, 0xac, s->de_v_beg_o);
2401 sdp_io_write(sd, 0xad, s->de_v_beg_e);
2402 sdp_io_write(sd, 0xae, s->de_v_end_o);
2403 sdp_io_write(sd, 0xaf, s->de_v_end_e);
Hans Verkuila89bcd42013-08-22 06:14:22 -03002404 }
2405
2406 /* todo, improve settings for sdram */
2407 if (pdata->sd_ram_size >= 128) {
2408 sdp_write(sd, 0x12, 0x0d); /* Frame TBC,3D comb enabled */
2409 if (pdata->sd_ram_ddr) {
2410 /* SDP setup for the AD eval board */
2411 sdp_io_write(sd, 0x6f, 0x00); /* DDR mode */
2412 sdp_io_write(sd, 0x75, 0x0a); /* 128 MB memory size */
2413 sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
2414 sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
2415 sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
2416 } else {
2417 sdp_io_write(sd, 0x75, 0x0a); /* 64 MB memory size ?*/
2418 sdp_io_write(sd, 0x74, 0x00); /* must be zero for sdr sdram */
2419 sdp_io_write(sd, 0x79, 0x33); /* CAS latency to 3,
2420 depends on memory */
2421 sdp_io_write(sd, 0x6f, 0x01); /* SDR mode */
2422 sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
2423 sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
2424 sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
2425 }
2426 } else {
2427 /*
2428 * Manual UG-214, rev 0 is bit confusing on this bit
2429 * but a '1' disables any signal if the Ram is active.
2430 */
2431 sdp_io_write(sd, 0x29, 0x10); /* Tristate memory interface */
2432 }
2433
2434 select_input(sd, pdata->vid_std_select);
2435
2436 enable_input(sd);
2437
2438 /* disable I2C access to internal EDID ram from HDMI DDC ports */
2439 rep_write_and_or(sd, 0x77, 0xf3, 0x00);
2440
2441 hdmi_write(sd, 0x69, 0xa3); /* HPA manual */
2442 /* HPA disable on port A and B */
2443 io_write_and_or(sd, 0x20, 0xcf, 0x00);
2444
2445 /* LLC */
2446 /* Set phase to 16. TODO: get this from platform_data */
2447 io_write(sd, 0x19, 0x90);
2448 io_write(sd, 0x33, 0x40);
2449
2450 /* interrupts */
Martin Buggec9f1f272013-12-10 11:14:26 -03002451 io_write(sd, 0x40, 0xf2); /* Configure INT1 */
Hans Verkuila89bcd42013-08-22 06:14:22 -03002452
2453 adv7842_irq_enable(sd, true);
2454
2455 return v4l2_ctrl_handler_setup(sd->ctrl_handler);
2456}
2457
2458/* ----------------------------------------------------------------------- */
2459
2460static int adv7842_ddr_ram_test(struct v4l2_subdev *sd)
2461{
2462 /*
2463 * From ADV784x external Memory test.pdf
2464 *
2465 * Reset must just been performed before running test.
2466 * Recommended to reset after test.
2467 */
2468 int i;
2469 int pass = 0;
2470 int fail = 0;
2471 int complete = 0;
2472
2473 io_write(sd, 0x00, 0x01); /* Program SDP 4x1 */
2474 io_write(sd, 0x01, 0x00); /* Program SDP mode */
2475 afe_write(sd, 0x80, 0x92); /* SDP Recommeneded Write */
2476 afe_write(sd, 0x9B, 0x01); /* SDP Recommeneded Write ADV7844ES1 */
2477 afe_write(sd, 0x9C, 0x60); /* SDP Recommeneded Write ADV7844ES1 */
2478 afe_write(sd, 0x9E, 0x02); /* SDP Recommeneded Write ADV7844ES1 */
2479 afe_write(sd, 0xA0, 0x0B); /* SDP Recommeneded Write ADV7844ES1 */
2480 afe_write(sd, 0xC3, 0x02); /* Memory BIST Initialisation */
2481 io_write(sd, 0x0C, 0x40); /* Power up ADV7844 */
2482 io_write(sd, 0x15, 0xBA); /* Enable outputs */
2483 sdp_write(sd, 0x12, 0x00); /* Disable 3D comb, Frame TBC & 3DNR */
2484 io_write(sd, 0xFF, 0x04); /* Reset memory controller */
2485
2486 mdelay(5);
2487
2488 sdp_write(sd, 0x12, 0x00); /* Disable 3D Comb, Frame TBC & 3DNR */
2489 sdp_io_write(sd, 0x2A, 0x01); /* Memory BIST Initialisation */
2490 sdp_io_write(sd, 0x7c, 0x19); /* Memory BIST Initialisation */
2491 sdp_io_write(sd, 0x80, 0x87); /* Memory BIST Initialisation */
2492 sdp_io_write(sd, 0x81, 0x4a); /* Memory BIST Initialisation */
2493 sdp_io_write(sd, 0x82, 0x2c); /* Memory BIST Initialisation */
2494 sdp_io_write(sd, 0x83, 0x0e); /* Memory BIST Initialisation */
2495 sdp_io_write(sd, 0x84, 0x94); /* Memory BIST Initialisation */
2496 sdp_io_write(sd, 0x85, 0x62); /* Memory BIST Initialisation */
2497 sdp_io_write(sd, 0x7d, 0x00); /* Memory BIST Initialisation */
2498 sdp_io_write(sd, 0x7e, 0x1a); /* Memory BIST Initialisation */
2499
2500 mdelay(5);
2501
2502 sdp_io_write(sd, 0xd9, 0xd5); /* Enable BIST Test */
2503 sdp_write(sd, 0x12, 0x05); /* Enable FRAME TBC & 3D COMB */
2504
2505 mdelay(20);
2506
2507 for (i = 0; i < 10; i++) {
2508 u8 result = sdp_io_read(sd, 0xdb);
2509 if (result & 0x10) {
2510 complete++;
2511 if (result & 0x20)
2512 fail++;
2513 else
2514 pass++;
2515 }
2516 mdelay(20);
2517 }
2518
2519 v4l2_dbg(1, debug, sd,
2520 "Ram Test: completed %d of %d: pass %d, fail %d\n",
2521 complete, i, pass, fail);
2522
2523 if (!complete || fail)
2524 return -EIO;
2525 return 0;
2526}
2527
2528static void adv7842_rewrite_i2c_addresses(struct v4l2_subdev *sd,
2529 struct adv7842_platform_data *pdata)
2530{
2531 io_write(sd, 0xf1, pdata->i2c_sdp << 1);
2532 io_write(sd, 0xf2, pdata->i2c_sdp_io << 1);
2533 io_write(sd, 0xf3, pdata->i2c_avlink << 1);
2534 io_write(sd, 0xf4, pdata->i2c_cec << 1);
2535 io_write(sd, 0xf5, pdata->i2c_infoframe << 1);
2536
2537 io_write(sd, 0xf8, pdata->i2c_afe << 1);
2538 io_write(sd, 0xf9, pdata->i2c_repeater << 1);
2539 io_write(sd, 0xfa, pdata->i2c_edid << 1);
2540 io_write(sd, 0xfb, pdata->i2c_hdmi << 1);
2541
2542 io_write(sd, 0xfd, pdata->i2c_cp << 1);
2543 io_write(sd, 0xfe, pdata->i2c_vdp << 1);
2544}
2545
2546static int adv7842_command_ram_test(struct v4l2_subdev *sd)
2547{
2548 struct i2c_client *client = v4l2_get_subdevdata(sd);
2549 struct adv7842_state *state = to_state(sd);
2550 struct adv7842_platform_data *pdata = client->dev.platform_data;
2551 int ret = 0;
2552
2553 if (!pdata)
2554 return -ENODEV;
2555
2556 if (!pdata->sd_ram_size || !pdata->sd_ram_ddr) {
2557 v4l2_info(sd, "no sdram or no ddr sdram\n");
2558 return -EINVAL;
2559 }
2560
2561 main_reset(sd);
2562
2563 adv7842_rewrite_i2c_addresses(sd, pdata);
2564
2565 /* run ram test */
2566 ret = adv7842_ddr_ram_test(sd);
2567
2568 main_reset(sd);
2569
2570 adv7842_rewrite_i2c_addresses(sd, pdata);
2571
2572 /* and re-init chip and state */
2573 adv7842_core_init(sd, pdata);
2574
2575 disable_input(sd);
2576
2577 select_input(sd, state->vid_std_select);
2578
2579 enable_input(sd);
2580
2581 adv7842_s_dv_timings(sd, &state->timings);
2582
2583 edid_write_vga_segment(sd);
2584 edid_write_hdmi_segment(sd, 0);
2585 edid_write_hdmi_segment(sd, 1);
2586
2587 return ret;
2588}
2589
2590static long adv7842_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
2591{
2592 switch (cmd) {
2593 case ADV7842_CMD_RAM_TEST:
2594 return adv7842_command_ram_test(sd);
2595 }
2596 return -ENOTTY;
2597}
2598
2599/* ----------------------------------------------------------------------- */
2600
2601static const struct v4l2_ctrl_ops adv7842_ctrl_ops = {
2602 .s_ctrl = adv7842_s_ctrl,
2603};
2604
2605static const struct v4l2_subdev_core_ops adv7842_core_ops = {
2606 .log_status = adv7842_log_status,
2607 .g_std = adv7842_g_std,
2608 .s_std = adv7842_s_std,
2609 .ioctl = adv7842_ioctl,
2610 .interrupt_service_routine = adv7842_isr,
2611#ifdef CONFIG_VIDEO_ADV_DEBUG
2612 .g_register = adv7842_g_register,
2613 .s_register = adv7842_s_register,
2614#endif
2615};
2616
2617static const struct v4l2_subdev_video_ops adv7842_video_ops = {
2618 .s_routing = adv7842_s_routing,
2619 .querystd = adv7842_querystd,
2620 .g_input_status = adv7842_g_input_status,
2621 .s_dv_timings = adv7842_s_dv_timings,
2622 .g_dv_timings = adv7842_g_dv_timings,
2623 .query_dv_timings = adv7842_query_dv_timings,
2624 .enum_dv_timings = adv7842_enum_dv_timings,
2625 .dv_timings_cap = adv7842_dv_timings_cap,
2626 .enum_mbus_fmt = adv7842_enum_mbus_fmt,
2627 .g_mbus_fmt = adv7842_g_mbus_fmt,
2628 .try_mbus_fmt = adv7842_g_mbus_fmt,
2629 .s_mbus_fmt = adv7842_g_mbus_fmt,
2630};
2631
2632static const struct v4l2_subdev_pad_ops adv7842_pad_ops = {
2633 .set_edid = adv7842_set_edid,
2634};
2635
2636static const struct v4l2_subdev_ops adv7842_ops = {
2637 .core = &adv7842_core_ops,
2638 .video = &adv7842_video_ops,
2639 .pad = &adv7842_pad_ops,
2640};
2641
2642/* -------------------------- custom ctrls ---------------------------------- */
2643
2644static const struct v4l2_ctrl_config adv7842_ctrl_analog_sampling_phase = {
2645 .ops = &adv7842_ctrl_ops,
2646 .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
2647 .name = "Analog Sampling Phase",
2648 .type = V4L2_CTRL_TYPE_INTEGER,
2649 .min = 0,
2650 .max = 0x1f,
2651 .step = 1,
2652 .def = 0,
2653};
2654
2655static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color_manual = {
2656 .ops = &adv7842_ctrl_ops,
2657 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
2658 .name = "Free Running Color, Manual",
2659 .type = V4L2_CTRL_TYPE_BOOLEAN,
2660 .max = 1,
2661 .step = 1,
2662 .def = 1,
2663};
2664
2665static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color = {
2666 .ops = &adv7842_ctrl_ops,
2667 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
2668 .name = "Free Running Color",
2669 .type = V4L2_CTRL_TYPE_INTEGER,
2670 .max = 0xffffff,
2671 .step = 0x1,
2672};
2673
2674
2675static void adv7842_unregister_clients(struct adv7842_state *state)
2676{
2677 if (state->i2c_avlink)
2678 i2c_unregister_device(state->i2c_avlink);
2679 if (state->i2c_cec)
2680 i2c_unregister_device(state->i2c_cec);
2681 if (state->i2c_infoframe)
2682 i2c_unregister_device(state->i2c_infoframe);
2683 if (state->i2c_sdp_io)
2684 i2c_unregister_device(state->i2c_sdp_io);
2685 if (state->i2c_sdp)
2686 i2c_unregister_device(state->i2c_sdp);
2687 if (state->i2c_afe)
2688 i2c_unregister_device(state->i2c_afe);
2689 if (state->i2c_repeater)
2690 i2c_unregister_device(state->i2c_repeater);
2691 if (state->i2c_edid)
2692 i2c_unregister_device(state->i2c_edid);
2693 if (state->i2c_hdmi)
2694 i2c_unregister_device(state->i2c_hdmi);
2695 if (state->i2c_cp)
2696 i2c_unregister_device(state->i2c_cp);
2697 if (state->i2c_vdp)
2698 i2c_unregister_device(state->i2c_vdp);
2699}
2700
2701static struct i2c_client *adv7842_dummy_client(struct v4l2_subdev *sd,
2702 u8 addr, u8 io_reg)
2703{
2704 struct i2c_client *client = v4l2_get_subdevdata(sd);
2705
2706 io_write(sd, io_reg, addr << 1);
2707 return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
2708}
2709
2710static int adv7842_probe(struct i2c_client *client,
2711 const struct i2c_device_id *id)
2712{
2713 struct adv7842_state *state;
2714 struct adv7842_platform_data *pdata = client->dev.platform_data;
2715 struct v4l2_ctrl_handler *hdl;
2716 struct v4l2_subdev *sd;
2717 u16 rev;
2718 int err;
2719
2720 /* Check if the adapter supports the needed features */
2721 if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
2722 return -EIO;
2723
2724 v4l_dbg(1, debug, client, "detecting adv7842 client on address 0x%x\n",
2725 client->addr << 1);
2726
2727 if (!pdata) {
2728 v4l_err(client, "No platform data!\n");
2729 return -ENODEV;
2730 }
2731
2732 state = devm_kzalloc(&client->dev, sizeof(struct adv7842_state), GFP_KERNEL);
2733 if (!state) {
2734 v4l_err(client, "Could not allocate adv7842_state memory!\n");
2735 return -ENOMEM;
2736 }
2737
Martin Bugge7de5be42013-12-05 11:39:37 -03002738 /* platform data */
2739 state->pdata = *pdata;
2740
Hans Verkuila89bcd42013-08-22 06:14:22 -03002741 sd = &state->sd;
2742 v4l2_i2c_subdev_init(sd, client, &adv7842_ops);
2743 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
2744 state->connector_hdmi = pdata->connector_hdmi;
2745 state->mode = pdata->mode;
2746
2747 state->hdmi_port_a = true;
2748
2749 /* i2c access to adv7842? */
2750 rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
2751 adv_smbus_read_byte_data_check(client, 0xeb, false);
2752 if (rev != 0x2012) {
2753 v4l2_info(sd, "got rev=0x%04x on first read attempt\n", rev);
2754 rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
2755 adv_smbus_read_byte_data_check(client, 0xeb, false);
2756 }
2757 if (rev != 0x2012) {
2758 v4l2_info(sd, "not an adv7842 on address 0x%x (rev=0x%04x)\n",
2759 client->addr << 1, rev);
2760 return -ENODEV;
2761 }
2762
2763 if (pdata->chip_reset)
2764 main_reset(sd);
2765
2766 /* control handlers */
2767 hdl = &state->hdl;
2768 v4l2_ctrl_handler_init(hdl, 6);
2769
2770 /* add in ascending ID order */
2771 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
2772 V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
2773 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
2774 V4L2_CID_CONTRAST, 0, 255, 1, 128);
2775 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
2776 V4L2_CID_SATURATION, 0, 255, 1, 128);
2777 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
2778 V4L2_CID_HUE, 0, 128, 1, 0);
2779
2780 /* custom controls */
2781 state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
2782 V4L2_CID_DV_RX_POWER_PRESENT, 0, 3, 0, 0);
2783 state->analog_sampling_phase_ctrl = v4l2_ctrl_new_custom(hdl,
2784 &adv7842_ctrl_analog_sampling_phase, NULL);
2785 state->free_run_color_ctrl_manual = v4l2_ctrl_new_custom(hdl,
2786 &adv7842_ctrl_free_run_color_manual, NULL);
2787 state->free_run_color_ctrl = v4l2_ctrl_new_custom(hdl,
2788 &adv7842_ctrl_free_run_color, NULL);
2789 state->rgb_quantization_range_ctrl =
2790 v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
2791 V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
2792 0, V4L2_DV_RGB_RANGE_AUTO);
2793 sd->ctrl_handler = hdl;
2794 if (hdl->error) {
2795 err = hdl->error;
2796 goto err_hdl;
2797 }
2798 state->detect_tx_5v_ctrl->is_private = true;
2799 state->rgb_quantization_range_ctrl->is_private = true;
2800 state->analog_sampling_phase_ctrl->is_private = true;
2801 state->free_run_color_ctrl_manual->is_private = true;
2802 state->free_run_color_ctrl->is_private = true;
2803
2804 if (adv7842_s_detect_tx_5v_ctrl(sd)) {
2805 err = -ENODEV;
2806 goto err_hdl;
2807 }
2808
2809 state->i2c_avlink = adv7842_dummy_client(sd, pdata->i2c_avlink, 0xf3);
2810 state->i2c_cec = adv7842_dummy_client(sd, pdata->i2c_cec, 0xf4);
2811 state->i2c_infoframe = adv7842_dummy_client(sd, pdata->i2c_infoframe, 0xf5);
2812 state->i2c_sdp_io = adv7842_dummy_client(sd, pdata->i2c_sdp_io, 0xf2);
2813 state->i2c_sdp = adv7842_dummy_client(sd, pdata->i2c_sdp, 0xf1);
2814 state->i2c_afe = adv7842_dummy_client(sd, pdata->i2c_afe, 0xf8);
2815 state->i2c_repeater = adv7842_dummy_client(sd, pdata->i2c_repeater, 0xf9);
2816 state->i2c_edid = adv7842_dummy_client(sd, pdata->i2c_edid, 0xfa);
2817 state->i2c_hdmi = adv7842_dummy_client(sd, pdata->i2c_hdmi, 0xfb);
2818 state->i2c_cp = adv7842_dummy_client(sd, pdata->i2c_cp, 0xfd);
2819 state->i2c_vdp = adv7842_dummy_client(sd, pdata->i2c_vdp, 0xfe);
2820 if (!state->i2c_avlink || !state->i2c_cec || !state->i2c_infoframe ||
2821 !state->i2c_sdp_io || !state->i2c_sdp || !state->i2c_afe ||
2822 !state->i2c_repeater || !state->i2c_edid || !state->i2c_hdmi ||
2823 !state->i2c_cp || !state->i2c_vdp) {
2824 err = -ENOMEM;
2825 v4l2_err(sd, "failed to create all i2c clients\n");
2826 goto err_i2c;
2827 }
2828
2829 /* work queues */
2830 state->work_queues = create_singlethread_workqueue(client->name);
2831 if (!state->work_queues) {
2832 v4l2_err(sd, "Could not create work queue\n");
2833 err = -ENOMEM;
2834 goto err_i2c;
2835 }
2836
2837 INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
2838 adv7842_delayed_work_enable_hotplug);
2839
2840 state->pad.flags = MEDIA_PAD_FL_SOURCE;
2841 err = media_entity_init(&sd->entity, 1, &state->pad, 0);
2842 if (err)
2843 goto err_work_queues;
2844
Martin Bugge7de5be42013-12-05 11:39:37 -03002845 err = adv7842_core_init(sd);
Hans Verkuila89bcd42013-08-22 06:14:22 -03002846 if (err)
2847 goto err_entity;
2848
2849 v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
2850 client->addr << 1, client->adapter->name);
2851 return 0;
2852
2853err_entity:
2854 media_entity_cleanup(&sd->entity);
2855err_work_queues:
2856 cancel_delayed_work(&state->delayed_work_enable_hotplug);
2857 destroy_workqueue(state->work_queues);
2858err_i2c:
2859 adv7842_unregister_clients(state);
2860err_hdl:
2861 v4l2_ctrl_handler_free(hdl);
2862 return err;
2863}
2864
2865/* ----------------------------------------------------------------------- */
2866
2867static int adv7842_remove(struct i2c_client *client)
2868{
2869 struct v4l2_subdev *sd = i2c_get_clientdata(client);
2870 struct adv7842_state *state = to_state(sd);
2871
2872 adv7842_irq_enable(sd, false);
2873
2874 cancel_delayed_work(&state->delayed_work_enable_hotplug);
2875 destroy_workqueue(state->work_queues);
2876 v4l2_device_unregister_subdev(sd);
2877 media_entity_cleanup(&sd->entity);
2878 adv7842_unregister_clients(to_state(sd));
2879 v4l2_ctrl_handler_free(sd->ctrl_handler);
2880 return 0;
2881}
2882
2883/* ----------------------------------------------------------------------- */
2884
2885static struct i2c_device_id adv7842_id[] = {
2886 { "adv7842", 0 },
2887 { }
2888};
2889MODULE_DEVICE_TABLE(i2c, adv7842_id);
2890
2891/* ----------------------------------------------------------------------- */
2892
2893static struct i2c_driver adv7842_driver = {
2894 .driver = {
2895 .owner = THIS_MODULE,
2896 .name = "adv7842",
2897 },
2898 .probe = adv7842_probe,
2899 .remove = adv7842_remove,
2900 .id_table = adv7842_id,
2901};
2902
2903module_i2c_driver(adv7842_driver);