blob: 28d47f8eb9343c7c36dad9730d852c066ec022d5 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Gupta2a440162015-08-08 17:51:58 +053011 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053012 select BUILDTIME_EXTABLE_SORT
Vineet Guptad7f8a082014-09-10 11:10:54 +053013 select COMMON_CLK
Vineet Gupta4adeefe2013-01-18 15:12:18 +053014 select CLONE_BACKWARDS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053015 select GENERIC_ATOMIC64
16 select GENERIC_CLOCKEVENTS
17 select GENERIC_FIND_FIRST_BIT
18 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
19 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060020 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053021 select GENERIC_PENDING_IRQ if SMP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053022 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053023 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053024 select HAVE_ARCH_TRACEHOOK
Vineet Gupta5e057422015-08-06 17:55:34 +053025 select HAVE_FUTEX_CMPXCHG
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053026 select HAVE_IOREMAP_PROT
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053027 select HAVE_KPROBES
28 select HAVE_KRETPROBES
Vineet Guptac121c502013-01-18 15:12:20 +053029 select HAVE_MEMBLOCK
Vineet Gupta854a0d92013-01-22 17:03:19 +053030 select HAVE_MOD_ARCH_SPECIFIC if ARC_DW2_UNWIND
Vineet Gupta769bc1f2013-01-22 17:02:38 +053031 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053032 select HAVE_PERF_EVENTS
Vineet Gupta999159a2013-01-22 17:00:52 +053033 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053034 select MODULES_USE_ELF_RELA
Vineet Guptac121c502013-01-18 15:12:20 +053035 select NO_BOOTMEM
Vineet Gupta999159a2013-01-22 17:00:52 +053036 select OF
37 select OF_EARLY_FLATTREE
Vineet Gupta9c575642013-01-18 15:12:24 +053038 select PERF_USE_VMALLOC
Dave Hansend1a1dc02013-07-01 13:04:42 -070039 select HAVE_DEBUG_STACKOVERFLOW
Alexey Brodkin32ed9a02016-04-26 19:29:33 +030040 select HAVE_GENERIC_DMA_COHERENT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053041
Joao Pintoc1678ff2016-03-10 14:44:13 -060042config MIGHT_HAVE_PCI
43 bool
44
Vineet Gupta0dafafc2013-09-06 14:18:17 +053045config TRACE_IRQFLAGS_SUPPORT
46 def_bool y
47
48config LOCKDEP_SUPPORT
49 def_bool y
50
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053051config SCHED_OMIT_FRAME_POINTER
52 def_bool y
53
54config GENERIC_CSUM
55 def_bool y
56
57config RWSEM_GENERIC_SPINLOCK
58 def_bool y
59
60config ARCH_FLATMEM_ENABLE
61 def_bool y
62
63config MMU
64 def_bool y
65
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070066config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053067 def_bool y
68
69config GENERIC_CALIBRATE_DELAY
70 def_bool y
71
72config GENERIC_HWEIGHT
73 def_bool y
74
Vineet Gupta44c8bb92013-01-18 15:12:23 +053075config STACKTRACE_SUPPORT
76 def_bool y
77 select STACKTRACE
78
Vineet Guptafe6c1b82014-07-08 18:43:47 +053079config HAVE_ARCH_TRANSPARENT_HUGEPAGE
80 def_bool y
81 depends on ARC_MMU_V4
82
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053083source "init/Kconfig"
84source "kernel/Kconfig.freezer"
85
86menu "ARC Architecture Configuration"
87
Vineet Gupta93ad7002013-01-22 16:51:50 +053088menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053089
Vineet Guptafd155792015-02-20 19:12:18 +053090source "arch/arc/plat-sim/Kconfig"
Christian Ruppert072eb692013-04-12 08:40:59 +020091source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010092source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053093#New platform adds here
Vineet Gupta93ad7002013-01-22 16:51:50 +053094
Vineet Gupta53d98952013-01-18 15:12:25 +053095endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053096
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053097choice
98 prompt "ARC Instruction Set"
99 default ISA_ARCOMPACT
100
101config ISA_ARCOMPACT
102 bool "ARCompact ISA"
103 help
104 The original ARC ISA of ARC600/700 cores
105
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530106config ISA_ARCV2
107 bool "ARC ISA v2"
108 help
109 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530110
111endchoice
112
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530113menu "ARC CPU Configuration"
114
115choice
116 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530117 default ARC_CPU_770 if ISA_ARCOMPACT
118 default ARC_CPU_HS if ISA_ARCV2
119
120if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530121
122config ARC_CPU_750D
123 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530124 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530125 help
126 Support for ARC750 core
127
128config ARC_CPU_770
129 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530130 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530131 help
132 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
133 This core has a bunch of cool new features:
134 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
135 Shared Address Spaces (for sharing TLB entires in MMU)
136 -Caches: New Prog Model, Region Flush
137 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
138
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530139endif #ISA_ARCOMPACT
140
141config ARC_CPU_HS
142 bool "ARC-HS"
143 depends on ISA_ARCV2
144 help
145 Support for ARC HS38x Cores based on ARCv2 ISA
146 The notable features are:
147 - SMP configurations of upto 4 core with coherency
148 - Optional L2 Cache and IO-Coherency
149 - Revised Interrupt Architecture (multiple priorites, reg banks,
150 auto stack switch, auto regfile save/restore)
151 - MMUv4 (PIPT dcache, Huge Pages)
152 - Instructions for
153 * 64bit load/store: LDD, STD
154 * Hardware assisted divide/remainder: DIV, REM
155 * Function prologue/epilogue: ENTER_S, LEAVE_S
156 * IRQ enable/disable: CLRI, SETI
157 * pop count: FFS, FLS
158 * SETcc, BMSKN, XBFU...
159
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530160endchoice
161
162config CPU_BIG_ENDIAN
163 bool "Enable Big Endian Mode"
164 default n
165 help
166 Build kernel for Big Endian Mode of ARC CPU
167
Vineet Gupta41195d22013-01-18 15:12:23 +0530168config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530169 bool "Symmetric Multi-Processing"
Vineet Gupta41195d22013-01-18 15:12:23 +0530170 default n
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530171 select ARC_HAS_COH_CACHES if ISA_ARCV2
172 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530173 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530174 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530175
176if SMP
177
178config ARC_HAS_COH_CACHES
179 def_bool n
180
Vineet Gupta41195d22013-01-18 15:12:23 +0530181config ARC_HAS_REENTRANT_IRQ_LV2
182 def_bool n
183
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530184config ARC_MCIP
185 bool "ARConnect Multicore IP (MCIP) Support "
186 depends on ISA_ARCV2
187 help
188 This IP block enables SMP in ARC-HS38 cores.
189 It provides for cross-core interrupts, multi-core debug
190 hardware semaphores, shared memory,....
Vineet Gupta41195d22013-01-18 15:12:23 +0530191
192config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300193 int "Maximum number of CPUs (2-4096)"
194 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530195 default "4"
196
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530197config ARC_SMP_HALT_ON_RESET
198 bool "Enable Halt-on-reset boot mode"
199 default y if ARC_UBOOT_SUPPORT
200 help
201 In SMP configuration cores can be configured as Halt-on-reset
202 or they could all start at same time. For Halt-on-reset, non
203 masters are parked until Master kicks them so they can start of
204 at designated entry point. For other case, all jump to common
205 entry point and spin wait for Master's signal.
206
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530207endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530208
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530209menuconfig ARC_CACHE
210 bool "Enable Cache Support"
211 default y
Vineet Gupta41195d22013-01-18 15:12:23 +0530212 # if SMP, cache enabled ONLY if ARC implementation has cache coherency
213 depends on !SMP || ARC_HAS_COH_CACHES
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530214
215if ARC_CACHE
216
217config ARC_CACHE_LINE_SHIFT
218 int "Cache Line Length (as power of 2)"
219 range 5 7
220 default "6"
221 help
222 Starting with ARC700 4.9, Cache line length is configurable,
223 This option specifies "N", with Line-len = 2 power N
224 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
225 Linux only supports same line lengths for I and D caches.
226
227config ARC_HAS_ICACHE
228 bool "Use Instruction Cache"
229 default y
230
231config ARC_HAS_DCACHE
232 bool "Use Data Cache"
233 default y
234
235config ARC_CACHE_PAGES
236 bool "Per Page Cache Control"
237 default y
238 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
239 help
240 This can be used to over-ride the global I/D Cache Enable on a
241 per-page basis (but only for pages accessed via MMU such as
242 Kernel Virtual address or User Virtual Address)
243 TLB entries have a per-page Cache Enable Bit.
244 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
245 Global DISABLE + Per Page ENABLE won't work
246
Vineet Gupta4102b532013-05-09 21:54:51 +0530247config ARC_CACHE_VIPT_ALIASING
248 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530249 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530250 default n
251
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530252endif #ARC_CACHE
253
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530254config ARC_HAS_ICCM
255 bool "Use ICCM"
256 help
257 Single Cycle RAMS to store Fast Path Code
258 default n
259
260config ARC_ICCM_SZ
261 int "ICCM Size in KB"
262 default "64"
263 depends on ARC_HAS_ICCM
264
265config ARC_HAS_DCCM
266 bool "Use DCCM"
267 help
268 Single Cycle RAMS to store Fast Path Data
269 default n
270
271config ARC_DCCM_SZ
272 int "DCCM Size in KB"
273 default "64"
274 depends on ARC_HAS_DCCM
275
276config ARC_DCCM_BASE
277 hex "DCCM map address"
278 default "0xA0000000"
279 depends on ARC_HAS_DCCM
280
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530281choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530282 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530283 default ARC_MMU_V3 if ARC_CPU_770
284 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530285 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530286
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530287if ISA_ARCOMPACT
288
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530289config ARC_MMU_V1
290 bool "MMU v1"
291 help
292 Orig ARC700 MMU
293
294config ARC_MMU_V2
295 bool "MMU v2"
296 help
297 Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio
298 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
299
300config ARC_MMU_V3
301 bool "MMU v3"
302 depends on ARC_CPU_770
303 help
304 Introduced with ARC700 4.10: New Features
305 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
306 Shared Address Spaces (SASID)
307
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530308endif
309
Vineet Guptad7a512b2015-04-06 17:22:39 +0530310config ARC_MMU_V4
311 bool "MMU v4"
312 depends on ISA_ARCV2
313
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530314endchoice
315
316
317choice
318 prompt "MMU Page Size"
319 default ARC_PAGE_SIZE_8K
320
321config ARC_PAGE_SIZE_8K
322 bool "8KB"
323 help
324 Choose between 8k vs 16k
325
326config ARC_PAGE_SIZE_16K
327 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300328 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530329
330config ARC_PAGE_SIZE_4K
331 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300332 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530333
334endchoice
335
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530336choice
337 prompt "MMU Super Page Size"
338 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
339 default ARC_HUGEPAGE_2M
340
341config ARC_HUGEPAGE_2M
342 bool "2MB"
343
344config ARC_HUGEPAGE_16M
345 bool "16MB"
346
347endchoice
348
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530349if ISA_ARCOMPACT
350
Vineet Gupta4788a592013-01-18 15:12:22 +0530351config ARC_COMPACT_IRQ_LEVELS
352 bool "ARCompact IRQ Priorities: High(2)/Low(1)"
353 default n
354 # Timer HAS to be high priority, for any other high priority config
355 select ARC_IRQ3_LV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530356 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
357 depends on !SMP || ARC_HAS_REENTRANT_IRQ_LV2
Vineet Gupta4788a592013-01-18 15:12:22 +0530358
359if ARC_COMPACT_IRQ_LEVELS
360
361config ARC_IRQ3_LV2
362 bool
363
364config ARC_IRQ5_LV2
365 bool
366
367config ARC_IRQ6_LV2
368 bool
369
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530370endif #ARC_COMPACT_IRQ_LEVELS
Vineet Gupta4788a592013-01-18 15:12:22 +0530371
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530372config ARC_FPU_SAVE_RESTORE
373 bool "Enable FPU state persistence across context switch"
374 default n
375 help
376 Double Precision Floating Point unit had dedictaed regs which
377 need to be saved/restored across context-switch.
378 Note that ARC FPU is overly simplistic, unlike say x86, which has
379 hardware pieces to allow software to conditionally save/restore,
380 based on actual usage of FPU by a task. Thus our implemn does
381 this for all tasks in system.
382
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530383endif #ISA_ARCOMPACT
384
Vineet Guptafbf8e132013-03-30 15:07:47 +0530385config ARC_CANT_LLSC
386 def_bool n
387
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530388config ARC_HAS_LLSC
389 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
390 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530391 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530392
Vineet Guptae78fdfe2015-07-14 19:50:18 +0530393config ARC_STAR_9000923308
394 bool "Workaround for llock/scond livelock"
Vineet Guptab31ac422016-03-15 11:36:43 +0530395 default n
Vineet Guptae78fdfe2015-07-14 19:50:18 +0530396 depends on ISA_ARCV2 && SMP && ARC_HAS_LLSC
397
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530398config ARC_HAS_SWAPE
399 bool "Insn: SWAPE (endian-swap)"
400 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530401
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530402if ISA_ARCV2
403
404config ARC_HAS_LL64
405 bool "Insn: 64bit LDD/STD"
406 help
407 Enable gcc to generate 64-bit load/store instructions
408 ISA mandates even/odd registers to allow encoding of two
409 dest operands with 2 possible source operands.
410 default y
411
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300412config ARC_HAS_DIV_REM
413 bool "Insn: div, divu, rem, remu"
414 default y
415
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530416config ARC_HAS_RTC
417 bool "Local 64-bit r/o cycle counter"
418 default n
419 depends on !SMP
420
Vineet Guptad584f0f2016-01-22 14:27:50 +0530421config ARC_HAS_GFRC
Vineet Gupta72d72882014-12-24 18:41:55 +0530422 bool "SMP synchronized 64-bit cycle counter"
423 default y
424 depends on SMP
425
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530426config ARC_NUMBER_OF_INTERRUPTS
427 int "Number of interrupts"
428 range 8 240
429 default 32
430 help
431 This defines the number of interrupts on the ARCv2HS core.
432 It affects the size of vector table.
433 The initial 8 IRQs are fixed (Timer, ICI etc) and although configurable
434 in hardware, it keep things simple for Linux to assume they are always
435 present.
436
437endif # ISA_ARCV2
438
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530439endmenu # "ARC CPU Configuration"
440
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530441config LINUX_LINK_BASE
442 hex "Linux Link Address"
443 default "0x80000000"
444 help
445 ARC700 divides the 32 bit phy address space into two equal halves
446 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
447 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
448 Typically Linux kernel is linked at the start of untransalted addr,
449 hence the default value of 0x8zs.
450 However some customers have peripherals mapped at this addr, so
451 Linux needs to be scooted a bit.
452 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530453 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530454
Vineet Gupta45890f62015-03-09 18:53:49 +0530455config HIGHMEM
456 bool "High Memory Support"
457 help
458 With ARC 2G:2G address split, only upper 2G is directly addressable by
459 kernel. Enable this to potentially allow access to rest of 2G and PAE
460 in future
461
Vineet Gupta5a364c22015-02-06 18:44:57 +0300462config ARC_HAS_PAE40
463 bool "Support for the 40-bit Physical Address Extension"
464 default n
465 depends on ISA_ARCV2
Vineet Gupta5a364c22015-02-06 18:44:57 +0300466 help
467 Enable access to physical memory beyond 4G, only supported on
468 ARC cores with 40 bit Physical Addressing support
469
470config ARCH_PHYS_ADDR_T_64BIT
471 def_bool ARC_HAS_PAE40
472
473config ARCH_DMA_ADDR_T_64BIT
474 bool
475
Vineet Guptaf2e3d552016-03-16 16:38:57 +0530476config ARC_PLAT_NEEDS_PHYS_TO_DMA
477 bool
478
Vineet Gupta080c3742013-02-11 19:52:57 +0530479config ARC_CURR_IN_REG
480 bool "Dedicate Register r25 for current_task pointer"
481 default y
482 help
483 This reserved Register R25 to point to Current Task in
484 kernel mode. This saves memory access for each such access
485
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530486
Vineet Gupta1736a562014-09-08 11:18:15 +0530487config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530488 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530489 default N
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530490 select SYSCTL_ARCH_UNALIGN_NO_WARN
491 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530492 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530493 help
494 This enables misaligned 16 & 32 bit memory access from user space.
495 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
496 potential bugs in code
497
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530498config HZ
499 int "Timer Frequency"
500 default 100
501
Vineet Guptacbe056f2013-01-18 15:12:25 +0530502config ARC_METAWARE_HLINK
503 bool "Support for Metaware debugger assisted Host access"
504 default n
505 help
506 This options allows a Linux userland apps to directly access
507 host file system (open/creat/read/write etc) with help from
508 Metaware Debugger. This can come in handy for Linux-host communication
509 when there is no real usable peripheral such as EMAC.
510
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530511menuconfig ARC_DBG
512 bool "ARC debugging"
513 default y
514
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530515if ARC_DBG
516
Vineet Gupta854a0d92013-01-22 17:03:19 +0530517config ARC_DW2_UNWIND
518 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530519 default y
520 select KALLSYMS
521 help
522 Compiles the kernel with DWARF unwind information and can be used
523 to get stack backtraces.
524
525 If you say Y here the resulting kernel image will be slightly larger
526 but not slower, and it will give very useful debugging information.
527 If you don't debug the kernel, you can say N, but we may not be able
528 to solve problems without frame unwind information
529
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530530config ARC_DBG_TLB_PARANOIA
531 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530532 default n
533
534config ARC_DBG_TLB_MISS_COUNT
535 bool "Profile TLB Misses"
536 default n
537 select DEBUG_FS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530538 help
539 Counts number of I and D TLB Misses and exports them via Debugfs
540 The counters can be cleared via Debugfs as well
541
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530542endif
543
Vineet Gupta036b2c52015-03-09 19:40:09 +0530544config ARC_UBOOT_SUPPORT
545 bool "Support uboot arg Handling"
546 default n
547 help
548 ARC Linux by default checks for uboot provided args as pointers to
549 external cmdline or DTB. This however breaks in absence of uboot,
550 when booting from Metaware debugger directly, as the registers are
551 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
552 registers look like uboot args to kernel which then chokes.
553 So only enable the uboot arg checking/processing if users are sure
554 of uboot being in play.
555
Vineet Gupta999159a2013-01-22 17:00:52 +0530556config ARC_BUILTIN_DTB_NAME
557 string "Built in DTB"
558 help
559 Set the name of the DTB to embed in the vmlinux binary
560 Leaving it blank selects the minimal "skeleton" dtb
561
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530562source "kernel/Kconfig.preempt"
563
Vineet Gupta56288322013-04-06 14:16:20 +0530564menu "Executable file formats"
565source "fs/Kconfig.binfmt"
566endmenu
567
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530568endmenu # "ARC Architecture Configuration"
569
570source "mm/Kconfig"
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530571
572config FORCE_MAX_ZONEORDER
573 int "Maximum zone order"
574 default "12" if ARC_HUGEPAGE_16M
575 default "11"
576
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530577source "net/Kconfig"
578source "drivers/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600579
580menu "Bus Support"
581
582config PCI
583 bool "PCI support" if MIGHT_HAVE_PCI
584 help
585 PCI is the name of a bus system, i.e., the way the CPU talks to
586 the other stuff inside your box. Find out if your board/platform
587 has PCI.
588
589 Note: PCIe support for Synopsys Device will be available only
590 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
591 say Y, otherwise N.
592
593config PCI_SYSCALL
594 def_bool PCI
595
596source "drivers/pci/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600597
598endmenu
599
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530600source "fs/Kconfig"
601source "arch/arc/Kconfig.debug"
602source "security/Kconfig"
603source "crypto/Kconfig"
604source "lib/Kconfig"
Alexey Brodkin996bad62014-10-29 15:26:25 +0300605source "kernel/power/Kconfig"