blob: 6ba114938ff91bd7dbd79bd9b41e6f8deea44dfc [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _E1000_H_
32#define _E1000_H_
33
Jeff Kirsher86d70e52011-03-25 16:01:01 +000034#include <linux/bitops.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070035#include <linux/types.h>
36#include <linux/timer.h>
37#include <linux/workqueue.h>
38#include <linux/io.h>
39#include <linux/netdevice.h>
Bruce Alland8014db2009-11-20 23:24:48 +000040#include <linux/pci.h>
Bruce Allan6f461f62010-04-27 03:33:04 +000041#include <linux/pci-aspm.h>
Bruce Allanfe46f582011-01-06 14:29:51 +000042#include <linux/crc32.h>
Jeff Kirsher86d70e52011-03-25 16:01:01 +000043#include <linux/if_vlan.h>
Bruce Allanb67e1912012-12-27 08:32:33 +000044#include <linux/clocksource.h>
45#include <linux/net_tstamp.h>
Bruce Alland89777b2013-01-19 01:09:58 +000046#include <linux/ptp_clock_kernel.h>
47#include <linux/ptp_classify.h>
Bruce Allanc2ade1a2013-01-16 08:54:35 +000048#include <linux/mii.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070049#include "hw.h"
50
51struct e1000_info;
52
Jeff Kirsher44defeb2008-08-04 17:20:41 -070053#define e_dbg(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000054 netdev_dbg(hw->adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070055#define e_err(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000056 netdev_err(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070057#define e_info(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000058 netdev_info(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070059#define e_warn(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000060 netdev_warn(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070061#define e_notice(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000062 netdev_notice(adapter->netdev, format, ## arg)
Auke Kokbc7f75f2007-09-17 12:30:59 -070063
Martin Olsson98a17082009-04-22 18:21:29 +020064/* Interrupt modes, as used by the IntMode parameter */
Bruce Allan4662e822008-08-26 18:37:06 -070065#define E1000E_INT_MODE_LEGACY 0
66#define E1000E_INT_MODE_MSI 1
67#define E1000E_INT_MODE_MSIX 2
68
Bruce Allanad680762008-03-28 09:15:03 -070069/* Tx/Rx descriptor defines */
Auke Kokbc7f75f2007-09-17 12:30:59 -070070#define E1000_DEFAULT_TXD 256
71#define E1000_MAX_TXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070072#define E1000_MIN_TXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070073
74#define E1000_DEFAULT_RXD 256
75#define E1000_MAX_RXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070076#define E1000_MIN_RXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070077
Auke Kokde5b3072008-04-23 11:09:08 -070078#define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */
79#define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */
80
Auke Kokbc7f75f2007-09-17 12:30:59 -070081#define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */
82
83/* How many Tx Descriptors do we need to call netif_wake_queue ? */
84/* How many Rx Buffers do we bundle into one write to the hardware ? */
85#define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */
86
87#define AUTO_ALL_MODES 0
88#define E1000_EEPROM_APME 0x0400
89
90#define E1000_MNG_VLAN_NONE (-1)
91
92/* Number of packet split data buffers (not including the header buffer) */
93#define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
94
Bruce Allan2adc55c2009-06-02 11:28:58 +000095#define DEFAULT_JUMBO 9234
96
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000097/* Time to wait before putting the device into D3 if there's no link (in ms). */
98#define LINK_TIMEOUT 100
99
Bruce Allane921eb12012-11-28 09:28:37 +0000100/* Count for polling __E1000_RESET condition every 10-20msec.
Bruce Allanbb9e44d2012-03-21 00:39:12 +0000101 * Experimentation has shown the reset can take approximately 210msec.
102 */
103#define E1000_CHECK_RESET_COUNT 25
104
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000105#define DEFAULT_RDTR 0
106#define DEFAULT_RADV 8
107#define BURST_RDTR 0x20
108#define BURST_RADV 0x20
109
Bruce Allane921eb12012-11-28 09:28:37 +0000110/* in the case of WTHRESH, it appears at least the 82571/2 hardware
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000111 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +0000112 * WTHRESH=4, so a setting of 5 gives the most efficient bus
113 * utilization but to avoid possible Tx stalls, set it to 1
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000114 */
115#define E1000_TXDCTL_DMA_BURST_ENABLE \
116 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \
117 E1000_TXDCTL_COUNT_DESC | \
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +0000118 (1 << 16) | /* wthresh must be +1 more than desired */\
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000119 (1 << 8) | /* hthresh */ \
120 0x1f) /* pthresh */
121
122#define E1000_RXDCTL_DMA_BURST_ENABLE \
123 (0x01000000 | /* set descriptor granularity */ \
124 (4 << 16) | /* set writeback threshold */ \
125 (4 << 8) | /* set prefetch threshold */ \
126 0x20) /* set hthresh */
127
128#define E1000_TIDV_FPD (1 << 31)
129#define E1000_RDTR_FPD (1 << 31)
130
Auke Kokbc7f75f2007-09-17 12:30:59 -0700131enum e1000_boards {
132 board_82571,
133 board_82572,
134 board_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700135 board_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000136 board_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700137 board_80003es2lan,
138 board_ich8lan,
139 board_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700140 board_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000141 board_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000142 board_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000143 board_pch_lpt,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700144};
145
Auke Kokbc7f75f2007-09-17 12:30:59 -0700146struct e1000_ps_page {
147 struct page *page;
148 u64 dma; /* must be u64 - written to hw */
149};
150
Bruce Allane921eb12012-11-28 09:28:37 +0000151/* wrappers around a pointer to a socket buffer,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700152 * so a DMA handle can be stored along with the buffer
153 */
154struct e1000_buffer {
155 dma_addr_t dma;
156 struct sk_buff *skb;
157 union {
Bruce Allanad680762008-03-28 09:15:03 -0700158 /* Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700159 struct {
160 unsigned long time_stamp;
161 u16 length;
162 u16 next_to_watch;
Tom Herbert9ed318d2010-05-05 14:02:27 +0000163 unsigned int segs;
164 unsigned int bytecount;
Alexander Duyck03b13202009-12-02 16:45:31 +0000165 u16 mapped_as_page;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700166 };
Bruce Allanad680762008-03-28 09:15:03 -0700167 /* Rx */
Alexander Duyck03b13202009-12-02 16:45:31 +0000168 struct {
169 /* arrays of page information for packet split */
170 struct e1000_ps_page *ps_pages;
171 struct page *page;
172 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700173 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700174};
175
176struct e1000_ring {
Bruce Allan55aa6982011-12-16 00:45:45 +0000177 struct e1000_adapter *adapter; /* back pointer to adapter */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700178 void *desc; /* pointer to ring memory */
179 dma_addr_t dma; /* phys address of ring */
180 unsigned int size; /* length of ring in bytes */
181 unsigned int count; /* number of desc. in ring */
182
183 u16 next_to_use;
184 u16 next_to_clean;
185
Bruce Allanc5083cf2011-12-16 00:45:40 +0000186 void __iomem *head;
187 void __iomem *tail;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700188
189 /* array of buffer information structs */
190 struct e1000_buffer *buffer_info;
191
Bruce Allan4662e822008-08-26 18:37:06 -0700192 char name[IFNAMSIZ + 5];
193 u32 ims_val;
194 u32 itr_val;
Bruce Allanc5083cf2011-12-16 00:45:40 +0000195 void __iomem *itr_register;
Bruce Allan4662e822008-08-26 18:37:06 -0700196 int set_itr;
197
Auke Kokbc7f75f2007-09-17 12:30:59 -0700198 struct sk_buff *rx_skb_top;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700199};
200
Bruce Allan7c257692008-04-23 11:09:00 -0700201/* PHY register snapshot values */
202struct e1000_phy_regs {
203 u16 bmcr; /* basic mode control register */
204 u16 bmsr; /* basic mode status register */
205 u16 advertise; /* auto-negotiation advertisement */
206 u16 lpa; /* link partner ability register */
207 u16 expansion; /* auto-negotiation expansion reg */
208 u16 ctrl1000; /* 1000BASE-T control register */
209 u16 stat1000; /* 1000BASE-T status register */
210 u16 estatus; /* extended status register */
211};
212
Auke Kokbc7f75f2007-09-17 12:30:59 -0700213/* board specific private data structure */
214struct e1000_adapter {
215 struct timer_list watchdog_timer;
216 struct timer_list phy_info_timer;
217 struct timer_list blink_timer;
218
219 struct work_struct reset_task;
220 struct work_struct watchdog_task;
221
222 const struct e1000_info *ei;
223
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000224 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700225 u32 bd_number;
226 u32 rx_buffer_len;
227 u16 mng_vlan_id;
228 u16 link_speed;
229 u16 link_duplex;
Bruce Allan84527592008-11-21 17:00:22 -0800230 u16 eeprom_vers;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700231
Auke Kokbc7f75f2007-09-17 12:30:59 -0700232 /* track device up/down/testing state */
233 unsigned long state;
234
235 /* Interrupt Throttle Rate */
236 u32 itr;
237 u32 itr_setting;
238 u16 tx_itr;
239 u16 rx_itr;
240
Bruce Allan33550ce2013-02-20 04:06:16 +0000241 /* Tx - one ring per active queue */
242 struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
Bruce Alland821a4c2012-08-24 20:38:11 +0000243 u32 tx_fifo_limit;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700244
245 struct napi_struct napi;
246
Bruce Allan94fb8482013-01-23 09:00:03 +0000247 unsigned int uncorr_errors; /* uncorrectable ECC errors */
248 unsigned int corr_errors; /* correctable ECC errors */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700249 unsigned int restart_queue;
250 u32 txd_cmd;
251
252 bool detect_tx_hung;
Jeff Kirsher09357b02011-11-18 14:25:00 +0000253 bool tx_hang_recheck;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700254 u8 tx_timeout_factor;
255
256 u32 tx_int_delay;
257 u32 tx_abs_int_delay;
258
259 unsigned int total_tx_bytes;
260 unsigned int total_tx_packets;
261 unsigned int total_rx_bytes;
262 unsigned int total_rx_packets;
263
Bruce Allanad680762008-03-28 09:15:03 -0700264 /* Tx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700265 u64 tpt_old;
266 u64 colc_old;
Bruce Allan7c257692008-04-23 11:09:00 -0700267 u32 gotc;
268 u64 gotc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700269 u32 tx_timeout_count;
270 u32 tx_fifo_head;
271 u32 tx_head_addr;
272 u32 tx_fifo_size;
273 u32 tx_dma_failed;
274
Bruce Allane921eb12012-11-28 09:28:37 +0000275 /* Rx */
Bruce Allan55aa6982011-12-16 00:45:45 +0000276 bool (*clean_rx) (struct e1000_ring *ring, int *work_done,
277 int work_to_do) ____cacheline_aligned_in_smp;
278 void (*alloc_rx_buf) (struct e1000_ring *ring, int cleaned_count,
279 gfp_t gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700280 struct e1000_ring *rx_ring;
281
282 u32 rx_int_delay;
283 u32 rx_abs_int_delay;
284
Bruce Allanad680762008-03-28 09:15:03 -0700285 /* Rx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700286 u64 hw_csum_err;
287 u64 hw_csum_good;
288 u64 rx_hdr_split;
Bruce Allan7c257692008-04-23 11:09:00 -0700289 u32 gorc;
290 u64 gorc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700291 u32 alloc_rx_buff_failed;
292 u32 rx_dma_failed;
Bruce Allanb67e1912012-12-27 08:32:33 +0000293 u32 rx_hwtstamp_cleared;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700294
295 unsigned int rx_ps_pages;
296 u16 rx_ps_bsize0;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700297 u32 max_frame_size;
298 u32 min_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700299
300 /* OS defined structs */
301 struct net_device *netdev;
302 struct pci_dev *pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700303
304 /* structs defined in e1000_hw.h */
305 struct e1000_hw hw;
306
Bruce Allan9d570882013-01-04 10:06:03 +0000307 spinlock_t stats64_lock; /* protects statistics counters */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700308 struct e1000_hw_stats stats;
309 struct e1000_phy_info phy_info;
310 struct e1000_phy_stats phy_stats;
311
Bruce Allan7c257692008-04-23 11:09:00 -0700312 /* Snapshot of PHY registers */
313 struct e1000_phy_regs phy_regs;
314
Auke Kokbc7f75f2007-09-17 12:30:59 -0700315 struct e1000_ring test_tx_ring;
316 struct e1000_ring test_rx_ring;
317 u32 test_icr;
318
319 u32 msg_enable;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +0000320 unsigned int num_vectors;
Bruce Allan4662e822008-08-26 18:37:06 -0700321 struct msix_entry *msix_entries;
322 int int_mode;
323 u32 eiac_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700324
325 u32 eeprom_wol;
326 u32 wol;
327 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000328 u32 max_hw_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700329
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700330 bool fc_autoneg;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700331
Auke Kokbc7f75f2007-09-17 12:30:59 -0700332 unsigned int flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000333 unsigned int flags2;
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -0700334 struct work_struct downshift_task;
335 struct work_struct update_phy_task;
Bruce Allan41cec6f2009-11-20 23:28:56 +0000336 struct work_struct print_hang_task;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +0000337
338 bool idle_check;
Carolyn Wybornyff10e132010-10-28 00:59:53 +0000339 int phy_hang_count;
Bruce Allan55aa6982011-12-16 00:45:45 +0000340
341 u16 tx_ring_count;
342 u16 rx_ring_count;
Bruce Allanb67e1912012-12-27 08:32:33 +0000343
344 struct hwtstamp_config hwtstamp_config;
345 struct delayed_work systim_overflow_work;
346 struct sk_buff *tx_hwtstamp_skb;
347 struct work_struct tx_hwtstamp_work;
348 spinlock_t systim_lock; /* protects SYSTIML/H regsters */
349 struct cyclecounter cc;
350 struct timecounter tc;
Bruce Alland89777b2013-01-19 01:09:58 +0000351 struct ptp_clock *ptp_clock;
352 struct ptp_clock_info ptp_clock_info;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700353};
354
355struct e1000_info {
356 enum e1000_mac_type mac;
357 unsigned int flags;
Bruce Allan6f461f62010-04-27 03:33:04 +0000358 unsigned int flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700359 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000360 u32 max_hw_frame_size;
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700361 s32 (*get_variants)(struct e1000_adapter *);
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000362 const struct e1000_mac_operations *mac_ops;
363 const struct e1000_phy_operations *phy_ops;
364 const struct e1000_nvm_operations *nvm_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700365};
366
Bruce Alland89777b2013-01-19 01:09:58 +0000367s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
368
Bruce Allanb67e1912012-12-27 08:32:33 +0000369/* The system time is maintained by a 64-bit counter comprised of the 32-bit
370 * SYSTIMH and SYSTIML registers. How the counter increments (and therefore
371 * its resolution) is based on the contents of the TIMINCA register - it
372 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
373 * For the best accuracy, the incperiod should be as small as possible. The
374 * incvalue is scaled by a factor as large as possible (while still fitting
375 * in bits 23:0) so that relatively small clock corrections can be made.
376 *
377 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
378 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
379 * bits to count nanoseconds leaving the rest for fractional nonseconds.
380 */
381#define INCVALUE_96MHz 125
382#define INCVALUE_SHIFT_96MHz 17
383#define INCPERIOD_SHIFT_96MHz 2
384#define INCPERIOD_96MHz (12 >> INCPERIOD_SHIFT_96MHz)
385
386#define INCVALUE_25MHz 40
387#define INCVALUE_SHIFT_25MHz 18
388#define INCPERIOD_25MHz 1
389
390/* Another drawback of scaling the incvalue by a large factor is the
391 * 64-bit SYSTIM register overflows more quickly. This is dealt with
392 * by simply reading the clock before it overflows.
393 *
394 * Clock ns bits Overflows after
395 * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~
396 * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
397 * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours
398 */
399#define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4)
400
Auke Kokbc7f75f2007-09-17 12:30:59 -0700401/* hardware capability, feature, and workaround flags */
402#define FLAG_HAS_AMT (1 << 0)
403#define FLAG_HAS_FLASH (1 << 1)
404#define FLAG_HAS_HW_VLAN_FILTER (1 << 2)
405#define FLAG_HAS_WOL (1 << 3)
Bruce Allan79d4e902011-12-16 00:46:27 +0000406/* reserved bit4 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700407#define FLAG_HAS_CTRLEXT_ON_LOAD (1 << 5)
408#define FLAG_HAS_SWSM_ON_LOAD (1 << 6)
409#define FLAG_HAS_JUMBO_FRAMES (1 << 7)
Bruce Allan4a770352008-10-01 17:18:35 -0700410#define FLAG_READ_ONLY_NVM (1 << 8)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700411#define FLAG_IS_ICH (1 << 9)
Bruce Allan4662e822008-08-26 18:37:06 -0700412#define FLAG_HAS_MSIX (1 << 10)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700413#define FLAG_HAS_SMART_POWER_DOWN (1 << 11)
414#define FLAG_IS_QUAD_PORT_A (1 << 12)
415#define FLAG_IS_QUAD_PORT (1 << 13)
Bruce Allanb67e1912012-12-27 08:32:33 +0000416#define FLAG_HAS_HW_TIMESTAMP (1 << 14)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700417#define FLAG_APME_IN_WUC (1 << 15)
418#define FLAG_APME_IN_CTRL3 (1 << 16)
419#define FLAG_APME_CHECK_PORT_B (1 << 17)
420#define FLAG_DISABLE_FC_PAUSE_TIME (1 << 18)
421#define FLAG_NO_WAKE_UCAST (1 << 19)
422#define FLAG_MNG_PT_ENABLED (1 << 20)
423#define FLAG_RESET_OVERWRITES_LAA (1 << 21)
424#define FLAG_TARC_SPEED_MODE_BIT (1 << 22)
425#define FLAG_TARC_SET_BIT_ZERO (1 << 23)
426#define FLAG_RX_NEEDS_RESTART (1 << 24)
427#define FLAG_LSC_GIG_SPEED_DROP (1 << 25)
428#define FLAG_SMART_POWER_DOWN (1 << 26)
429#define FLAG_MSI_ENABLED (1 << 27)
Bruce Allandc221292011-08-19 03:23:48 +0000430/* reserved (1 << 28) */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700431#define FLAG_TSO_FORCE (1 << 29)
Bruce Allan12d43f72012-12-05 06:26:14 +0000432#define FLAG_RESTART_NOW (1 << 30)
Bruce Allanf8d59f72008-08-08 18:36:11 -0700433#define FLAG_MSI_TEST_FAILED (1 << 31)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700434
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000435#define FLAG2_CRC_STRIPPING (1 << 0)
Bruce Allana4f58f52009-06-02 11:29:18 +0000436#define FLAG2_HAS_PHY_WAKEUP (1 << 1)
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000437#define FLAG2_IS_DISCARDING (1 << 2)
Bruce Allan6f461f62010-04-27 03:33:04 +0000438#define FLAG2_DISABLE_ASPM_L1 (1 << 3)
Bruce Allan8c7bbb92010-06-16 13:26:41 +0000439#define FLAG2_HAS_PHY_STATS (1 << 4)
Bruce Allane52997f2010-06-16 13:27:49 +0000440#define FLAG2_HAS_EEE (1 << 5)
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000441#define FLAG2_DMA_BURST (1 << 6)
Bruce Allan78cd29d2011-03-24 03:09:03 +0000442#define FLAG2_DISABLE_ASPM_L0S (1 << 7)
Bruce Allan828bac82010-09-29 21:39:37 +0000443#define FLAG2_DISABLE_AIM (1 << 8)
Carolyn Wybornyff10e132010-10-28 00:59:53 +0000444#define FLAG2_CHECK_PHY_HANG (1 << 9)
Bruce Allan7f99ae62011-07-22 06:21:35 +0000445#define FLAG2_NO_DISABLE_RX (1 << 10)
Bruce Allanc6e7f512011-07-29 05:53:02 +0000446#define FLAG2_PCIM2PCI_ARBITER_WA (1 << 11)
Ben Greear01840392012-02-11 15:39:25 +0000447#define FLAG2_DFLT_CRC_STRIPPING (1 << 12)
Bruce Allanb67e1912012-12-27 08:32:33 +0000448#define FLAG2_CHECK_RX_HWTSTAMP (1 << 13)
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000449
Auke Kokbc7f75f2007-09-17 12:30:59 -0700450#define E1000_RX_DESC_PS(R, i) \
451 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
Bruce Allan5f450212011-07-22 06:21:46 +0000452#define E1000_RX_DESC_EXT(R, i) \
453 (&(((union e1000_rx_desc_extended *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700454#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700455#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
456#define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc)
457
458enum e1000_state_t {
459 __E1000_TESTING,
460 __E1000_RESETTING,
Bruce Allana90b4122011-10-07 03:50:38 +0000461 __E1000_ACCESS_SHARED_RESOURCE,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700462 __E1000_DOWN
463};
464
465enum latency_range {
466 lowest_latency = 0,
467 low_latency = 1,
468 bulk_latency = 2,
469 latency_invalid = 255
470};
471
472extern char e1000e_driver_name[];
473extern const char e1000e_driver_version[];
474
475extern void e1000e_check_options(struct e1000_adapter *adapter);
476extern void e1000e_set_ethtool_ops(struct net_device *netdev);
477
478extern int e1000e_up(struct e1000_adapter *adapter);
479extern void e1000e_down(struct e1000_adapter *adapter);
480extern void e1000e_reinit_locked(struct e1000_adapter *adapter);
481extern void e1000e_reset(struct e1000_adapter *adapter);
482extern void e1000e_power_up_phy(struct e1000_adapter *adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +0000483extern int e1000e_setup_rx_resources(struct e1000_ring *ring);
484extern int e1000e_setup_tx_resources(struct e1000_ring *ring);
485extern void e1000e_free_rx_resources(struct e1000_ring *ring);
486extern void e1000e_free_tx_resources(struct e1000_ring *ring);
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +0000487extern struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
Bruce Allan66501f52013-02-20 04:05:55 +0000488 struct rtnl_link_stats64
489 *stats);
Bruce Allan4662e822008-08-26 18:37:06 -0700490extern void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
491extern void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
Bruce Allan31dbe5b2011-01-06 14:29:52 +0000492extern void e1000e_get_hw_control(struct e1000_adapter *adapter);
493extern void e1000e_release_hw_control(struct e1000_adapter *adapter);
Matthew Vick22a4cca2012-07-12 00:02:42 +0000494extern void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700495
496extern unsigned int copybreak;
497
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000498extern const struct e1000_info e1000_82571_info;
499extern const struct e1000_info e1000_82572_info;
500extern const struct e1000_info e1000_82573_info;
501extern const struct e1000_info e1000_82574_info;
502extern const struct e1000_info e1000_82583_info;
503extern const struct e1000_info e1000_ich8_info;
504extern const struct e1000_info e1000_ich9_info;
505extern const struct e1000_info e1000_ich10_info;
506extern const struct e1000_info e1000_pch_info;
507extern const struct e1000_info e1000_pch2_info;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000508extern const struct e1000_info e1000_pch_lpt_info;
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000509extern const struct e1000_info e1000_es2_info;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700510
Bruce Alland89777b2013-01-19 01:09:58 +0000511extern void e1000e_ptp_init(struct e1000_adapter *adapter);
512extern void e1000e_ptp_remove(struct e1000_adapter *adapter);
Bruce Allan0be84012009-12-02 17:03:18 +0000513
Auke Kokbc7f75f2007-09-17 12:30:59 -0700514static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
515{
Bruce Allan94d81862009-11-20 23:25:26 +0000516 return hw->phy.ops.reset(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517}
518
Auke Kokbc7f75f2007-09-17 12:30:59 -0700519static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
520{
Bruce Allan94d81862009-11-20 23:25:26 +0000521 return hw->phy.ops.read_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700522}
523
Bruce Allanf1430d62012-04-14 04:21:52 +0000524static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
525{
526 return hw->phy.ops.read_reg_locked(hw, offset, data);
527}
528
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
530{
Bruce Allan94d81862009-11-20 23:25:26 +0000531 return hw->phy.ops.write_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700532}
533
Bruce Allanf1430d62012-04-14 04:21:52 +0000534static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
535{
536 return hw->phy.ops.write_reg_locked(hw, offset, data);
537}
538
Bruce Allane85e3632012-02-22 09:03:14 +0000539extern void e1000e_reload_nvm_generic(struct e1000_hw *hw);
Bruce Allan608f8a02010-01-13 02:04:58 +0000540
541static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
542{
543 if (hw->mac.ops.read_mac_addr)
544 return hw->mac.ops.read_mac_addr(hw);
545
546 return e1000_read_mac_addr_generic(hw);
547}
Auke Kokbc7f75f2007-09-17 12:30:59 -0700548
549static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
550{
Bruce Allan94d81862009-11-20 23:25:26 +0000551 return hw->nvm.ops.validate(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700552}
553
554static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
555{
Bruce Allan94d81862009-11-20 23:25:26 +0000556 return hw->nvm.ops.update(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700557}
558
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000559static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
560 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700561{
Bruce Allan94d81862009-11-20 23:25:26 +0000562 return hw->nvm.ops.read(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700563}
564
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000565static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
566 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700567{
Bruce Allan94d81862009-11-20 23:25:26 +0000568 return hw->nvm.ops.write(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700569}
570
571static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
572{
Bruce Allan94d81862009-11-20 23:25:26 +0000573 return hw->phy.ops.get_info(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700574}
575
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
577{
578 return readl(hw->hw_addr + reg);
579}
580
Bruce Allanbdc125f2012-03-20 03:47:52 +0000581#define er32(reg) __er32(hw, E1000_##reg)
582
583/**
584 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
585 * @hw: pointer to the HW structure
586 *
587 * When updating the MAC CSR registers, the Manageability Engine (ME) could
588 * be accessing the registers at the same time. Normally, this is handled in
589 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
590 * accesses later than it should which could result in the register to have
591 * an incorrect value. Workaround this by checking the FWSM register which
592 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
593 * and try again a number of times.
594 **/
595static inline s32 __ew32_prepare(struct e1000_hw *hw)
596{
597 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
598
599 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
600 udelay(50);
601
602 return i;
603}
604
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605static inline void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
606{
Bruce Allanbdc125f2012-03-20 03:47:52 +0000607 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
608 __ew32_prepare(hw);
609
Auke Kokbc7f75f2007-09-17 12:30:59 -0700610 writel(val, hw->hw_addr + reg);
611}
612
Bruce Allanbdc125f2012-03-20 03:47:52 +0000613#define ew32(reg, val) __ew32(hw, E1000_##reg, (val))
614
615#define e1e_flush() er32(STATUS)
616
617#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
618 (__ew32((a), (reg + ((offset) << 2)), (value)))
619
620#define E1000_READ_REG_ARRAY(a, reg, offset) \
621 (readl((a)->hw_addr + reg + ((offset) << 2)))
622
Auke Kokbc7f75f2007-09-17 12:30:59 -0700623#endif /* _E1000_H_ */