blob: b4727db65504f6b61b4164f687616d2e9d00ee9c [file] [log] [blame]
Barry Song3370dc92013-05-14 22:17:58 +08001/*
2 * pinmux driver for CSR SiRFprimaII
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/init.h>
10#include <linux/module.h>
11#include <linux/irq.h>
12#include <linux/platform_device.h>
13#include <linux/io.h>
14#include <linux/slab.h>
15#include <linux/err.h>
16#include <linux/irqdomain.h>
17#include <linux/irqchip/chained_irq.h>
18#include <linux/pinctrl/pinctrl.h>
19#include <linux/pinctrl/pinmux.h>
20#include <linux/pinctrl/consumer.h>
21#include <linux/pinctrl/machine.h>
22#include <linux/of.h>
23#include <linux/of_address.h>
24#include <linux/of_device.h>
25#include <linux/of_platform.h>
26#include <linux/bitops.h>
27#include <linux/gpio.h>
28#include <linux/of_gpio.h>
29#include <asm/mach/irq.h>
30
31#include "pinctrl-sirf.h"
32
33#define DRIVER_NAME "pinmux-sirf"
34
35struct sirfsoc_gpio_bank {
36 struct of_mm_gpio_chip chip;
37 struct irq_domain *domain;
38 int id;
39 int parent_irq;
40 spinlock_t lock;
41 bool is_marco; /* for marco, some registers are different with prima2 */
42};
43
44static struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
45static DEFINE_SPINLOCK(sgpio_lock);
46
47static struct sirfsoc_pin_group *sirfsoc_pin_groups;
48static int sirfsoc_pingrp_cnt;
49
50static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
51{
52 return sirfsoc_pingrp_cnt;
53}
54
55static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
56 unsigned selector)
57{
58 return sirfsoc_pin_groups[selector].name;
59}
60
61static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
62 const unsigned **pins,
63 unsigned *num_pins)
64{
65 *pins = sirfsoc_pin_groups[selector].pins;
66 *num_pins = sirfsoc_pin_groups[selector].num_pins;
67 return 0;
68}
69
70static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
71 unsigned offset)
72{
73 seq_printf(s, " " DRIVER_NAME);
74}
75
76static int sirfsoc_dt_node_to_map(struct pinctrl_dev *pctldev,
77 struct device_node *np_config,
78 struct pinctrl_map **map, unsigned *num_maps)
79{
80 struct sirfsoc_pmx *spmx = pinctrl_dev_get_drvdata(pctldev);
81 struct device_node *np;
82 struct property *prop;
83 const char *function, *group;
84 int ret, index = 0, count = 0;
85
86 /* calculate number of maps required */
87 for_each_child_of_node(np_config, np) {
88 ret = of_property_read_string(np, "sirf,function", &function);
89 if (ret < 0)
90 return ret;
91
92 ret = of_property_count_strings(np, "sirf,pins");
93 if (ret < 0)
94 return ret;
95
96 count += ret;
97 }
98
99 if (!count) {
100 dev_err(spmx->dev, "No child nodes passed via DT\n");
101 return -ENODEV;
102 }
103
104 *map = kzalloc(sizeof(**map) * count, GFP_KERNEL);
105 if (!*map)
106 return -ENOMEM;
107
108 for_each_child_of_node(np_config, np) {
109 of_property_read_string(np, "sirf,function", &function);
110 of_property_for_each_string(np, "sirf,pins", prop, group) {
111 (*map)[index].type = PIN_MAP_TYPE_MUX_GROUP;
112 (*map)[index].data.mux.group = group;
113 (*map)[index].data.mux.function = function;
114 index++;
115 }
116 }
117
118 *num_maps = count;
119
120 return 0;
121}
122
123static void sirfsoc_dt_free_map(struct pinctrl_dev *pctldev,
124 struct pinctrl_map *map, unsigned num_maps)
125{
126 kfree(map);
127}
128
129static struct pinctrl_ops sirfsoc_pctrl_ops = {
130 .get_groups_count = sirfsoc_get_groups_count,
131 .get_group_name = sirfsoc_get_group_name,
132 .get_group_pins = sirfsoc_get_group_pins,
133 .pin_dbg_show = sirfsoc_pin_dbg_show,
134 .dt_node_to_map = sirfsoc_dt_node_to_map,
135 .dt_free_map = sirfsoc_dt_free_map,
136};
137
138static struct sirfsoc_pmx_func *sirfsoc_pmx_functions;
139static int sirfsoc_pmxfunc_cnt;
140
141static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx, unsigned selector,
142 bool enable)
143{
144 int i;
145 const struct sirfsoc_padmux *mux = sirfsoc_pmx_functions[selector].padmux;
146 const struct sirfsoc_muxmask *mask = mux->muxmask;
147
148 for (i = 0; i < mux->muxmask_counts; i++) {
149 u32 muxval;
150 if (!spmx->is_marco) {
151 muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
152 if (enable)
153 muxval = muxval & ~mask[i].mask;
154 else
155 muxval = muxval | mask[i].mask;
156 writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
157 } else {
158 if (enable)
159 writel(mask[i].mask, spmx->gpio_virtbase +
160 SIRFSOC_GPIO_PAD_EN_CLR(mask[i].group));
161 else
162 writel(mask[i].mask, spmx->gpio_virtbase +
163 SIRFSOC_GPIO_PAD_EN(mask[i].group));
164 }
165 }
166
167 if (mux->funcmask && enable) {
168 u32 func_en_val;
169 func_en_val =
170 readl(spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
171 func_en_val =
172 (func_en_val & ~mux->funcmask) | (mux->
173 funcval);
174 writel(func_en_val, spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
175 }
176}
177
178static int sirfsoc_pinmux_enable(struct pinctrl_dev *pmxdev, unsigned selector,
179 unsigned group)
180{
181 struct sirfsoc_pmx *spmx;
182
183 spmx = pinctrl_dev_get_drvdata(pmxdev);
184 sirfsoc_pinmux_endisable(spmx, selector, true);
185
186 return 0;
187}
188
189static void sirfsoc_pinmux_disable(struct pinctrl_dev *pmxdev, unsigned selector,
190 unsigned group)
191{
192 struct sirfsoc_pmx *spmx;
193
194 spmx = pinctrl_dev_get_drvdata(pmxdev);
195 sirfsoc_pinmux_endisable(spmx, selector, false);
196}
197
198static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
199{
200 return sirfsoc_pmxfunc_cnt;
201}
202
203static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
204 unsigned selector)
205{
206 return sirfsoc_pmx_functions[selector].name;
207}
208
209static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
210 const char * const **groups,
211 unsigned * const num_groups)
212{
213 *groups = sirfsoc_pmx_functions[selector].groups;
214 *num_groups = sirfsoc_pmx_functions[selector].num_groups;
215 return 0;
216}
217
218static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
219 struct pinctrl_gpio_range *range, unsigned offset)
220{
221 struct sirfsoc_pmx *spmx;
222
223 int group = range->id;
224
225 u32 muxval;
226
227 spmx = pinctrl_dev_get_drvdata(pmxdev);
228
229 if (!spmx->is_marco) {
230 muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
231 muxval = muxval | (1 << (offset - range->pin_base));
232 writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
233 } else {
234 writel(1 << (offset - range->pin_base), spmx->gpio_virtbase +
235 SIRFSOC_GPIO_PAD_EN(group));
236 }
237
238 return 0;
239}
240
241static struct pinmux_ops sirfsoc_pinmux_ops = {
242 .enable = sirfsoc_pinmux_enable,
243 .disable = sirfsoc_pinmux_disable,
244 .get_functions_count = sirfsoc_pinmux_get_funcs_count,
245 .get_function_name = sirfsoc_pinmux_get_func_name,
246 .get_function_groups = sirfsoc_pinmux_get_groups,
247 .gpio_request_enable = sirfsoc_pinmux_request_gpio,
248};
249
250static struct pinctrl_desc sirfsoc_pinmux_desc = {
251 .name = DRIVER_NAME,
252 .pctlops = &sirfsoc_pctrl_ops,
253 .pmxops = &sirfsoc_pinmux_ops,
254 .owner = THIS_MODULE,
255};
256
257/*
258 * Todo: bind irq_chip to every pinctrl_gpio_range
259 */
260static struct pinctrl_gpio_range sirfsoc_gpio_ranges[] = {
261 {
262 .name = "sirfsoc-gpio*",
263 .id = 0,
264 .base = 0,
265 .pin_base = 0,
266 .npins = 32,
267 }, {
268 .name = "sirfsoc-gpio*",
269 .id = 1,
270 .base = 32,
271 .pin_base = 32,
272 .npins = 32,
273 }, {
274 .name = "sirfsoc-gpio*",
275 .id = 2,
276 .base = 64,
277 .pin_base = 64,
278 .npins = 32,
279 }, {
280 .name = "sirfsoc-gpio*",
281 .id = 3,
282 .base = 96,
283 .pin_base = 96,
284 .npins = 19,
285 },
286};
287
288static void __iomem *sirfsoc_rsc_of_iomap(void)
289{
290 const struct of_device_id rsc_ids[] = {
291 { .compatible = "sirf,prima2-rsc" },
292 { .compatible = "sirf,marco-rsc" },
293 {}
294 };
295 struct device_node *np;
296
297 np = of_find_matching_node(NULL, rsc_ids);
298 if (!np)
299 panic("unable to find compatible rsc node in dtb\n");
300
301 return of_iomap(np, 0);
302}
303
304static int sirfsoc_gpio_of_xlate(struct gpio_chip *gc,
305 const struct of_phandle_args *gpiospec,
306 u32 *flags)
307{
308 if (gpiospec->args[0] > SIRFSOC_GPIO_NO_OF_BANKS * SIRFSOC_GPIO_BANK_SIZE)
309 return -EINVAL;
310
311 if (gc != &sgpio_bank[gpiospec->args[0] / SIRFSOC_GPIO_BANK_SIZE].chip.gc)
312 return -EINVAL;
313
314 if (flags)
315 *flags = gpiospec->args[1];
316
317 return gpiospec->args[0] % SIRFSOC_GPIO_BANK_SIZE;
318}
319
320static const struct of_device_id pinmux_ids[] = {
321 { .compatible = "sirf,prima2-pinctrl", .data = &prima2_pinctrl_data, },
322 { .compatible = "sirf,atlas6-pinctrl", .data = &atlas6_pinctrl_data, },
323 { .compatible = "sirf,marco-pinctrl", .data = &prima2_pinctrl_data, },
324 {}
325};
326
327static int sirfsoc_pinmux_probe(struct platform_device *pdev)
328{
329 int ret;
330 struct sirfsoc_pmx *spmx;
331 struct device_node *np = pdev->dev.of_node;
332 const struct sirfsoc_pinctrl_data *pdata;
333 int i;
334
335 /* Create state holders etc for this driver */
336 spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
337 if (!spmx)
338 return -ENOMEM;
339
340 spmx->dev = &pdev->dev;
341
342 platform_set_drvdata(pdev, spmx);
343
344 spmx->gpio_virtbase = of_iomap(np, 0);
345 if (!spmx->gpio_virtbase) {
346 dev_err(&pdev->dev, "can't map gpio registers\n");
347 return -ENOMEM;
348 }
349
350 spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
351 if (!spmx->rsc_virtbase) {
352 ret = -ENOMEM;
353 dev_err(&pdev->dev, "can't map rsc registers\n");
354 goto out_no_rsc_remap;
355 }
356
357 if (of_device_is_compatible(np, "sirf,marco-pinctrl"))
358 spmx->is_marco = 1;
359
360 pdata = of_match_node(pinmux_ids, np)->data;
361 sirfsoc_pin_groups = pdata->grps;
362 sirfsoc_pingrp_cnt = pdata->grps_cnt;
363 sirfsoc_pmx_functions = pdata->funcs;
364 sirfsoc_pmxfunc_cnt = pdata->funcs_cnt;
365 sirfsoc_pinmux_desc.pins = pdata->pads;
366 sirfsoc_pinmux_desc.npins = pdata->pads_cnt;
367
368
369 /* Now register the pin controller and all pins it handles */
370 spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
371 if (!spmx->pmx) {
372 dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
373 ret = -EINVAL;
374 goto out_no_pmx;
375 }
376
377 for (i = 0; i < ARRAY_SIZE(sirfsoc_gpio_ranges); i++) {
378 sirfsoc_gpio_ranges[i].gc = &sgpio_bank[i].chip.gc;
379 pinctrl_add_gpio_range(spmx->pmx, &sirfsoc_gpio_ranges[i]);
380 }
381
382 dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
383
384 return 0;
385
386out_no_pmx:
387 iounmap(spmx->rsc_virtbase);
388out_no_rsc_remap:
389 iounmap(spmx->gpio_virtbase);
390 return ret;
391}
392
393static struct platform_driver sirfsoc_pinmux_driver = {
394 .driver = {
395 .name = DRIVER_NAME,
396 .owner = THIS_MODULE,
397 .of_match_table = pinmux_ids,
398 },
399 .probe = sirfsoc_pinmux_probe,
400};
401
402static int __init sirfsoc_pinmux_init(void)
403{
404 return platform_driver_register(&sirfsoc_pinmux_driver);
405}
406arch_initcall(sirfsoc_pinmux_init);
407
408static inline int sirfsoc_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
409{
410 struct sirfsoc_gpio_bank *bank = container_of(to_of_mm_gpio_chip(chip),
411 struct sirfsoc_gpio_bank, chip);
412
413 return irq_create_mapping(bank->domain, offset);
414}
415
416static inline int sirfsoc_gpio_to_offset(unsigned int gpio)
417{
418 return gpio % SIRFSOC_GPIO_BANK_SIZE;
419}
420
421static inline struct sirfsoc_gpio_bank *sirfsoc_gpio_to_bank(unsigned int gpio)
422{
423 return &sgpio_bank[gpio / SIRFSOC_GPIO_BANK_SIZE];
424}
425
426static inline struct sirfsoc_gpio_bank *sirfsoc_irqchip_to_bank(struct gpio_chip *chip)
427{
428 return container_of(to_of_mm_gpio_chip(chip), struct sirfsoc_gpio_bank, chip);
429}
430
431static void sirfsoc_gpio_irq_ack(struct irq_data *d)
432{
433 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
434 int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
435 u32 val, offset;
436 unsigned long flags;
437
438 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
439
440 spin_lock_irqsave(&sgpio_lock, flags);
441
442 val = readl(bank->chip.regs + offset);
443
444 writel(val, bank->chip.regs + offset);
445
446 spin_unlock_irqrestore(&sgpio_lock, flags);
447}
448
449static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_bank *bank, int idx)
450{
451 u32 val, offset;
452 unsigned long flags;
453
454 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
455
456 spin_lock_irqsave(&sgpio_lock, flags);
457
458 val = readl(bank->chip.regs + offset);
459 val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
460 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
461 writel(val, bank->chip.regs + offset);
462
463 spin_unlock_irqrestore(&sgpio_lock, flags);
464}
465
466static void sirfsoc_gpio_irq_mask(struct irq_data *d)
467{
468 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
469
470 __sirfsoc_gpio_irq_mask(bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
471}
472
473static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
474{
475 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
476 int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
477 u32 val, offset;
478 unsigned long flags;
479
480 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
481
482 spin_lock_irqsave(&sgpio_lock, flags);
483
484 val = readl(bank->chip.regs + offset);
485 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
486 val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
487 writel(val, bank->chip.regs + offset);
488
489 spin_unlock_irqrestore(&sgpio_lock, flags);
490}
491
492static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
493{
494 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
495 int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
496 u32 val, offset;
497 unsigned long flags;
498
499 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
500
501 spin_lock_irqsave(&sgpio_lock, flags);
502
503 val = readl(bank->chip.regs + offset);
504 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
505
506 switch (type) {
507 case IRQ_TYPE_NONE:
508 break;
509 case IRQ_TYPE_EDGE_RISING:
510 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
511 val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
512 break;
513 case IRQ_TYPE_EDGE_FALLING:
514 val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
515 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
516 break;
517 case IRQ_TYPE_EDGE_BOTH:
518 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
519 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
520 break;
521 case IRQ_TYPE_LEVEL_LOW:
522 val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
523 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
524 break;
525 case IRQ_TYPE_LEVEL_HIGH:
526 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
527 val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
528 break;
529 }
530
531 writel(val, bank->chip.regs + offset);
532
533 spin_unlock_irqrestore(&sgpio_lock, flags);
534
535 return 0;
536}
537
538static struct irq_chip sirfsoc_irq_chip = {
539 .name = "sirf-gpio-irq",
540 .irq_ack = sirfsoc_gpio_irq_ack,
541 .irq_mask = sirfsoc_gpio_irq_mask,
542 .irq_unmask = sirfsoc_gpio_irq_unmask,
543 .irq_set_type = sirfsoc_gpio_irq_type,
544};
545
546static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
547{
548 struct sirfsoc_gpio_bank *bank = irq_get_handler_data(irq);
549 u32 status, ctrl;
550 int idx = 0;
551 struct irq_chip *chip = irq_get_chip(irq);
552
553 chained_irq_enter(chip, desc);
554
555 status = readl(bank->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
556 if (!status) {
557 printk(KERN_WARNING
558 "%s: gpio id %d status %#x no interrupt is flaged\n",
559 __func__, bank->id, status);
560 handle_bad_irq(irq, desc);
561 return;
562 }
563
564 while (status) {
565 ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
566
567 /*
568 * Here we must check whether the corresponding GPIO's interrupt
569 * has been enabled, otherwise just skip it
570 */
571 if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
572 pr_debug("%s: gpio id %d idx %d happens\n",
573 __func__, bank->id, idx);
574 generic_handle_irq(irq_find_mapping(bank->domain, idx));
575 }
576
577 idx++;
578 status = status >> 1;
579 }
580
581 chained_irq_exit(chip, desc);
582}
583
584static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_bank *bank, unsigned ctrl_offset)
585{
586 u32 val;
587
588 val = readl(bank->chip.regs + ctrl_offset);
589 val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
590 writel(val, bank->chip.regs + ctrl_offset);
591}
592
593static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
594{
595 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
596 unsigned long flags;
597
598 if (pinctrl_request_gpio(chip->base + offset))
599 return -ENODEV;
600
601 spin_lock_irqsave(&bank->lock, flags);
602
603 /*
604 * default status:
605 * set direction as input and mask irq
606 */
607 sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
608 __sirfsoc_gpio_irq_mask(bank, offset);
609
610 spin_unlock_irqrestore(&bank->lock, flags);
611
612 return 0;
613}
614
615static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
616{
617 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
618 unsigned long flags;
619
620 spin_lock_irqsave(&bank->lock, flags);
621
622 __sirfsoc_gpio_irq_mask(bank, offset);
623 sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
624
625 spin_unlock_irqrestore(&bank->lock, flags);
626
627 pinctrl_free_gpio(chip->base + offset);
628}
629
630static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
631{
632 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
633 int idx = sirfsoc_gpio_to_offset(gpio);
634 unsigned long flags;
635 unsigned offset;
636
637 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
638
639 spin_lock_irqsave(&bank->lock, flags);
640
641 sirfsoc_gpio_set_input(bank, offset);
642
643 spin_unlock_irqrestore(&bank->lock, flags);
644
645 return 0;
646}
647
648static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_bank *bank, unsigned offset,
649 int value)
650{
651 u32 out_ctrl;
652 unsigned long flags;
653
654 spin_lock_irqsave(&bank->lock, flags);
655
656 out_ctrl = readl(bank->chip.regs + offset);
657 if (value)
658 out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
659 else
660 out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
661
662 out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
663 out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
664 writel(out_ctrl, bank->chip.regs + offset);
665
666 spin_unlock_irqrestore(&bank->lock, flags);
667}
668
669static int sirfsoc_gpio_direction_output(struct gpio_chip *chip, unsigned gpio, int value)
670{
671 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
672 int idx = sirfsoc_gpio_to_offset(gpio);
673 u32 offset;
674 unsigned long flags;
675
676 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
677
678 spin_lock_irqsave(&sgpio_lock, flags);
679
680 sirfsoc_gpio_set_output(bank, offset, value);
681
682 spin_unlock_irqrestore(&sgpio_lock, flags);
683
684 return 0;
685}
686
687static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
688{
689 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
690 u32 val;
691 unsigned long flags;
692
693 spin_lock_irqsave(&bank->lock, flags);
694
695 val = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
696
697 spin_unlock_irqrestore(&bank->lock, flags);
698
699 return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
700}
701
702static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
703 int value)
704{
705 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
706 u32 ctrl;
707 unsigned long flags;
708
709 spin_lock_irqsave(&bank->lock, flags);
710
711 ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
712 if (value)
713 ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
714 else
715 ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
716 writel(ctrl, bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
717
718 spin_unlock_irqrestore(&bank->lock, flags);
719}
720
721static int sirfsoc_gpio_irq_map(struct irq_domain *d, unsigned int irq,
722 irq_hw_number_t hwirq)
723{
724 struct sirfsoc_gpio_bank *bank = d->host_data;
725
726 if (!bank)
727 return -EINVAL;
728
729 irq_set_chip(irq, &sirfsoc_irq_chip);
730 irq_set_handler(irq, handle_level_irq);
731 irq_set_chip_data(irq, bank);
732 set_irq_flags(irq, IRQF_VALID);
733
734 return 0;
735}
736
737static const struct irq_domain_ops sirfsoc_gpio_irq_simple_ops = {
738 .map = sirfsoc_gpio_irq_map,
739 .xlate = irq_domain_xlate_twocell,
740};
741
742static void sirfsoc_gpio_set_pullup(const u32 *pullups)
743{
744 int i, n;
745 const unsigned long *p = (const unsigned long *)pullups;
746
747 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
748 for_each_set_bit(n, p + i, BITS_PER_LONG) {
749 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
750 u32 val = readl(sgpio_bank[i].chip.regs + offset);
751 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
752 val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
753 writel(val, sgpio_bank[i].chip.regs + offset);
754 }
755 }
756}
757
758static void sirfsoc_gpio_set_pulldown(const u32 *pulldowns)
759{
760 int i, n;
761 const unsigned long *p = (const unsigned long *)pulldowns;
762
763 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
764 for_each_set_bit(n, p + i, BITS_PER_LONG) {
765 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
766 u32 val = readl(sgpio_bank[i].chip.regs + offset);
767 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
768 val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
769 writel(val, sgpio_bank[i].chip.regs + offset);
770 }
771 }
772}
773
774static int sirfsoc_gpio_probe(struct device_node *np)
775{
776 int i, err = 0;
777 struct sirfsoc_gpio_bank *bank;
778 void *regs;
779 struct platform_device *pdev;
780 bool is_marco = false;
781
782 u32 pullups[SIRFSOC_GPIO_NO_OF_BANKS], pulldowns[SIRFSOC_GPIO_NO_OF_BANKS];
783
784 pdev = of_find_device_by_node(np);
785 if (!pdev)
786 return -ENODEV;
787
788 regs = of_iomap(np, 0);
789 if (!regs)
790 return -ENOMEM;
791
792 if (of_device_is_compatible(np, "sirf,marco-pinctrl"))
793 is_marco = 1;
794
795 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
796 bank = &sgpio_bank[i];
797 spin_lock_init(&bank->lock);
798 bank->chip.gc.request = sirfsoc_gpio_request;
799 bank->chip.gc.free = sirfsoc_gpio_free;
800 bank->chip.gc.direction_input = sirfsoc_gpio_direction_input;
801 bank->chip.gc.get = sirfsoc_gpio_get_value;
802 bank->chip.gc.direction_output = sirfsoc_gpio_direction_output;
803 bank->chip.gc.set = sirfsoc_gpio_set_value;
804 bank->chip.gc.to_irq = sirfsoc_gpio_to_irq;
805 bank->chip.gc.base = i * SIRFSOC_GPIO_BANK_SIZE;
806 bank->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE;
807 bank->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
808 bank->chip.gc.of_node = np;
809 bank->chip.gc.of_xlate = sirfsoc_gpio_of_xlate;
810 bank->chip.gc.of_gpio_n_cells = 2;
811 bank->chip.regs = regs;
812 bank->id = i;
813 bank->is_marco = is_marco;
814 bank->parent_irq = platform_get_irq(pdev, i);
815 if (bank->parent_irq < 0) {
816 err = bank->parent_irq;
817 goto out;
818 }
819
820 err = gpiochip_add(&bank->chip.gc);
821 if (err) {
822 pr_err("%s: error in probe function with status %d\n",
823 np->full_name, err);
824 goto out;
825 }
826
827 bank->domain = irq_domain_add_linear(np, SIRFSOC_GPIO_BANK_SIZE,
828 &sirfsoc_gpio_irq_simple_ops, bank);
829
830 if (!bank->domain) {
831 pr_err("%s: Failed to create irqdomain\n", np->full_name);
832 err = -ENOSYS;
833 goto out;
834 }
835
836 irq_set_chained_handler(bank->parent_irq, sirfsoc_gpio_handle_irq);
837 irq_set_handler_data(bank->parent_irq, bank);
838 }
839
840 if (!of_property_read_u32_array(np, "sirf,pullups", pullups,
841 SIRFSOC_GPIO_NO_OF_BANKS))
842 sirfsoc_gpio_set_pullup(pullups);
843
844 if (!of_property_read_u32_array(np, "sirf,pulldowns", pulldowns,
845 SIRFSOC_GPIO_NO_OF_BANKS))
846 sirfsoc_gpio_set_pulldown(pulldowns);
847
848 return 0;
849
850out:
851 iounmap(regs);
852 return err;
853}
854
855static int __init sirfsoc_gpio_init(void)
856{
857
858 struct device_node *np;
859
860 np = of_find_matching_node(NULL, pinmux_ids);
861
862 if (!np)
863 return -ENODEV;
864
865 return sirfsoc_gpio_probe(np);
866}
867subsys_initcall(sirfsoc_gpio_init);
868
869MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>, "
870 "Yuping Luo <yuping.luo@csr.com>, "
871 "Barry Song <baohua.song@csr.com>");
872MODULE_DESCRIPTION("SIRFSOC pin control driver");
873MODULE_LICENSE("GPL");