blob: e1b120574792a7f1e947c69cce20449aabdff06f [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030047
48#define mlx5_ib_dbg(dev, format, arg...) \
49pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
50 __LINE__, current->pid, ##arg)
51
52#define mlx5_ib_err(dev, format, arg...) \
53pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
54 __LINE__, current->pid, ##arg)
55
56#define mlx5_ib_warn(dev, format, arg...) \
57pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
58 __LINE__, current->pid, ##arg)
59
Matan Barakb368d7c2015-12-15 20:30:12 +020060#define field_avail(type, fld, sz) (offsetof(type, fld) + \
61 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020062#define MLX5_IB_DEFAULT_UIDX 0xffffff
63#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020064
Eli Cohene126ba92013-07-07 17:25:49 +030065enum {
66 MLX5_IB_MMAP_CMD_SHIFT = 8,
67 MLX5_IB_MMAP_CMD_MASK = 0xff,
68};
69
70enum mlx5_ib_mmap_cmd {
71 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020072 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030073 MLX5_IB_MMAP_WC_PAGE = 2,
74 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020075 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
76 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030077};
78
79enum {
80 MLX5_RES_SCAT_DATA32_CQE = 0x1,
81 MLX5_RES_SCAT_DATA64_CQE = 0x2,
82 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
83 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
84};
85
86enum mlx5_ib_latency_class {
87 MLX5_IB_LATENCY_CLASS_LOW,
88 MLX5_IB_LATENCY_CLASS_MEDIUM,
89 MLX5_IB_LATENCY_CLASS_HIGH,
90 MLX5_IB_LATENCY_CLASS_FAST_PATH
91};
92
93enum mlx5_ib_mad_ifc_flags {
94 MLX5_MAD_IFC_IGNORE_MKEY = 1,
95 MLX5_MAD_IFC_IGNORE_BKEY = 2,
96 MLX5_MAD_IFC_NET_VIEW = 4,
97};
98
Leon Romanovsky051f2632015-12-20 12:16:11 +020099enum {
100 MLX5_CROSS_CHANNEL_UUAR = 0,
101};
102
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200103enum {
104 MLX5_CQE_VERSION_V0,
105 MLX5_CQE_VERSION_V1,
106};
107
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300108struct mlx5_ib_vma_private_data {
109 struct list_head list;
110 struct vm_area_struct *vma;
111};
112
Eli Cohene126ba92013-07-07 17:25:49 +0300113struct mlx5_ib_ucontext {
114 struct ib_ucontext ibucontext;
115 struct list_head db_page_list;
116
117 /* protect doorbell record alloc/free
118 */
119 struct mutex db_page_mutex;
120 struct mlx5_uuar_info uuari;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200121 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200122 /* Transport Domain number */
123 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300124 struct list_head vma_private_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300125};
126
127static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
128{
129 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
130}
131
132struct mlx5_ib_pd {
133 struct ib_pd ibpd;
134 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300135};
136
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200137#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200138#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200139#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
140#error "Invalid number of bypass priorities"
141#endif
142#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
143
144#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300145#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200146struct mlx5_ib_flow_prio {
147 struct mlx5_flow_table *flow_table;
148 unsigned int refcount;
149};
150
151struct mlx5_ib_flow_handler {
152 struct list_head list;
153 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300154 struct mlx5_ib_flow_prio *prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200155 struct mlx5_flow_rule *rule;
156};
157
158struct mlx5_ib_flow_db {
159 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300160 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200161 /* Protect flow steering bypass flow tables
162 * when add/del flow rules.
163 * only single add/removal of flow steering rule could be done
164 * simultaneously.
165 */
166 struct mutex lock;
167};
168
Eli Cohene126ba92013-07-07 17:25:49 +0300169/* Use macros here so that don't have to duplicate
170 * enum ib_send_flags and enum ib_qp_type for low-level driver
171 */
172
173#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
Haggai Eran968e78d2014-12-11 17:04:11 +0200174#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
175#define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
Noa Osherovich56e11d62016-02-29 16:46:51 +0200176
177#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
178#define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
179#define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
180
Eli Cohene126ba92013-07-07 17:25:49 +0300181#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200182/*
183 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
184 * creates the actual hardware QP.
185 */
186#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300187#define MLX5_IB_WR_UMR IB_WR_RESERVED1
188
Haggai Eranb11a4f92016-02-29 15:45:03 +0200189/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
190 *
191 * These flags are intended for internal use by the mlx5_ib driver, and they
192 * rely on the range reserved for that use in the ib_qp_create_flags enum.
193 */
194
195/* Create a UD QP whose source QP number is 1 */
196static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
197{
198 return IB_QP_CREATE_RESERVED_START;
199}
200
Eli Cohene126ba92013-07-07 17:25:49 +0300201struct wr_list {
202 u16 opcode;
203 u16 next;
204};
205
206struct mlx5_ib_wq {
207 u64 *wrid;
208 u32 *wr_data;
209 struct wr_list *w_list;
210 unsigned *wqe_head;
211 u16 unsig_count;
212
213 /* serialize post to the work queue
214 */
215 spinlock_t lock;
216 int wqe_cnt;
217 int max_post;
218 int max_gs;
219 int offset;
220 int wqe_shift;
221 unsigned head;
222 unsigned tail;
223 u16 cur_post;
224 u16 last_poll;
225 void *qend;
226};
227
Yishai Hadas79b20a62016-05-23 15:20:50 +0300228struct mlx5_ib_rwq {
229 struct ib_wq ibwq;
230 u32 rqn;
231 u32 rq_num_pas;
232 u32 log_rq_stride;
233 u32 log_rq_size;
234 u32 rq_page_offset;
235 u32 log_page_size;
236 struct ib_umem *umem;
237 size_t buf_size;
238 unsigned int page_shift;
239 int create_type;
240 struct mlx5_db db;
241 u32 user_index;
242 u32 wqe_count;
243 u32 wqe_shift;
244 int wq_sig;
245};
246
Eli Cohene126ba92013-07-07 17:25:49 +0300247enum {
248 MLX5_QP_USER,
249 MLX5_QP_KERNEL,
250 MLX5_QP_EMPTY
251};
252
Yishai Hadas79b20a62016-05-23 15:20:50 +0300253enum {
254 MLX5_WQ_USER,
255 MLX5_WQ_KERNEL
256};
257
Yishai Hadasc5f90922016-05-23 15:20:53 +0300258struct mlx5_ib_rwq_ind_table {
259 struct ib_rwq_ind_table ib_rwq_ind_tbl;
260 u32 rqtn;
261};
262
Haggai Eran6aec21f2014-12-11 17:04:23 +0200263/*
264 * Connect-IB can trigger up to four concurrent pagefaults
265 * per-QP.
266 */
267enum mlx5_ib_pagefault_context {
268 MLX5_IB_PAGEFAULT_RESPONDER_READ,
269 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
270 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
271 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
272 MLX5_IB_PAGEFAULT_CONTEXTS
273};
274
275static inline enum mlx5_ib_pagefault_context
276 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
277{
278 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
279}
280
281struct mlx5_ib_pfault {
282 struct work_struct work;
283 struct mlx5_pagefault mpfault;
284};
285
majd@mellanox.com19098df2016-01-14 19:13:03 +0200286struct mlx5_ib_ubuffer {
287 struct ib_umem *umem;
288 int buf_size;
289 u64 buf_addr;
290};
291
292struct mlx5_ib_qp_base {
293 struct mlx5_ib_qp *container_mibqp;
294 struct mlx5_core_qp mqp;
295 struct mlx5_ib_ubuffer ubuffer;
296};
297
298struct mlx5_ib_qp_trans {
299 struct mlx5_ib_qp_base base;
300 u16 xrcdn;
301 u8 alt_port;
302 u8 atomic_rd_en;
303 u8 resp_depth;
304};
305
Yishai Hadas28d61372016-05-23 15:20:56 +0300306struct mlx5_ib_rss_qp {
307 u32 tirn;
308};
309
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200310struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200311 struct mlx5_ib_qp_base base;
312 struct mlx5_ib_wq *rq;
313 struct mlx5_ib_ubuffer ubuffer;
314 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200315 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200316 u8 state;
317};
318
319struct mlx5_ib_sq {
320 struct mlx5_ib_qp_base base;
321 struct mlx5_ib_wq *sq;
322 struct mlx5_ib_ubuffer ubuffer;
323 struct mlx5_db *doorbell;
324 u32 tisn;
325 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200326};
327
328struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200329 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200330 struct mlx5_ib_rq rq;
331};
332
Eli Cohene126ba92013-07-07 17:25:49 +0300333struct mlx5_ib_qp {
334 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200335 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200336 struct mlx5_ib_qp_trans trans_qp;
337 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300338 struct mlx5_ib_rss_qp rss_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200339 };
Eli Cohene126ba92013-07-07 17:25:49 +0300340 struct mlx5_buf buf;
341
342 struct mlx5_db db;
343 struct mlx5_ib_wq rq;
344
Eli Cohene126ba92013-07-07 17:25:49 +0300345 u8 sq_signal_bits;
346 u8 fm_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300347 struct mlx5_ib_wq sq;
348
Eli Cohene126ba92013-07-07 17:25:49 +0300349 /* serialize qp state modifications
350 */
351 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300352 u32 flags;
353 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300354 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300355 int wq_sig;
356 int scat_cqe;
357 int max_inline_data;
358 struct mlx5_bf *bf;
359 int has_rq;
360
361 /* only for user space QPs. For kernel
362 * we have it from the bf object
363 */
364 int uuarn;
365
366 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200367
368 /* Store signature errors */
369 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200370
371#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
372 /*
373 * A flag that is true for QP's that are in a state that doesn't
374 * allow page faults, and shouldn't schedule any more faults.
375 */
376 int disable_page_faults;
377 /*
378 * The disable_page_faults_lock protects a QP's disable_page_faults
379 * field, allowing for a thread to atomically check whether the QP
380 * allows page faults, and if so schedule a page fault.
381 */
382 spinlock_t disable_page_faults_lock;
383 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
384#endif
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300385 struct list_head qps_list;
386 struct list_head cq_recv_list;
387 struct list_head cq_send_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300388};
389
390struct mlx5_ib_cq_buf {
391 struct mlx5_buf buf;
392 struct ib_umem *umem;
393 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200394 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300395};
396
397enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200398 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
399 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
400 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
401 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
402 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
403 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200404 /* QP uses 1 as its source QP number */
405 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300406 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Eli Cohene126ba92013-07-07 17:25:49 +0300407};
408
Haggai Eran968e78d2014-12-11 17:04:11 +0200409struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100410 struct ib_send_wr wr;
Haggai Eran968e78d2014-12-11 17:04:11 +0200411 union {
412 u64 virt_addr;
413 u64 offset;
414 } target;
415 struct ib_pd *pd;
416 unsigned int page_shift;
417 unsigned int npages;
418 u32 length;
419 int access_flags;
420 u32 mkey;
421};
422
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100423static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
424{
425 return container_of(wr, struct mlx5_umr_wr, wr);
426}
427
Eli Cohene126ba92013-07-07 17:25:49 +0300428struct mlx5_shared_mr_info {
429 int mr_id;
430 struct ib_umem *umem;
431};
432
433struct mlx5_ib_cq {
434 struct ib_cq ibcq;
435 struct mlx5_core_cq mcq;
436 struct mlx5_ib_cq_buf buf;
437 struct mlx5_db db;
438
439 /* serialize access to the CQ
440 */
441 spinlock_t lock;
442
443 /* protect resize cq
444 */
445 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200446 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300447 struct ib_umem *resize_umem;
448 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300449 struct list_head list_send_qp;
450 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200451 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200452 struct list_head wc_list;
453 enum ib_cq_notify_flags notify_flags;
454 struct work_struct notify_work;
455};
456
457struct mlx5_ib_wc {
458 struct ib_wc wc;
459 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300460};
461
462struct mlx5_ib_srq {
463 struct ib_srq ibsrq;
464 struct mlx5_core_srq msrq;
465 struct mlx5_buf buf;
466 struct mlx5_db db;
467 u64 *wrid;
468 /* protect SRQ hanlding
469 */
470 spinlock_t lock;
471 int head;
472 int tail;
473 u16 wqe_ctr;
474 struct ib_umem *umem;
475 /* serialize arming a SRQ
476 */
477 struct mutex mutex;
478 int wq_sig;
479};
480
481struct mlx5_ib_xrcd {
482 struct ib_xrcd ibxrcd;
483 u32 xrcdn;
484};
485
Haggai Erancc149f752014-12-11 17:04:21 +0200486enum mlx5_ib_mtt_access_flags {
487 MLX5_IB_MTT_READ = (1 << 0),
488 MLX5_IB_MTT_WRITE = (1 << 1),
489};
490
491#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
492
Eli Cohene126ba92013-07-07 17:25:49 +0300493struct mlx5_ib_mr {
494 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300495 void *descs;
496 dma_addr_t desc_map;
497 int ndescs;
498 int max_descs;
499 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200500 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200501 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300502 struct ib_umem *umem;
503 struct mlx5_shared_mr_info *smr_info;
504 struct list_head list;
505 int order;
506 int umred;
Eli Cohene126ba92013-07-07 17:25:49 +0300507 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300508 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300509 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200510 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200511 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300512 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200513 int access_flags; /* Needed for rereg MR */
Eli Cohene126ba92013-07-07 17:25:49 +0300514};
515
Matan Barakd2370e02016-02-29 18:05:30 +0200516struct mlx5_ib_mw {
517 struct ib_mw ibmw;
518 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300519};
520
Shachar Raindela74d2412014-05-22 14:50:12 +0300521struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100522 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300523 enum ib_wc_status status;
524 struct completion done;
525};
526
Eli Cohene126ba92013-07-07 17:25:49 +0300527struct umr_common {
528 struct ib_pd *pd;
529 struct ib_cq *cq;
530 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300531 /* control access to UMR QP
532 */
533 struct semaphore sem;
534};
535
536enum {
537 MLX5_FMR_INVALID,
538 MLX5_FMR_VALID,
539 MLX5_FMR_BUSY,
540};
541
Eli Cohene126ba92013-07-07 17:25:49 +0300542struct mlx5_cache_ent {
543 struct list_head head;
544 /* sync access to the cahce entry
545 */
546 spinlock_t lock;
547
548
549 struct dentry *dir;
550 char name[4];
551 u32 order;
552 u32 size;
553 u32 cur;
554 u32 miss;
555 u32 limit;
556
557 struct dentry *fsize;
558 struct dentry *fcur;
559 struct dentry *fmiss;
560 struct dentry *flimit;
561
562 struct mlx5_ib_dev *dev;
563 struct work_struct work;
564 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300565 int pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300566};
567
568struct mlx5_mr_cache {
569 struct workqueue_struct *wq;
570 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
571 int stopped;
572 struct dentry *root;
573 unsigned long last_add;
574};
575
Haggai Erand16e91d2016-02-29 15:45:05 +0200576struct mlx5_ib_gsi_qp;
577
578struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200579 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200580 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200581 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200582};
583
Eli Cohene126ba92013-07-07 17:25:49 +0300584struct mlx5_ib_resources {
585 struct ib_cq *c0;
586 struct ib_xrcd *x0;
587 struct ib_xrcd *x1;
588 struct ib_pd *p0;
589 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300590 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200591 struct mlx5_ib_port_resources ports[2];
592 /* Protects changes to the port resources */
593 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300594};
595
Mark Bloch0837e862016-06-17 15:10:55 +0300596struct mlx5_ib_port {
597 u16 q_cnt_id;
598};
599
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200600struct mlx5_roce {
601 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
602 * netdev pointer
603 */
604 rwlock_t netdev_lock;
605 struct net_device *netdev;
606 struct notifier_block nb;
607};
608
Eli Cohene126ba92013-07-07 17:25:49 +0300609struct mlx5_ib_dev {
610 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300611 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200612 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300613 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300614 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300615 /* serialize update of capability mask
616 */
617 struct mutex cap_mask_mutex;
618 bool ib_active;
619 struct umr_common umrc;
620 /* sync used page count stats
621 */
Eli Cohene126ba92013-07-07 17:25:49 +0300622 struct mlx5_ib_resources devr;
623 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300624 struct timer_list delay_timer;
625 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200626#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
627 struct ib_odp_caps odp_caps;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200628 /*
629 * Sleepable RCU that prevents destruction of MRs while they are still
630 * being used by a page fault handler.
631 */
632 struct srcu_struct mr_srcu;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200633#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200634 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300635 /* protect resources needed as part of reset flow */
636 spinlock_t reset_flow_resource_lock;
637 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300638 /* Array with num_ports elements */
639 struct mlx5_ib_port *port;
Eli Cohene126ba92013-07-07 17:25:49 +0300640};
641
642static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
643{
644 return container_of(mcq, struct mlx5_ib_cq, mcq);
645}
646
647static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
648{
649 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
650}
651
652static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
653{
654 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
655}
656
Eli Cohene126ba92013-07-07 17:25:49 +0300657static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
658{
659 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
660}
661
662static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
663{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200664 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300665}
666
Matan Baraka606b0f2016-02-29 18:05:28 +0200667static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200668{
Matan Baraka606b0f2016-02-29 18:05:28 +0200669 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200670}
671
Eli Cohene126ba92013-07-07 17:25:49 +0300672static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
673{
674 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
675}
676
677static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
678{
679 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
680}
681
682static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
683{
684 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
685}
686
Yishai Hadas79b20a62016-05-23 15:20:50 +0300687static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
688{
689 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
690}
691
Yishai Hadasc5f90922016-05-23 15:20:53 +0300692static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
693{
694 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
695}
696
Eli Cohene126ba92013-07-07 17:25:49 +0300697static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
698{
699 return container_of(msrq, struct mlx5_ib_srq, msrq);
700}
701
702static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
703{
704 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
705}
706
Matan Barakd2370e02016-02-29 18:05:30 +0200707static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
708{
709 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
710}
711
Eli Cohene126ba92013-07-07 17:25:49 +0300712struct mlx5_ib_ah {
713 struct ib_ah ibah;
714 struct mlx5_av av;
715};
716
717static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
718{
719 return container_of(ibah, struct mlx5_ib_ah, ibah);
720}
721
Eli Cohene126ba92013-07-07 17:25:49 +0300722int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
723 struct mlx5_db *db);
724void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
725void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
726void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
727void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
728int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400729 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
730 const void *in_mad, void *response_mad);
Eli Cohene126ba92013-07-07 17:25:49 +0300731struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
732int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
733int mlx5_ib_destroy_ah(struct ib_ah *ah);
734struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
735 struct ib_srq_init_attr *init_attr,
736 struct ib_udata *udata);
737int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
738 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
739int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
740int mlx5_ib_destroy_srq(struct ib_srq *srq);
741int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
742 struct ib_recv_wr **bad_wr);
743struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
744 struct ib_qp_init_attr *init_attr,
745 struct ib_udata *udata);
746int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
747 int attr_mask, struct ib_udata *udata);
748int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
749 struct ib_qp_init_attr *qp_init_attr);
750int mlx5_ib_destroy_qp(struct ib_qp *qp);
751int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
752 struct ib_send_wr **bad_wr);
753int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
754 struct ib_recv_wr **bad_wr);
755void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200756int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200757 void *buffer, u32 length,
758 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300759struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
760 const struct ib_cq_init_attr *attr,
761 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300762 struct ib_udata *udata);
763int mlx5_ib_destroy_cq(struct ib_cq *cq);
764int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
765int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
766int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
767int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
768struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
769struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
770 u64 virt_addr, int access_flags,
771 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200772struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
773 struct ib_udata *udata);
774int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Haggai Eran832a6b02014-12-11 17:04:22 +0200775int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
776 int npages, int zap);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200777int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
778 u64 length, u64 virt_addr, int access_flags,
779 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300780int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300781struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
782 enum ib_mr_type mr_type,
783 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200784int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700785 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300786int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400787 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400788 const struct ib_mad_hdr *in, size_t in_mad_size,
789 struct ib_mad_hdr *out, size_t *out_mad_size,
790 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300791struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
792 struct ib_ucontext *context,
793 struct ib_udata *udata);
794int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300795int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
796int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300797int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
798 struct ib_smp *out_mad);
799int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
800 __be64 *sys_image_guid);
801int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
802 u16 *max_pkeys);
803int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
804 u32 *vendor_id);
805int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
806int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
807int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
808 u16 *pkey);
809int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
810 union ib_gid *gid);
811int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
812 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300813int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
814 struct ib_port_attr *props);
815int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
816void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
817void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
818 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200819void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
820 int page_shift, size_t offset, size_t num_pages,
821 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300822void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200823 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300824void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
825int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
826int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
827int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
828int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200829int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
830 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +0300831struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
832 struct ib_wq_init_attr *init_attr,
833 struct ib_udata *udata);
834int mlx5_ib_destroy_wq(struct ib_wq *wq);
835int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
836 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +0300837struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
838 struct ib_rwq_ind_table_init_attr *init_attr,
839 struct ib_udata *udata);
840int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Eli Cohene126ba92013-07-07 17:25:49 +0300841
Haggai Eran8cdd3122014-12-11 17:04:20 +0200842#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Haggai Eran6aec21f2014-12-11 17:04:23 +0200843extern struct workqueue_struct *mlx5_ib_page_fault_wq;
844
Saeed Mahameed938fe832015-05-28 22:28:41 +0300845void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200846void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
847 struct mlx5_ib_pfault *pfault);
848void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
849int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
850void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
851int __init mlx5_ib_odp_init(void);
852void mlx5_ib_odp_cleanup(void);
853void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
854void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200855void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
856 unsigned long end);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200857#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300858static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200859{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300860 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200861}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200862
863static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
864static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
865static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
866static inline int mlx5_ib_odp_init(void) { return 0; }
867static inline void mlx5_ib_odp_cleanup(void) {}
868static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
869static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
870
Haggai Eran8cdd3122014-12-11 17:04:20 +0200871#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
872
Arnd Bergmann9967c702016-03-23 11:37:45 +0100873int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
874 u8 port, struct ifla_vf_info *info);
875int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
876 u8 port, int state);
877int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
878 u8 port, struct ifla_vf_stats *stats);
879int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
880 u64 guid, int type);
881
Achiad Shochat2811ba52015-12-23 18:47:24 +0200882__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
883 int index);
884
Haggai Erand16e91d2016-02-29 15:45:05 +0200885/* GSI QP helper functions */
886struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
887 struct ib_qp_init_attr *init_attr);
888int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
889int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
890 int attr_mask);
891int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
892 int qp_attr_mask,
893 struct ib_qp_init_attr *qp_init_attr);
894int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
895 struct ib_send_wr **bad_wr);
896int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
897 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +0200898void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +0200899
Haggai Eran25361e02016-02-29 15:45:08 +0200900int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
901
Eli Cohene126ba92013-07-07 17:25:49 +0300902static inline void init_query_mad(struct ib_smp *mad)
903{
904 mad->base_version = 1;
905 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
906 mad->class_version = 1;
907 mad->method = IB_MGMT_METHOD_GET;
908}
909
910static inline u8 convert_access(int acc)
911{
912 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
913 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
914 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
915 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
916 MLX5_PERM_LOCAL_READ;
917}
918
Sagi Grimbergb6364012015-09-02 22:23:04 +0300919static inline int is_qp1(enum ib_qp_type qp_type)
920{
Haggai Erand16e91d2016-02-29 15:45:05 +0200921 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +0300922}
923
Haggai Erancc149f752014-12-11 17:04:21 +0200924#define MLX5_MAX_UMR_SHIFT 16
925#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
926
Leon Romanovsky051f2632015-12-20 12:16:11 +0200927static inline u32 check_cq_create_flags(u32 flags)
928{
929 /*
930 * It returns non-zero value for unsupported CQ
931 * create flags, otherwise it returns zero.
932 */
Leon Romanovsky34356f62015-12-29 17:01:30 +0200933 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
934 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +0200935}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200936
937static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
938 u32 *user_index)
939{
940 if (cqe_version) {
941 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
942 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
943 return -EINVAL;
944 *user_index = cmd_uidx;
945 } else {
946 *user_index = MLX5_IB_DEFAULT_UIDX;
947 }
948
949 return 0;
950}
Eli Cohene126ba92013-07-07 17:25:49 +0300951#endif /* MLX5_IB_H */