blob: 31c5ddc08fc8373f3943ad4988064e1839c42f95 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparde294aedc2010-02-19 13:54:58 +00002 * Copyright (C) 2005 - 2010 ServerEngines
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Sathya Perla8788fdc2009-07-27 22:52:03 +000021static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000022{
Sathya Perla8788fdc2009-07-27 22:52:03 +000023 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000024 u32 val = 0;
25
26 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
27 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000028
29 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000030 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000031}
32
33/* To check if valid bit is set, check the entire word as we don't know
34 * the endianness of the data (old entry is host endian while a new entry is
35 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000036static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000037{
38 if (compl->flags != 0) {
39 compl->flags = le32_to_cpu(compl->flags);
40 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
41 return true;
42 } else {
43 return false;
44 }
45}
46
47/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000048static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000049{
50 compl->flags = 0;
51}
52
Sathya Perla8788fdc2009-07-27 22:52:03 +000053static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000054 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000055{
56 u16 compl_status, extd_status;
57
58 /* Just swap the status to host endian; mcc tag is opaquely copied
59 * from mcc_wrb */
60 be_dws_le_to_cpu(compl, 4);
61
62 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
63 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070064
65 if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
66 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
67 adapter->flash_status = compl_status;
68 complete(&adapter->flash_compl);
69 }
70
Sathya Perlab31c50a2009-09-17 10:30:13 -070071 if (compl_status == MCC_STATUS_SUCCESS) {
72 if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
73 struct be_cmd_resp_get_stats *resp =
Sathya Perla3abcded2010-10-03 22:12:27 -070074 adapter->stats_cmd.va;
Sathya Perlab31c50a2009-09-17 10:30:13 -070075 be_dws_le_to_cpu(&resp->hw_stats,
76 sizeof(resp->hw_stats));
77 netdev_stats_update(adapter);
Ajit Khaparde0fc48c32010-07-29 06:18:58 +000078 adapter->stats_ioctl_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -070079 }
Ajit Khaparde89438072010-07-23 12:42:40 -070080 } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
81 (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
Sathya Perla5fb379e2009-06-18 00:02:59 +000082 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
83 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +000084 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +000085 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
86 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +000087 }
Sathya Perlab31c50a2009-09-17 10:30:13 -070088 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000091/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +000092static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000093 struct be_async_event_link_state *evt)
94{
Sathya Perla8788fdc2009-07-27 22:52:03 +000095 be_link_status_update(adapter,
96 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097}
98
Somnath Koturcc4ce022010-10-21 07:11:14 -070099/* Grp5 CoS Priority evt */
100static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
101 struct be_async_event_grp5_cos_priority *evt)
102{
103 if (evt->valid) {
104 adapter->vlan_prio_bmap = evt->available_priority_bmap;
105 adapter->recommended_prio =
106 evt->reco_default_priority << VLAN_PRIO_SHIFT;
107 }
108}
109
110/* Grp5 QOS Speed evt */
111static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
112 struct be_async_event_grp5_qos_link_speed *evt)
113{
114 if (evt->physical_port == adapter->port_num) {
115 /* qos_link_speed is in units of 10 Mbps */
116 adapter->link_speed = evt->qos_link_speed * 10;
117 }
118}
119
120static void be_async_grp5_evt_process(struct be_adapter *adapter,
121 u32 trailer, struct be_mcc_compl *evt)
122{
123 u8 event_type = 0;
124
125 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
126 ASYNC_TRAILER_EVENT_TYPE_MASK;
127
128 switch (event_type) {
129 case ASYNC_EVENT_COS_PRIORITY:
130 be_async_grp5_cos_priority_process(adapter,
131 (struct be_async_event_grp5_cos_priority *)evt);
132 break;
133 case ASYNC_EVENT_QOS_SPEED:
134 be_async_grp5_qos_speed_process(adapter,
135 (struct be_async_event_grp5_qos_link_speed *)evt);
136 break;
137 default:
138 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
139 break;
140 }
141}
142
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000143static inline bool is_link_state_evt(u32 trailer)
144{
Eric Dumazet807540b2010-09-23 05:40:09 +0000145 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000146 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000147 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000148}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000149
Somnath Koturcc4ce022010-10-21 07:11:14 -0700150static inline bool is_grp5_evt(u32 trailer)
151{
152 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
153 ASYNC_TRAILER_EVENT_CODE_MASK) ==
154 ASYNC_EVENT_CODE_GRP_5);
155}
156
Sathya Perlaefd2e402009-07-27 22:53:10 +0000157static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000158{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000159 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000160 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000161
162 if (be_mcc_compl_is_new(compl)) {
163 queue_tail_inc(mcc_cq);
164 return compl;
165 }
166 return NULL;
167}
168
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000169void be_async_mcc_enable(struct be_adapter *adapter)
170{
171 spin_lock_bh(&adapter->mcc_cq_lock);
172
173 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
174 adapter->mcc_obj.rearm_cq = true;
175
176 spin_unlock_bh(&adapter->mcc_cq_lock);
177}
178
179void be_async_mcc_disable(struct be_adapter *adapter)
180{
181 adapter->mcc_obj.rearm_cq = false;
182}
183
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800184int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000185{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000186 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800187 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000188 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000189
Sathya Perla8788fdc2009-07-27 22:52:03 +0000190 spin_lock_bh(&adapter->mcc_cq_lock);
191 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000192 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
193 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000194 if (is_link_state_evt(compl->flags))
195 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000196 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700197 else if (is_grp5_evt(compl->flags))
198 be_async_grp5_evt_process(adapter,
199 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700200 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800201 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000202 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000203 }
204 be_mcc_compl_use(compl);
205 num++;
206 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700207
Sathya Perla8788fdc2009-07-27 22:52:03 +0000208 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800209 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000210}
211
Sathya Perla6ac7b682009-06-18 00:05:54 +0000212/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700213static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000214{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700215#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800216 int i, num, status = 0;
217 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700218
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800219 for (i = 0; i < mcc_timeout; i++) {
220 num = be_process_mcc(adapter, &status);
221 if (num)
222 be_cq_notify(adapter, mcc_obj->cq.id,
223 mcc_obj->rearm_cq, num);
224
225 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000226 break;
227 udelay(100);
228 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700229 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000230 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700231 return -1;
232 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800233 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000234}
235
236/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700237static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000238{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000239 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700240 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000241}
242
Sathya Perla5f0b8492009-07-27 22:52:56 +0000243static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700244{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000245 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700246 u32 ready;
247
248 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000249 ready = ioread32(db);
250 if (ready == 0xffffffff) {
251 dev_err(&adapter->pdev->dev,
252 "pci slot disconnected\n");
253 return -1;
254 }
255
256 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700257 if (ready)
258 break;
259
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000260 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000261 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Ajit Khaparded053de92010-09-03 06:23:30 +0000262 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700263 return -1;
264 }
265
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000266 set_current_state(TASK_INTERRUPTIBLE);
267 schedule_timeout(msecs_to_jiffies(1));
268 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700269 } while (true);
270
271 return 0;
272}
273
274/*
275 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000276 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700277 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700278static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700279{
280 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700281 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000282 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
283 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700284 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000285 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700286
Sathya Perlacf588472010-02-14 21:22:01 +0000287 /* wait for ready to be set */
288 status = be_mbox_db_ready_wait(adapter, db);
289 if (status != 0)
290 return status;
291
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700292 val |= MPU_MAILBOX_DB_HI_MASK;
293 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
294 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
295 iowrite32(val, db);
296
297 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000298 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700299 if (status != 0)
300 return status;
301
302 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700303 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
304 val |= (u32)(mbox_mem->dma >> 4) << 2;
305 iowrite32(val, db);
306
Sathya Perla5f0b8492009-07-27 22:52:56 +0000307 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700308 if (status != 0)
309 return status;
310
Sathya Perla5fb379e2009-06-18 00:02:59 +0000311 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000312 if (be_mcc_compl_is_new(compl)) {
313 status = be_mcc_compl_process(adapter, &mbox->compl);
314 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000315 if (status)
316 return status;
317 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000318 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700319 return -1;
320 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000321 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700322}
323
Sathya Perla8788fdc2009-07-27 22:52:03 +0000324static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700325{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000326 u32 sem;
327
328 if (lancer_chip(adapter))
329 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
330 else
331 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332
333 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
334 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
335 return -1;
336 else
337 return 0;
338}
339
Sathya Perla8788fdc2009-07-27 22:52:03 +0000340int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700341{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000342 u16 stage;
343 int status, timeout = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700344
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000345 do {
346 status = be_POST_stage_get(adapter, &stage);
347 if (status) {
348 dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
349 stage);
350 return -1;
351 } else if (stage != POST_STAGE_ARMFW_RDY) {
352 set_current_state(TASK_INTERRUPTIBLE);
353 schedule_timeout(2 * HZ);
354 timeout += 2;
355 } else {
356 return 0;
357 }
Sathya Perlad938a702010-05-26 00:33:43 -0700358 } while (timeout < 40);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000360 dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
361 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700362}
363
364static inline void *embedded_payload(struct be_mcc_wrb *wrb)
365{
366 return wrb->payload.embedded_payload;
367}
368
369static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
370{
371 return &wrb->payload.sgl[0];
372}
373
374/* Don't touch the hdr after it's prepared */
375static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000376 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700377{
378 if (embedded)
379 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
380 else
381 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
382 MCC_WRB_SGE_CNT_SHIFT;
383 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000384 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000385 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700386}
387
388/* Don't touch the hdr after it's prepared */
389static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
390 u8 subsystem, u8 opcode, int cmd_len)
391{
392 req_hdr->opcode = opcode;
393 req_hdr->subsystem = subsystem;
394 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000395 req_hdr->version = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396}
397
398static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
399 struct be_dma_mem *mem)
400{
401 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
402 u64 dma = (u64)mem->dma;
403
404 for (i = 0; i < buf_pages; i++) {
405 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
406 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
407 dma += PAGE_SIZE_4K;
408 }
409}
410
411/* Converts interrupt delay in microseconds to multiplier value */
412static u32 eq_delay_to_mult(u32 usec_delay)
413{
414#define MAX_INTR_RATE 651042
415 const u32 round = 10;
416 u32 multiplier;
417
418 if (usec_delay == 0)
419 multiplier = 0;
420 else {
421 u32 interrupt_rate = 1000000 / usec_delay;
422 /* Max delay, corresponding to the lowest interrupt rate */
423 if (interrupt_rate == 0)
424 multiplier = 1023;
425 else {
426 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
427 multiplier /= interrupt_rate;
428 /* Round the multiplier to the closest value.*/
429 multiplier = (multiplier + round/2) / round;
430 multiplier = min(multiplier, (u32)1023);
431 }
432 }
433 return multiplier;
434}
435
Sathya Perlab31c50a2009-09-17 10:30:13 -0700436static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700437{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700438 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
439 struct be_mcc_wrb *wrb
440 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
441 memset(wrb, 0, sizeof(*wrb));
442 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700443}
444
Sathya Perlab31c50a2009-09-17 10:30:13 -0700445static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000446{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700447 struct be_queue_info *mccq = &adapter->mcc_obj.q;
448 struct be_mcc_wrb *wrb;
449
Sathya Perla713d03942009-11-22 22:02:45 +0000450 if (atomic_read(&mccq->used) >= mccq->len) {
451 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
452 return NULL;
453 }
454
Sathya Perlab31c50a2009-09-17 10:30:13 -0700455 wrb = queue_head_node(mccq);
456 queue_head_inc(mccq);
457 atomic_inc(&mccq->used);
458 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000459 return wrb;
460}
461
Sathya Perla2243e2e2009-11-22 22:02:03 +0000462/* Tell fw we're about to start firing cmds by writing a
463 * special pattern across the wrb hdr; uses mbox
464 */
465int be_cmd_fw_init(struct be_adapter *adapter)
466{
467 u8 *wrb;
468 int status;
469
470 spin_lock(&adapter->mbox_lock);
471
472 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000473 *wrb++ = 0xFF;
474 *wrb++ = 0x12;
475 *wrb++ = 0x34;
476 *wrb++ = 0xFF;
477 *wrb++ = 0xFF;
478 *wrb++ = 0x56;
479 *wrb++ = 0x78;
480 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000481
482 status = be_mbox_notify_wait(adapter);
483
484 spin_unlock(&adapter->mbox_lock);
485 return status;
486}
487
488/* Tell fw we're done with firing cmds by writing a
489 * special pattern across the wrb hdr; uses mbox
490 */
491int be_cmd_fw_clean(struct be_adapter *adapter)
492{
493 u8 *wrb;
494 int status;
495
Sathya Perlacf588472010-02-14 21:22:01 +0000496 if (adapter->eeh_err)
497 return -EIO;
498
Sathya Perla2243e2e2009-11-22 22:02:03 +0000499 spin_lock(&adapter->mbox_lock);
500
501 wrb = (u8 *)wrb_from_mbox(adapter);
502 *wrb++ = 0xFF;
503 *wrb++ = 0xAA;
504 *wrb++ = 0xBB;
505 *wrb++ = 0xFF;
506 *wrb++ = 0xFF;
507 *wrb++ = 0xCC;
508 *wrb++ = 0xDD;
509 *wrb = 0xFF;
510
511 status = be_mbox_notify_wait(adapter);
512
513 spin_unlock(&adapter->mbox_lock);
514 return status;
515}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000516int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700517 struct be_queue_info *eq, int eq_delay)
518{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700519 struct be_mcc_wrb *wrb;
520 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700521 struct be_dma_mem *q_mem = &eq->dma_mem;
522 int status;
523
Sathya Perla8788fdc2009-07-27 22:52:03 +0000524 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700525
526 wrb = wrb_from_mbox(adapter);
527 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528
Ajit Khaparded744b442009-12-03 06:12:06 +0000529 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700530
531 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
532 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
533
534 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
535
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
537 /* 4byte eqe*/
538 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
539 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
540 __ilog2_u32(eq->len/256));
541 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
542 eq_delay_to_mult(eq_delay));
543 be_dws_cpu_to_le(req->context, sizeof(req->context));
544
545 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
546
Sathya Perlab31c50a2009-09-17 10:30:13 -0700547 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700548 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700549 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700550 eq->id = le16_to_cpu(resp->eq_id);
551 eq->created = true;
552 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700553
Sathya Perla8788fdc2009-07-27 22:52:03 +0000554 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700555 return status;
556}
557
Sathya Perlab31c50a2009-09-17 10:30:13 -0700558/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000559int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700560 u8 type, bool permanent, u32 if_handle)
561{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700562 struct be_mcc_wrb *wrb;
563 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564 int status;
565
Sathya Perla8788fdc2009-07-27 22:52:03 +0000566 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700567
568 wrb = wrb_from_mbox(adapter);
569 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570
Ajit Khaparded744b442009-12-03 06:12:06 +0000571 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
572 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573
574 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
575 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
576
577 req->type = type;
578 if (permanent) {
579 req->permanent = 1;
580 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700581 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700582 req->permanent = 0;
583 }
584
Sathya Perlab31c50a2009-09-17 10:30:13 -0700585 status = be_mbox_notify_wait(adapter);
586 if (!status) {
587 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700589 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700590
Sathya Perla8788fdc2009-07-27 22:52:03 +0000591 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700592 return status;
593}
594
Sathya Perlab31c50a2009-09-17 10:30:13 -0700595/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000596int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700597 u32 if_id, u32 *pmac_id)
598{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700599 struct be_mcc_wrb *wrb;
600 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700601 int status;
602
Sathya Perlab31c50a2009-09-17 10:30:13 -0700603 spin_lock_bh(&adapter->mcc_lock);
604
605 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000606 if (!wrb) {
607 status = -EBUSY;
608 goto err;
609 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700610 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611
Ajit Khaparded744b442009-12-03 06:12:06 +0000612 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
613 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614
615 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
616 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
617
618 req->if_id = cpu_to_le32(if_id);
619 memcpy(req->mac_address, mac_addr, ETH_ALEN);
620
Sathya Perlab31c50a2009-09-17 10:30:13 -0700621 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622 if (!status) {
623 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
624 *pmac_id = le32_to_cpu(resp->pmac_id);
625 }
626
Sathya Perla713d03942009-11-22 22:02:45 +0000627err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700628 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629 return status;
630}
631
Sathya Perlab31c50a2009-09-17 10:30:13 -0700632/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000633int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700634{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700635 struct be_mcc_wrb *wrb;
636 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700637 int status;
638
Sathya Perlab31c50a2009-09-17 10:30:13 -0700639 spin_lock_bh(&adapter->mcc_lock);
640
641 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000642 if (!wrb) {
643 status = -EBUSY;
644 goto err;
645 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700646 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700647
Ajit Khaparded744b442009-12-03 06:12:06 +0000648 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
649 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700650
651 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
652 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
653
654 req->if_id = cpu_to_le32(if_id);
655 req->pmac_id = cpu_to_le32(pmac_id);
656
Sathya Perlab31c50a2009-09-17 10:30:13 -0700657 status = be_mcc_notify_wait(adapter);
658
Sathya Perla713d03942009-11-22 22:02:45 +0000659err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700660 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700661 return status;
662}
663
Sathya Perlab31c50a2009-09-17 10:30:13 -0700664/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000665int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700666 struct be_queue_info *cq, struct be_queue_info *eq,
667 bool sol_evts, bool no_delay, int coalesce_wm)
668{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700669 struct be_mcc_wrb *wrb;
670 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700671 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700672 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673 int status;
674
Sathya Perla8788fdc2009-07-27 22:52:03 +0000675 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700676
677 wrb = wrb_from_mbox(adapter);
678 req = embedded_payload(wrb);
679 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700680
Ajit Khaparded744b442009-12-03 06:12:06 +0000681 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
682 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683
684 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
685 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
686
687 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000688 if (lancer_chip(adapter)) {
689 req->hdr.version = 1;
690 req->page_size = 1; /* 1 for 4K */
691 AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
692 coalesce_wm);
693 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
694 no_delay);
695 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
696 __ilog2_u32(cq->len/256));
697 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
698 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
699 ctxt, 1);
700 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
701 ctxt, eq->id);
702 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
703 } else {
704 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
705 coalesce_wm);
706 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
707 ctxt, no_delay);
708 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
709 __ilog2_u32(cq->len/256));
710 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
711 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
712 ctxt, sol_evts);
713 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
714 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
715 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
716 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718 be_dws_cpu_to_le(ctxt, sizeof(req->context));
719
720 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
721
Sathya Perlab31c50a2009-09-17 10:30:13 -0700722 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700724 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700725 cq->id = le16_to_cpu(resp->cq_id);
726 cq->created = true;
727 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700728
Sathya Perla8788fdc2009-07-27 22:52:03 +0000729 spin_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000730
731 return status;
732}
733
734static u32 be_encoded_q_len(int q_len)
735{
736 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
737 if (len_encoded == 16)
738 len_encoded = 0;
739 return len_encoded;
740}
741
Sathya Perla8788fdc2009-07-27 22:52:03 +0000742int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000743 struct be_queue_info *mccq,
744 struct be_queue_info *cq)
745{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700746 struct be_mcc_wrb *wrb;
747 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000748 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700749 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000750 int status;
751
Sathya Perla8788fdc2009-07-27 22:52:03 +0000752 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700753
754 wrb = wrb_from_mbox(adapter);
755 req = embedded_payload(wrb);
756 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000757
Ajit Khaparded744b442009-12-03 06:12:06 +0000758 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700759 OPCODE_COMMON_MCC_CREATE_EXT);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000760
761 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700762 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000763
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000764 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000765 if (lancer_chip(adapter)) {
766 req->hdr.version = 1;
767 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000768
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000769 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
770 be_encoded_q_len(mccq->len));
771 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
772 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
773 ctxt, cq->id);
774 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
775 ctxt, 1);
776
777 } else {
778 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
779 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
780 be_encoded_q_len(mccq->len));
781 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
782 }
783
Somnath Koturcc4ce022010-10-21 07:11:14 -0700784 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000785 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000786 be_dws_cpu_to_le(ctxt, sizeof(req->context));
787
788 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
789
Sathya Perlab31c50a2009-09-17 10:30:13 -0700790 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000791 if (!status) {
792 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
793 mccq->id = le16_to_cpu(resp->id);
794 mccq->created = true;
795 }
Sathya Perla8788fdc2009-07-27 22:52:03 +0000796 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700797
798 return status;
799}
800
Sathya Perla8788fdc2009-07-27 22:52:03 +0000801int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700802 struct be_queue_info *txq,
803 struct be_queue_info *cq)
804{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700805 struct be_mcc_wrb *wrb;
806 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700807 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700808 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700809 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700810
Sathya Perla8788fdc2009-07-27 22:52:03 +0000811 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700812
813 wrb = wrb_from_mbox(adapter);
814 req = embedded_payload(wrb);
815 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700816
Ajit Khaparded744b442009-12-03 06:12:06 +0000817 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
818 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700819
820 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
821 sizeof(*req));
822
823 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
824 req->ulp_num = BE_ULP1_NUM;
825 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
826
Sathya Perlab31c50a2009-09-17 10:30:13 -0700827 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
828 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700829 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
830 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
831
832 be_dws_cpu_to_le(ctxt, sizeof(req->context));
833
834 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
835
Sathya Perlab31c50a2009-09-17 10:30:13 -0700836 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700837 if (!status) {
838 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
839 txq->id = le16_to_cpu(resp->cid);
840 txq->created = true;
841 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700842
Sathya Perla8788fdc2009-07-27 22:52:03 +0000843 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700844
845 return status;
846}
847
Sathya Perlab31c50a2009-09-17 10:30:13 -0700848/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000849int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700850 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700851 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700852{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700853 struct be_mcc_wrb *wrb;
854 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700855 struct be_dma_mem *q_mem = &rxq->dma_mem;
856 int status;
857
Sathya Perla8788fdc2009-07-27 22:52:03 +0000858 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700859
860 wrb = wrb_from_mbox(adapter);
861 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700862
Ajit Khaparded744b442009-12-03 06:12:06 +0000863 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
864 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865
866 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
867 sizeof(*req));
868
869 req->cq_id = cpu_to_le16(cq_id);
870 req->frag_size = fls(frag_size) - 1;
871 req->num_pages = 2;
872 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
873 req->interface_id = cpu_to_le32(if_id);
874 req->max_frame_size = cpu_to_le16(max_frame_size);
875 req->rss_queue = cpu_to_le32(rss);
876
Sathya Perlab31c50a2009-09-17 10:30:13 -0700877 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878 if (!status) {
879 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
880 rxq->id = le16_to_cpu(resp->id);
881 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -0700882 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700884
Sathya Perla8788fdc2009-07-27 22:52:03 +0000885 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700886
887 return status;
888}
889
Sathya Perlab31c50a2009-09-17 10:30:13 -0700890/* Generic destroyer function for all types of queues
891 * Uses Mbox
892 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000893int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894 int queue_type)
895{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700896 struct be_mcc_wrb *wrb;
897 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700898 u8 subsys = 0, opcode = 0;
899 int status;
900
Sathya Perlacf588472010-02-14 21:22:01 +0000901 if (adapter->eeh_err)
902 return -EIO;
903
Sathya Perla8788fdc2009-07-27 22:52:03 +0000904 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905
Sathya Perlab31c50a2009-09-17 10:30:13 -0700906 wrb = wrb_from_mbox(adapter);
907 req = embedded_payload(wrb);
908
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700909 switch (queue_type) {
910 case QTYPE_EQ:
911 subsys = CMD_SUBSYSTEM_COMMON;
912 opcode = OPCODE_COMMON_EQ_DESTROY;
913 break;
914 case QTYPE_CQ:
915 subsys = CMD_SUBSYSTEM_COMMON;
916 opcode = OPCODE_COMMON_CQ_DESTROY;
917 break;
918 case QTYPE_TXQ:
919 subsys = CMD_SUBSYSTEM_ETH;
920 opcode = OPCODE_ETH_TX_DESTROY;
921 break;
922 case QTYPE_RXQ:
923 subsys = CMD_SUBSYSTEM_ETH;
924 opcode = OPCODE_ETH_RX_DESTROY;
925 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000926 case QTYPE_MCCQ:
927 subsys = CMD_SUBSYSTEM_COMMON;
928 opcode = OPCODE_COMMON_MCC_DESTROY;
929 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +0000931 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932 }
Ajit Khaparded744b442009-12-03 06:12:06 +0000933
934 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
935
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700936 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
937 req->id = cpu_to_le16(q->id);
938
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +0000940
Sathya Perla8788fdc2009-07-27 22:52:03 +0000941 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700942
943 return status;
944}
945
Sathya Perlab31c50a2009-09-17 10:30:13 -0700946/* Create an rx filtering policy configuration on an i/f
947 * Uses mbox
948 */
Sathya Perla73d540f2009-10-14 20:20:42 +0000949int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000950 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
951 u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700952{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700953 struct be_mcc_wrb *wrb;
954 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955 int status;
956
Sathya Perla8788fdc2009-07-27 22:52:03 +0000957 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700958
959 wrb = wrb_from_mbox(adapter);
960 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961
Ajit Khaparded744b442009-12-03 06:12:06 +0000962 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
963 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700964
965 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
966 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
967
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000968 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +0000969 req->capability_flags = cpu_to_le32(cap_flags);
970 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700971 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972 if (!pmac_invalid)
973 memcpy(req->mac_addr, mac, ETH_ALEN);
974
Sathya Perlab31c50a2009-09-17 10:30:13 -0700975 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976 if (!status) {
977 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
978 *if_handle = le32_to_cpu(resp->interface_id);
979 if (!pmac_invalid)
980 *pmac_id = le32_to_cpu(resp->pmac_id);
981 }
982
Sathya Perla8788fdc2009-07-27 22:52:03 +0000983 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700984 return status;
985}
986
Sathya Perlab31c50a2009-09-17 10:30:13 -0700987/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000988int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700989{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700990 struct be_mcc_wrb *wrb;
991 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700992 int status;
993
Sathya Perlacf588472010-02-14 21:22:01 +0000994 if (adapter->eeh_err)
995 return -EIO;
996
Sathya Perla8788fdc2009-07-27 22:52:03 +0000997 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700998
999 wrb = wrb_from_mbox(adapter);
1000 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001
Ajit Khaparded744b442009-12-03 06:12:06 +00001002 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1003 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004
1005 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1006 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
1007
1008 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009
1010 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001011
Sathya Perla8788fdc2009-07-27 22:52:03 +00001012 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013
1014 return status;
1015}
1016
1017/* Get stats is a non embedded command: the request is not embedded inside
1018 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001019 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001020 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001021int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001023 struct be_mcc_wrb *wrb;
1024 struct be_cmd_req_get_stats *req;
1025 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +00001026 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001027
Sathya Perlab31c50a2009-09-17 10:30:13 -07001028 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001029
Sathya Perlab31c50a2009-09-17 10:30:13 -07001030 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001031 if (!wrb) {
1032 status = -EBUSY;
1033 goto err;
1034 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001035 req = nonemb_cmd->va;
1036 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001037
Ajit Khaparded744b442009-12-03 06:12:06 +00001038 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1039 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001040
1041 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1042 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
1043 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1044 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1045 sge->len = cpu_to_le32(nonemb_cmd->size);
1046
Sathya Perlab31c50a2009-09-17 10:30:13 -07001047 be_mcc_notify(adapter);
Ajit Khaparde0fc48c32010-07-29 06:18:58 +00001048 adapter->stats_ioctl_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001049
Sathya Perla713d03942009-11-22 22:02:45 +00001050err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001051 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001052 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053}
1054
Sathya Perlab31c50a2009-09-17 10:30:13 -07001055/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001056int be_cmd_link_status_query(struct be_adapter *adapter,
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001057 bool *link_up, u8 *mac_speed, u16 *link_speed)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001059 struct be_mcc_wrb *wrb;
1060 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001061 int status;
1062
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063 spin_lock_bh(&adapter->mcc_lock);
1064
1065 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001066 if (!wrb) {
1067 status = -EBUSY;
1068 goto err;
1069 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001071
1072 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001073
Ajit Khaparded744b442009-12-03 06:12:06 +00001074 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1075 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001076
1077 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1078 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
1079
Sathya Perlab31c50a2009-09-17 10:30:13 -07001080 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001081 if (!status) {
1082 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001083 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001084 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001085 *link_speed = le16_to_cpu(resp->link_speed);
1086 *mac_speed = resp->mac_speed;
1087 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088 }
1089
Sathya Perla713d03942009-11-22 22:02:45 +00001090err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001091 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092 return status;
1093}
1094
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001096int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001097{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001098 struct be_mcc_wrb *wrb;
1099 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001100 int status;
1101
Sathya Perla8788fdc2009-07-27 22:52:03 +00001102 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001103
1104 wrb = wrb_from_mbox(adapter);
1105 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001106
Ajit Khaparded744b442009-12-03 06:12:06 +00001107 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1108 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001109
1110 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1111 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
1112
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001114 if (!status) {
1115 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1116 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
1117 }
1118
Sathya Perla8788fdc2009-07-27 22:52:03 +00001119 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001120 return status;
1121}
1122
Sathya Perlab31c50a2009-09-17 10:30:13 -07001123/* set the EQ delay interval of an EQ to specified value
1124 * Uses async mcc
1125 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001126int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001127{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001128 struct be_mcc_wrb *wrb;
1129 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001130 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001131
Sathya Perlab31c50a2009-09-17 10:30:13 -07001132 spin_lock_bh(&adapter->mcc_lock);
1133
1134 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001135 if (!wrb) {
1136 status = -EBUSY;
1137 goto err;
1138 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001139 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001140
Ajit Khaparded744b442009-12-03 06:12:06 +00001141 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1142 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001143
1144 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1145 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1146
1147 req->num_eq = cpu_to_le32(1);
1148 req->delay[0].eq_id = cpu_to_le32(eq_id);
1149 req->delay[0].phase = 0;
1150 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1151
Sathya Perlab31c50a2009-09-17 10:30:13 -07001152 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001153
Sathya Perla713d03942009-11-22 22:02:45 +00001154err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001155 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001156 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001157}
1158
Sathya Perlab31c50a2009-09-17 10:30:13 -07001159/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001160int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001161 u32 num, bool untagged, bool promiscuous)
1162{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001163 struct be_mcc_wrb *wrb;
1164 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165 int status;
1166
Sathya Perlab31c50a2009-09-17 10:30:13 -07001167 spin_lock_bh(&adapter->mcc_lock);
1168
1169 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001170 if (!wrb) {
1171 status = -EBUSY;
1172 goto err;
1173 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001174 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001175
Ajit Khaparded744b442009-12-03 06:12:06 +00001176 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1177 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001178
1179 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1180 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1181
1182 req->interface_id = if_id;
1183 req->promiscuous = promiscuous;
1184 req->untagged = untagged;
1185 req->num_vlan = num;
1186 if (!promiscuous) {
1187 memcpy(req->normal_vlan, vtag_array,
1188 req->num_vlan * sizeof(vtag_array[0]));
1189 }
1190
Sathya Perlab31c50a2009-09-17 10:30:13 -07001191 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001192
Sathya Perla713d03942009-11-22 22:02:45 +00001193err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001195 return status;
1196}
1197
Sathya Perlab31c50a2009-09-17 10:30:13 -07001198/* Uses MCC for this command as it may be called in BH context
1199 * Uses synchronous mcc
1200 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001201int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001203 struct be_mcc_wrb *wrb;
1204 struct be_cmd_req_promiscuous_config *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001205 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001206
Sathya Perla8788fdc2009-07-27 22:52:03 +00001207 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001208
Sathya Perlab31c50a2009-09-17 10:30:13 -07001209 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001210 if (!wrb) {
1211 status = -EBUSY;
1212 goto err;
1213 }
Sathya Perla6ac7b682009-06-18 00:05:54 +00001214 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001215
Ajit Khaparded744b442009-12-03 06:12:06 +00001216 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001217
1218 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1219 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
1220
Sathya Perla69d7ce72010-04-11 22:35:27 +00001221 /* In FW versions X.102.149/X.101.487 and later,
1222 * the port setting associated only with the
1223 * issuing pci function will take effect
1224 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001225 if (port_num)
1226 req->port1_promiscuous = en;
1227 else
1228 req->port0_promiscuous = en;
1229
Sathya Perlab31c50a2009-09-17 10:30:13 -07001230 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001231
Sathya Perla713d03942009-11-22 22:02:45 +00001232err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001233 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001234 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001235}
1236
Sathya Perla6ac7b682009-06-18 00:05:54 +00001237/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001238 * Uses MCC for this command as it may be called in BH context
Sathya Perla6ac7b682009-06-18 00:05:54 +00001239 * (mc == NULL) => multicast promiscous
1240 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001241int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001242 struct net_device *netdev, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001243{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001244 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001245 struct be_cmd_req_mcast_mac_config *req = mem->va;
1246 struct be_sge *sge;
1247 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248
Sathya Perla8788fdc2009-07-27 22:52:03 +00001249 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001250
Sathya Perlab31c50a2009-09-17 10:30:13 -07001251 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001252 if (!wrb) {
1253 status = -EBUSY;
1254 goto err;
1255 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001256 sge = nonembedded_sgl(wrb);
1257 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001258
Ajit Khaparded744b442009-12-03 06:12:06 +00001259 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1260 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001261 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1262 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1263 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001264
1265 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1266 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1267
1268 req->interface_id = if_id;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001269 if (netdev) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001270 int i;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001271 struct netdev_hw_addr *ha;
Sathya Perla24307ee2009-06-18 00:09:25 +00001272
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001273 req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
Sathya Perla24307ee2009-06-18 00:09:25 +00001274
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001275 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001276 netdev_for_each_mc_addr(ha, netdev)
1277 memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
Sathya Perla24307ee2009-06-18 00:09:25 +00001278 } else {
1279 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280 }
1281
Sathya Perlae7b909a2009-11-22 22:01:10 +00001282 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283
Sathya Perla713d03942009-11-22 22:02:45 +00001284err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001285 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001286 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001287}
1288
Sathya Perlab31c50a2009-09-17 10:30:13 -07001289/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001290int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001291{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001292 struct be_mcc_wrb *wrb;
1293 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001294 int status;
1295
Sathya Perlab31c50a2009-09-17 10:30:13 -07001296 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001297
Sathya Perlab31c50a2009-09-17 10:30:13 -07001298 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001299 if (!wrb) {
1300 status = -EBUSY;
1301 goto err;
1302 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001303 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001304
Ajit Khaparded744b442009-12-03 06:12:06 +00001305 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1306 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001307
1308 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1309 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1310
1311 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1312 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1313
Sathya Perlab31c50a2009-09-17 10:30:13 -07001314 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001315
Sathya Perla713d03942009-11-22 22:02:45 +00001316err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001317 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001318 return status;
1319}
1320
Sathya Perlab31c50a2009-09-17 10:30:13 -07001321/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001322int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001323{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001324 struct be_mcc_wrb *wrb;
1325 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001326 int status;
1327
Sathya Perlab31c50a2009-09-17 10:30:13 -07001328 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001329
Sathya Perlab31c50a2009-09-17 10:30:13 -07001330 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001331 if (!wrb) {
1332 status = -EBUSY;
1333 goto err;
1334 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001335 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001336
Ajit Khaparded744b442009-12-03 06:12:06 +00001337 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1338 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001339
1340 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1341 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1342
Sathya Perlab31c50a2009-09-17 10:30:13 -07001343 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001344 if (!status) {
1345 struct be_cmd_resp_get_flow_control *resp =
1346 embedded_payload(wrb);
1347 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1348 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1349 }
1350
Sathya Perla713d03942009-11-22 22:02:45 +00001351err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001352 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001353 return status;
1354}
1355
Sathya Perlab31c50a2009-09-17 10:30:13 -07001356/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001357int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1358 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001359{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001360 struct be_mcc_wrb *wrb;
1361 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001362 int status;
1363
Sathya Perla8788fdc2009-07-27 22:52:03 +00001364 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001365
Sathya Perlab31c50a2009-09-17 10:30:13 -07001366 wrb = wrb_from_mbox(adapter);
1367 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001368
Ajit Khaparded744b442009-12-03 06:12:06 +00001369 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1370 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001371
1372 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1373 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1374
Sathya Perlab31c50a2009-09-17 10:30:13 -07001375 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001376 if (!status) {
1377 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1378 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001379 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001380 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381 }
1382
Sathya Perla8788fdc2009-07-27 22:52:03 +00001383 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001384 return status;
1385}
sarveshwarb14074ea2009-08-05 13:05:24 -07001386
Sathya Perlab31c50a2009-09-17 10:30:13 -07001387/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001388int be_cmd_reset_function(struct be_adapter *adapter)
1389{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001390 struct be_mcc_wrb *wrb;
1391 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001392 int status;
1393
1394 spin_lock(&adapter->mbox_lock);
1395
Sathya Perlab31c50a2009-09-17 10:30:13 -07001396 wrb = wrb_from_mbox(adapter);
1397 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001398
Ajit Khaparded744b442009-12-03 06:12:06 +00001399 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1400 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001401
1402 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1403 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1404
Sathya Perlab31c50a2009-09-17 10:30:13 -07001405 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001406
1407 spin_unlock(&adapter->mbox_lock);
1408 return status;
1409}
Ajit Khaparde84517482009-09-04 03:12:16 +00001410
Sathya Perla3abcded2010-10-03 22:12:27 -07001411int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1412{
1413 struct be_mcc_wrb *wrb;
1414 struct be_cmd_req_rss_config *req;
1415 u32 myhash[10];
1416 int status;
1417
1418 spin_lock(&adapter->mbox_lock);
1419
1420 wrb = wrb_from_mbox(adapter);
1421 req = embedded_payload(wrb);
1422
1423 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1424 OPCODE_ETH_RSS_CONFIG);
1425
1426 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1427 OPCODE_ETH_RSS_CONFIG, sizeof(*req));
1428
1429 req->if_id = cpu_to_le32(adapter->if_handle);
1430 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1431 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1432 memcpy(req->cpu_table, rsstable, table_size);
1433 memcpy(req->hash, myhash, sizeof(myhash));
1434 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1435
1436 status = be_mbox_notify_wait(adapter);
1437
1438 spin_unlock(&adapter->mbox_lock);
1439 return status;
1440}
1441
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001442/* Uses sync mcc */
1443int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1444 u8 bcn, u8 sts, u8 state)
1445{
1446 struct be_mcc_wrb *wrb;
1447 struct be_cmd_req_enable_disable_beacon *req;
1448 int status;
1449
1450 spin_lock_bh(&adapter->mcc_lock);
1451
1452 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001453 if (!wrb) {
1454 status = -EBUSY;
1455 goto err;
1456 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001457 req = embedded_payload(wrb);
1458
Ajit Khaparded744b442009-12-03 06:12:06 +00001459 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1460 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001461
1462 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1463 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1464
1465 req->port_num = port_num;
1466 req->beacon_state = state;
1467 req->beacon_duration = bcn;
1468 req->status_duration = sts;
1469
1470 status = be_mcc_notify_wait(adapter);
1471
Sathya Perla713d03942009-11-22 22:02:45 +00001472err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001473 spin_unlock_bh(&adapter->mcc_lock);
1474 return status;
1475}
1476
1477/* Uses sync mcc */
1478int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1479{
1480 struct be_mcc_wrb *wrb;
1481 struct be_cmd_req_get_beacon_state *req;
1482 int status;
1483
1484 spin_lock_bh(&adapter->mcc_lock);
1485
1486 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001487 if (!wrb) {
1488 status = -EBUSY;
1489 goto err;
1490 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001491 req = embedded_payload(wrb);
1492
Ajit Khaparded744b442009-12-03 06:12:06 +00001493 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1494 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001495
1496 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1497 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1498
1499 req->port_num = port_num;
1500
1501 status = be_mcc_notify_wait(adapter);
1502 if (!status) {
1503 struct be_cmd_resp_get_beacon_state *resp =
1504 embedded_payload(wrb);
1505 *state = resp->beacon_state;
1506 }
1507
Sathya Perla713d03942009-11-22 22:02:45 +00001508err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001509 spin_unlock_bh(&adapter->mcc_lock);
1510 return status;
1511}
1512
Ajit Khaparde84517482009-09-04 03:12:16 +00001513int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1514 u32 flash_type, u32 flash_opcode, u32 buf_size)
1515{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001516 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001517 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001518 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001519 int status;
1520
Sathya Perlab31c50a2009-09-17 10:30:13 -07001521 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001522 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001523
1524 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001525 if (!wrb) {
1526 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001527 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001528 }
1529 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001530 sge = nonembedded_sgl(wrb);
1531
Ajit Khaparded744b442009-12-03 06:12:06 +00001532 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1533 OPCODE_COMMON_WRITE_FLASHROM);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001534 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
Ajit Khaparde84517482009-09-04 03:12:16 +00001535
1536 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1537 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1538 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1539 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1540 sge->len = cpu_to_le32(cmd->size);
1541
1542 req->params.op_type = cpu_to_le32(flash_type);
1543 req->params.op_code = cpu_to_le32(flash_opcode);
1544 req->params.data_buf_size = cpu_to_le32(buf_size);
1545
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001546 be_mcc_notify(adapter);
1547 spin_unlock_bh(&adapter->mcc_lock);
1548
1549 if (!wait_for_completion_timeout(&adapter->flash_compl,
1550 msecs_to_jiffies(12000)))
1551 status = -1;
1552 else
1553 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001554
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001555 return status;
1556
1557err_unlock:
1558 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001559 return status;
1560}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001561
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001562int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1563 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001564{
1565 struct be_mcc_wrb *wrb;
1566 struct be_cmd_write_flashrom *req;
1567 int status;
1568
1569 spin_lock_bh(&adapter->mcc_lock);
1570
1571 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001572 if (!wrb) {
1573 status = -EBUSY;
1574 goto err;
1575 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001576 req = embedded_payload(wrb);
1577
Ajit Khaparded744b442009-12-03 06:12:06 +00001578 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1579 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001580
1581 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1582 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1583
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001584 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001585 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001586 req->params.offset = cpu_to_le32(offset);
1587 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001588
1589 status = be_mcc_notify_wait(adapter);
1590 if (!status)
1591 memcpy(flashed_crc, req->params.data_buf, 4);
1592
Sathya Perla713d03942009-11-22 22:02:45 +00001593err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001594 spin_unlock_bh(&adapter->mcc_lock);
1595 return status;
1596}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001597
Dan Carpenterc196b022010-05-26 04:47:39 +00001598int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001599 struct be_dma_mem *nonemb_cmd)
1600{
1601 struct be_mcc_wrb *wrb;
1602 struct be_cmd_req_acpi_wol_magic_config *req;
1603 struct be_sge *sge;
1604 int status;
1605
1606 spin_lock_bh(&adapter->mcc_lock);
1607
1608 wrb = wrb_from_mccq(adapter);
1609 if (!wrb) {
1610 status = -EBUSY;
1611 goto err;
1612 }
1613 req = nonemb_cmd->va;
1614 sge = nonembedded_sgl(wrb);
1615
1616 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1617 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1618
1619 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1620 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1621 memcpy(req->magic_mac, mac, ETH_ALEN);
1622
1623 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1624 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1625 sge->len = cpu_to_le32(nonemb_cmd->size);
1626
1627 status = be_mcc_notify_wait(adapter);
1628
1629err:
1630 spin_unlock_bh(&adapter->mcc_lock);
1631 return status;
1632}
Suresh Rff33a6e2009-12-03 16:15:52 -08001633
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001634int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1635 u8 loopback_type, u8 enable)
1636{
1637 struct be_mcc_wrb *wrb;
1638 struct be_cmd_req_set_lmode *req;
1639 int status;
1640
1641 spin_lock_bh(&adapter->mcc_lock);
1642
1643 wrb = wrb_from_mccq(adapter);
1644 if (!wrb) {
1645 status = -EBUSY;
1646 goto err;
1647 }
1648
1649 req = embedded_payload(wrb);
1650
1651 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1652 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
1653
1654 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1655 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
1656 sizeof(*req));
1657
1658 req->src_port = port_num;
1659 req->dest_port = port_num;
1660 req->loopback_type = loopback_type;
1661 req->loopback_state = enable;
1662
1663 status = be_mcc_notify_wait(adapter);
1664err:
1665 spin_unlock_bh(&adapter->mcc_lock);
1666 return status;
1667}
1668
Suresh Rff33a6e2009-12-03 16:15:52 -08001669int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1670 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1671{
1672 struct be_mcc_wrb *wrb;
1673 struct be_cmd_req_loopback_test *req;
1674 int status;
1675
1676 spin_lock_bh(&adapter->mcc_lock);
1677
1678 wrb = wrb_from_mccq(adapter);
1679 if (!wrb) {
1680 status = -EBUSY;
1681 goto err;
1682 }
1683
1684 req = embedded_payload(wrb);
1685
1686 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1687 OPCODE_LOWLEVEL_LOOPBACK_TEST);
1688
1689 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1690 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sathya Perla3ffd0512010-06-01 00:19:33 -07001691 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08001692
1693 req->pattern = cpu_to_le64(pattern);
1694 req->src_port = cpu_to_le32(port_num);
1695 req->dest_port = cpu_to_le32(port_num);
1696 req->pkt_size = cpu_to_le32(pkt_size);
1697 req->num_pkts = cpu_to_le32(num_pkts);
1698 req->loopback_type = cpu_to_le32(loopback_type);
1699
1700 status = be_mcc_notify_wait(adapter);
1701 if (!status) {
1702 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1703 status = le32_to_cpu(resp->status);
1704 }
1705
1706err:
1707 spin_unlock_bh(&adapter->mcc_lock);
1708 return status;
1709}
1710
1711int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1712 u32 byte_cnt, struct be_dma_mem *cmd)
1713{
1714 struct be_mcc_wrb *wrb;
1715 struct be_cmd_req_ddrdma_test *req;
1716 struct be_sge *sge;
1717 int status;
1718 int i, j = 0;
1719
1720 spin_lock_bh(&adapter->mcc_lock);
1721
1722 wrb = wrb_from_mccq(adapter);
1723 if (!wrb) {
1724 status = -EBUSY;
1725 goto err;
1726 }
1727 req = cmd->va;
1728 sge = nonembedded_sgl(wrb);
1729 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1730 OPCODE_LOWLEVEL_HOST_DDR_DMA);
1731 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1732 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
1733
1734 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1735 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1736 sge->len = cpu_to_le32(cmd->size);
1737
1738 req->pattern = cpu_to_le64(pattern);
1739 req->byte_count = cpu_to_le32(byte_cnt);
1740 for (i = 0; i < byte_cnt; i++) {
1741 req->snd_buff[i] = (u8)(pattern >> (j*8));
1742 j++;
1743 if (j > 7)
1744 j = 0;
1745 }
1746
1747 status = be_mcc_notify_wait(adapter);
1748
1749 if (!status) {
1750 struct be_cmd_resp_ddrdma_test *resp;
1751 resp = cmd->va;
1752 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
1753 resp->snd_err) {
1754 status = -1;
1755 }
1756 }
1757
1758err:
1759 spin_unlock_bh(&adapter->mcc_lock);
1760 return status;
1761}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001762
Dan Carpenterc196b022010-05-26 04:47:39 +00001763int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001764 struct be_dma_mem *nonemb_cmd)
1765{
1766 struct be_mcc_wrb *wrb;
1767 struct be_cmd_req_seeprom_read *req;
1768 struct be_sge *sge;
1769 int status;
1770
1771 spin_lock_bh(&adapter->mcc_lock);
1772
1773 wrb = wrb_from_mccq(adapter);
1774 req = nonemb_cmd->va;
1775 sge = nonembedded_sgl(wrb);
1776
1777 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1778 OPCODE_COMMON_SEEPROM_READ);
1779
1780 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1781 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
1782
1783 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1784 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1785 sge->len = cpu_to_le32(nonemb_cmd->size);
1786
1787 status = be_mcc_notify_wait(adapter);
1788
1789 spin_unlock_bh(&adapter->mcc_lock);
1790 return status;
1791}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001792
1793int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
1794{
1795 struct be_mcc_wrb *wrb;
1796 struct be_cmd_req_get_phy_info *req;
1797 struct be_sge *sge;
1798 int status;
1799
1800 spin_lock_bh(&adapter->mcc_lock);
1801
1802 wrb = wrb_from_mccq(adapter);
1803 if (!wrb) {
1804 status = -EBUSY;
1805 goto err;
1806 }
1807
1808 req = cmd->va;
1809 sge = nonembedded_sgl(wrb);
1810
1811 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1812 OPCODE_COMMON_GET_PHY_DETAILS);
1813
1814 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1815 OPCODE_COMMON_GET_PHY_DETAILS,
1816 sizeof(*req));
1817
1818 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1819 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1820 sge->len = cpu_to_le32(cmd->size);
1821
1822 status = be_mcc_notify_wait(adapter);
1823err:
1824 spin_unlock_bh(&adapter->mcc_lock);
1825 return status;
1826}
Ajit Khapardee1d18732010-07-23 01:52:13 +00001827
1828int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
1829{
1830 struct be_mcc_wrb *wrb;
1831 struct be_cmd_req_set_qos *req;
1832 int status;
1833
1834 spin_lock_bh(&adapter->mcc_lock);
1835
1836 wrb = wrb_from_mccq(adapter);
1837 if (!wrb) {
1838 status = -EBUSY;
1839 goto err;
1840 }
1841
1842 req = embedded_payload(wrb);
1843
1844 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1845 OPCODE_COMMON_SET_QOS);
1846
1847 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1848 OPCODE_COMMON_SET_QOS, sizeof(*req));
1849
1850 req->hdr.domain = domain;
1851 req->valid_bits = BE_QOS_BITS_NIC;
1852 req->max_bps_nic = bps;
1853
1854 status = be_mcc_notify_wait(adapter);
1855
1856err:
1857 spin_unlock_bh(&adapter->mcc_lock);
1858 return status;
1859}