blob: dfc6ca128a7e355ef737976dceee50a7033e62b7 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070036#include <linux/netdevice.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020037
Roland Dreier225c7b12007-05-08 18:00:38 -070038#include <rdma/ib_cache.h>
39#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030040#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000041#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Moni Shoua2f484852015-02-03 16:48:36 +020043#include <linux/mlx4/driver.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044#include <linux/mlx4/qp.h>
45
46#include "mlx4_ib.h"
47#include "user.h"
48
Yishai Hadas35f05da2015-02-08 11:49:34 +020049static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
50 struct mlx4_ib_cq *recv_cq);
51static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
52 struct mlx4_ib_cq *recv_cq);
53
Roland Dreier225c7b12007-05-08 18:00:38 -070054enum {
55 MLX4_IB_ACK_REQ_FREQ = 8,
56};
57
58enum {
59 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070060 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
61 MLX4_IB_LINK_TYPE_IB = 0,
62 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070063};
64
65enum {
66 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070067 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030068 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
69 * tag. (LRH would only use 8 bytes, so Ethernet is the
70 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070071 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030072 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080073 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070074};
75
Eli Cohenfa417f72010-10-24 21:08:52 -070076enum {
77 MLX4_IB_IBOE_ETHERTYPE = 0x8915
78};
79
Roland Dreier225c7b12007-05-08 18:00:38 -070080struct mlx4_ib_sqp {
81 struct mlx4_ib_qp qp;
82 int pkey_index;
83 u32 qkey;
84 u32 send_psn;
85 struct ib_ud_header ud_header;
86 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
87};
88
Jack Morgenstein83904132007-10-18 17:36:43 +020089enum {
Eli Cohen417608c2009-11-12 11:19:44 -080090 MLX4_IB_MIN_SQ_STRIDE = 6,
91 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020092};
93
Or Gerlitz3987a2d2012-01-17 13:39:07 +020094enum {
95 MLX4_RAW_QP_MTU = 7,
96 MLX4_RAW_QP_MSGMAX = 31,
97};
98
Moni Shoua297e0da2013-12-12 18:03:14 +020099#ifndef ETH_ALEN
100#define ETH_ALEN 6
101#endif
Moni Shoua297e0da2013-12-12 18:03:14 +0200102
Roland Dreier225c7b12007-05-08 18:00:38 -0700103static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300104 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
105 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
106 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
107 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
108 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
109 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
110 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
111 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
112 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
113 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
114 [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
115 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
116 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Shani Michaeli6ff63e12013-02-06 16:19:15 +0000117 [IB_WR_BIND_MW] = cpu_to_be32(MLX4_OPCODE_BIND_MW),
Roland Dreier225c7b12007-05-08 18:00:38 -0700118};
119
120static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
121{
122 return container_of(mqp, struct mlx4_ib_sqp, qp);
123}
124
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000125static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700126{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000127 if (!mlx4_is_master(dev->dev))
128 return 0;
129
Jack Morgenstein47605df2012-08-03 08:40:57 +0000130 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
131 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
132 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700133}
134
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000135static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
136{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000137 int proxy_sqp = 0;
138 int real_sqp = 0;
139 int i;
140 /* PPF or Native -- real SQP */
141 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
142 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
143 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
144 if (real_sqp)
145 return 1;
146 /* VF or PF -- proxy SQP */
147 if (mlx4_is_mfunc(dev->dev)) {
148 for (i = 0; i < dev->dev->caps.num_ports; i++) {
149 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i] ||
150 qp->mqp.qpn == dev->dev->caps.qp1_proxy[i]) {
151 proxy_sqp = 1;
152 break;
153 }
154 }
155 }
156 return proxy_sqp;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000157}
158
159/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700160static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
161{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000162 int proxy_qp0 = 0;
163 int real_qp0 = 0;
164 int i;
165 /* PPF or Native -- real QP0 */
166 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
167 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
168 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
169 if (real_qp0)
170 return 1;
171 /* VF or PF -- proxy QP0 */
172 if (mlx4_is_mfunc(dev->dev)) {
173 for (i = 0; i < dev->dev->caps.num_ports; i++) {
174 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i]) {
175 proxy_qp0 = 1;
176 break;
177 }
178 }
179 }
180 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700181}
182
183static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
184{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800185 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700186}
187
188static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
189{
190 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
191}
192
193static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
194{
195 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
196}
197
Roland Dreier0e6e7412007-06-18 08:13:48 -0700198/*
199 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200200 * first four bytes of every 64 byte chunk with
201 * 0x7FFFFFF | (invalid_ownership_value << 31).
202 *
203 * When the max work request size is less than or equal to the WQE
204 * basic block size, as an optimization, we can stamp all WQEs with
205 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700206 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200207static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700208{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700209 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700210 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200211 int s;
212 int ind;
213 void *buf;
214 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700215 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700216
Jack Morgensteinea54b102008-01-28 10:40:59 +0200217 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700218 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200219 for (i = 0; i < s; i += 64) {
220 ind = (i >> qp->sq.wqe_shift) + n;
221 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
222 cpu_to_be32(0xffffffff);
223 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
224 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
225 *wqe = stamp;
226 }
227 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700228 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
229 s = (ctrl->fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200230 for (i = 64; i < s; i += 64) {
231 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700232 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200233 }
234 }
235}
236
237static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
238{
239 struct mlx4_wqe_ctrl_seg *ctrl;
240 struct mlx4_wqe_inline_seg *inl;
241 void *wqe;
242 int s;
243
244 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
245 s = sizeof(struct mlx4_wqe_ctrl_seg);
246
247 if (qp->ibqp.qp_type == IB_QPT_UD) {
248 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
249 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
250 memset(dgram, 0, sizeof *dgram);
251 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
252 s += sizeof(struct mlx4_wqe_datagram_seg);
253 }
254
255 /* Pad the remainder of the WQE with an inline data segment. */
256 if (size > s) {
257 inl = wqe + s;
258 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
259 }
260 ctrl->srcrb_flags = 0;
261 ctrl->fence_size = size / 16;
262 /*
263 * Make sure descriptor is fully written before setting ownership bit
264 * (because HW can start executing as soon as we do).
265 */
266 wmb();
267
268 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
269 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
270
271 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
272}
273
274/* Post NOP WQE to prevent wrap-around in the middle of WR */
275static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
276{
277 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
278 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
279 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
280 ind += s;
281 }
282 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700283}
284
Roland Dreier225c7b12007-05-08 18:00:38 -0700285static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
286{
287 struct ib_event event;
288 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
289
290 if (type == MLX4_EVENT_TYPE_PATH_MIG)
291 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
292
293 if (ibqp->event_handler) {
294 event.device = ibqp->device;
295 event.element.qp = ibqp;
296 switch (type) {
297 case MLX4_EVENT_TYPE_PATH_MIG:
298 event.event = IB_EVENT_PATH_MIG;
299 break;
300 case MLX4_EVENT_TYPE_COMM_EST:
301 event.event = IB_EVENT_COMM_EST;
302 break;
303 case MLX4_EVENT_TYPE_SQ_DRAINED:
304 event.event = IB_EVENT_SQ_DRAINED;
305 break;
306 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
307 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
308 break;
309 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
310 event.event = IB_EVENT_QP_FATAL;
311 break;
312 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
313 event.event = IB_EVENT_PATH_MIG_ERR;
314 break;
315 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
316 event.event = IB_EVENT_QP_REQ_ERR;
317 break;
318 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
319 event.event = IB_EVENT_QP_ACCESS_ERR;
320 break;
321 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300322 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700323 "on QP %06x\n", type, qp->qpn);
324 return;
325 }
326
327 ibqp->event_handler(&event, ibqp->qp_context);
328 }
329}
330
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000331static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700332{
333 /*
334 * UD WQEs must have a datagram segment.
335 * RC and UC WQEs might have a remote address segment.
336 * MLX WQEs need two extra inline data segments (for the UD
337 * header and space for the ICRC).
338 */
339 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000340 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700341 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700342 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800343 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000344 case MLX4_IB_QPT_PROXY_SMI_OWNER:
345 case MLX4_IB_QPT_PROXY_SMI:
346 case MLX4_IB_QPT_PROXY_GSI:
347 return sizeof (struct mlx4_wqe_ctrl_seg) +
348 sizeof (struct mlx4_wqe_datagram_seg) + 64;
349 case MLX4_IB_QPT_TUN_SMI_OWNER:
350 case MLX4_IB_QPT_TUN_GSI:
351 return sizeof (struct mlx4_wqe_ctrl_seg) +
352 sizeof (struct mlx4_wqe_datagram_seg);
353
354 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700355 return sizeof (struct mlx4_wqe_ctrl_seg) +
356 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000357 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700358 return sizeof (struct mlx4_wqe_ctrl_seg) +
359 sizeof (struct mlx4_wqe_atomic_seg) +
360 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000361 case MLX4_IB_QPT_SMI:
362 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700363 return sizeof (struct mlx4_wqe_ctrl_seg) +
364 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700365 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
366 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700367 sizeof (struct mlx4_wqe_inline_seg),
368 sizeof (struct mlx4_wqe_data_seg)) +
369 ALIGN(4 +
370 sizeof (struct mlx4_wqe_inline_seg),
371 sizeof (struct mlx4_wqe_data_seg));
372 default:
373 return sizeof (struct mlx4_wqe_ctrl_seg);
374 }
375}
376
Eli Cohen24463042007-05-17 10:32:41 +0300377static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Sean Hefty0a1405d2011-06-02 11:32:15 -0700378 int is_user, int has_rq, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700379{
Eli Cohen24463042007-05-17 10:32:41 +0300380 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300381 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
382 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300383 return -EINVAL;
384
Sean Hefty0a1405d2011-06-02 11:32:15 -0700385 if (!has_rq) {
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700386 if (cap->max_recv_wr)
387 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300388
Roland Dreier0e6e7412007-06-18 08:13:48 -0700389 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700390 } else {
391 /* HW requires >= 1 RQ entry with >= 1 gather entry */
392 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
393 return -EINVAL;
394
Roland Dreier0e6e7412007-06-18 08:13:48 -0700395 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700396 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700397 qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
398 }
Eli Cohen24463042007-05-17 10:32:41 +0300399
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300400 /* leave userspace return values as they were, so as not to break ABI */
401 if (is_user) {
402 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
403 cap->max_recv_sge = qp->rq.max_gs;
404 } else {
405 cap->max_recv_wr = qp->rq.max_post =
406 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
407 cap->max_recv_sge = min(qp->rq.max_gs,
408 min(dev->dev->caps.max_sq_sg,
409 dev->dev->caps.max_rq_sg));
410 }
Eli Cohen24463042007-05-17 10:32:41 +0300411
412 return 0;
413}
414
415static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000416 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp)
Eli Cohen24463042007-05-17 10:32:41 +0300417{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200418 int s;
419
Eli Cohen24463042007-05-17 10:32:41 +0300420 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300421 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
422 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700423 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700424 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
425 return -EINVAL;
426
427 /*
428 * For MLX transport we need 2 extra S/G entries:
429 * one for the header and one for the checksum at the end
430 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000431 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
432 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700433 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
434 return -EINVAL;
435
Jack Morgensteinea54b102008-01-28 10:40:59 +0200436 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
437 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700438 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700439
Roland Dreiercd155c12008-05-20 14:00:02 -0700440 if (s > dev->dev->caps.max_sq_desc_sz)
441 return -EINVAL;
442
Roland Dreier0e6e7412007-06-18 08:13:48 -0700443 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200444 * Hermon supports shrinking WQEs, such that a single work
445 * request can include multiple units of 1 << wqe_shift. This
446 * way, work requests can differ in size, and do not have to
447 * be a power of 2 in size, saving memory and speeding up send
448 * WR posting. Unfortunately, if we do this then the
449 * wqe_index field in CQEs can't be used to look up the WR ID
450 * anymore, so we do this only if selective signaling is off.
451 *
452 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200453 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200454 * constant-sized WRs to make sure a WR is always fully within
455 * a single page-sized chunk.
456 *
457 * Finally, we use NOP work requests to pad the end of the
458 * work queue, to avoid wrap-around in the middle of WR. We
459 * set NEC bit to avoid getting completions with error for
460 * these NOP WRs, but since NEC is only supported starting
461 * with firmware 2.2.232, we use constant-sized WRs for older
462 * firmware.
463 *
464 * And, since MLX QPs only support SEND, we use constant-sized
465 * WRs in this case.
466 *
467 * We look for the smallest value of wqe_shift such that the
468 * resulting number of wqes does not exceed device
469 * capabilities.
470 *
471 * We set WQE size to at least 64 bytes, this way stamping
472 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700473 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200474 if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
475 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000476 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
477 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
478 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200479 qp->sq.wqe_shift = ilog2(64);
480 else
481 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
482
483 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200484 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
485
486 /*
487 * We need to leave 2 KB + 1 WR of headroom in the SQ to
488 * allow HW to prefetch.
489 */
490 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
491 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
492 qp->sq_max_wqes_per_wr +
493 qp->sq_spare_wqes);
494
495 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
496 break;
497
498 if (qp->sq_max_wqes_per_wr <= 1)
499 return -EINVAL;
500
501 ++qp->sq.wqe_shift;
502 }
503
Roland Dreiercd155c12008-05-20 14:00:02 -0700504 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
505 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700506 send_wqe_overhead(type, qp->flags)) /
507 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700508
509 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
510 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700511 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
512 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700513 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700514 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700515 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700516 qp->sq.offset = 0;
517 }
518
Jack Morgensteinea54b102008-01-28 10:40:59 +0200519 cap->max_send_wr = qp->sq.max_post =
520 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700521 cap->max_send_sge = min(qp->sq.max_gs,
522 min(dev->dev->caps.max_sq_sg,
523 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700524 /* We don't support inline sends for kernel QPs (yet) */
525 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700526
527 return 0;
528}
529
Jack Morgenstein83904132007-10-18 17:36:43 +0200530static int set_user_sq_size(struct mlx4_ib_dev *dev,
531 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300532 struct mlx4_ib_create_qp *ucmd)
533{
Jack Morgenstein83904132007-10-18 17:36:43 +0200534 /* Sanity check SQ size before proceeding */
535 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
536 ucmd->log_sq_stride >
537 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
538 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
539 return -EINVAL;
540
Roland Dreier0e6e7412007-06-18 08:13:48 -0700541 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300542 qp->sq.wqe_shift = ucmd->log_sq_stride;
543
Roland Dreier0e6e7412007-06-18 08:13:48 -0700544 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
545 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300546
547 return 0;
548}
549
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000550static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
551{
552 int i;
553
554 qp->sqp_proxy_rcv =
555 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
556 GFP_KERNEL);
557 if (!qp->sqp_proxy_rcv)
558 return -ENOMEM;
559 for (i = 0; i < qp->rq.wqe_cnt; i++) {
560 qp->sqp_proxy_rcv[i].addr =
561 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
562 GFP_KERNEL);
563 if (!qp->sqp_proxy_rcv[i].addr)
564 goto err;
565 qp->sqp_proxy_rcv[i].map =
566 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
567 sizeof (struct mlx4_ib_proxy_sqp_hdr),
568 DMA_FROM_DEVICE);
569 }
570 return 0;
571
572err:
573 while (i > 0) {
574 --i;
575 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
576 sizeof (struct mlx4_ib_proxy_sqp_hdr),
577 DMA_FROM_DEVICE);
578 kfree(qp->sqp_proxy_rcv[i].addr);
579 }
580 kfree(qp->sqp_proxy_rcv);
581 qp->sqp_proxy_rcv = NULL;
582 return -ENOMEM;
583}
584
585static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
586{
587 int i;
588
589 for (i = 0; i < qp->rq.wqe_cnt; i++) {
590 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
591 sizeof (struct mlx4_ib_proxy_sqp_hdr),
592 DMA_FROM_DEVICE);
593 kfree(qp->sqp_proxy_rcv[i].addr);
594 }
595 kfree(qp->sqp_proxy_rcv);
596}
597
Sean Hefty0a1405d2011-06-02 11:32:15 -0700598static int qp_has_rq(struct ib_qp_init_attr *attr)
599{
600 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
601 return 0;
602
603 return !attr->srq;
604}
605
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300606static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
607{
608 int i;
609 for (i = 0; i < dev->caps.num_ports; i++) {
610 if (qpn == dev->caps.qp0_proxy[i])
611 return !!dev->caps.qp0_qkey[i];
612 }
613 return 0;
614}
615
Roland Dreier225c7b12007-05-08 18:00:38 -0700616static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
617 struct ib_qp_init_attr *init_attr,
Jiri Kosina40f22872014-05-11 15:15:12 +0300618 struct ib_udata *udata, int sqpn, struct mlx4_ib_qp **caller_qp,
619 gfp_t gfp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700620{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700621 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700622 int err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000623 struct mlx4_ib_sqp *sqp;
624 struct mlx4_ib_qp *qp;
625 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200626 struct mlx4_ib_cq *mcq;
627 unsigned long flags;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000628
629 /* When tunneling special qps, we use a plain UD qp */
630 if (sqpn) {
631 if (mlx4_is_mfunc(dev->dev) &&
632 (!mlx4_is_master(dev->dev) ||
633 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
634 if (init_attr->qp_type == IB_QPT_GSI)
635 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300636 else {
637 if (mlx4_is_master(dev->dev) ||
638 qp0_enabled_vf(dev->dev, sqpn))
639 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
640 else
641 qp_type = MLX4_IB_QPT_PROXY_SMI;
642 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000643 }
644 qpn = sqpn;
645 /* add extra sg entry for tunneling */
646 init_attr->cap.max_recv_sge++;
647 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
648 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
649 container_of(init_attr,
650 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
651 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
652 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
653 !mlx4_is_master(dev->dev))
654 return -EINVAL;
655 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
656 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300657 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
658 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
659 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000660 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
661 else
662 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000663 /* we are definitely in the PPF here, since we are creating
664 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
665 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
666 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000667 sqpn = qpn;
668 }
669
670 if (!*caller_qp) {
671 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
672 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
673 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jiri Kosina6fcd8d02014-06-09 16:36:33 +0200674 sqp = kzalloc(sizeof (struct mlx4_ib_sqp), gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000675 if (!sqp)
676 return -ENOMEM;
677 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200678 qp->pri.vid = 0xFFFF;
679 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000680 } else {
Jiri Kosina6fcd8d02014-06-09 16:36:33 +0200681 qp = kzalloc(sizeof (struct mlx4_ib_qp), gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000682 if (!qp)
683 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200684 qp->pri.vid = 0xFFFF;
685 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000686 }
687 } else
688 qp = *caller_qp;
689
690 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -0700691
692 mutex_init(&qp->mutex);
693 spin_lock_init(&qp->sq.lock);
694 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -0700695 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000696 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -0700697
698 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200699 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
700 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700701
Sean Hefty0a1405d2011-06-02 11:32:15 -0700702 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, qp_has_rq(init_attr), qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700703 if (err)
704 goto err;
705
706 if (pd->uobject) {
707 struct mlx4_ib_create_qp ucmd;
708
709 if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
710 err = -EFAULT;
711 goto err;
712 }
713
Roland Dreier0e6e7412007-06-18 08:13:48 -0700714 qp->sq_no_prefetch = ucmd.sq_no_prefetch;
715
Jack Morgenstein83904132007-10-18 17:36:43 +0200716 err = set_user_sq_size(dev, qp, &ucmd);
Eli Cohen24463042007-05-17 10:32:41 +0300717 if (err)
718 goto err;
719
Roland Dreier225c7b12007-05-08 18:00:38 -0700720 qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
Arthur Kepnercb9fbc52008-04-29 01:00:34 -0700721 qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700722 if (IS_ERR(qp->umem)) {
723 err = PTR_ERR(qp->umem);
724 goto err;
725 }
726
727 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
728 ilog2(qp->umem->page_size), &qp->mtt);
729 if (err)
730 goto err_buf;
731
732 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
733 if (err)
734 goto err_mtt;
735
Sean Hefty0a1405d2011-06-02 11:32:15 -0700736 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -0700737 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
738 ucmd.db_addr, &qp->db);
739 if (err)
740 goto err_mtt;
741 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700742 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700743 qp->sq_no_prefetch = 0;
744
Ron Livne521e5752008-07-14 23:48:48 -0700745 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
746 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
747
Eli Cohenb832be12008-04-16 21:09:27 -0700748 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
749 qp->flags |= MLX4_IB_QP_LSO;
750
Matan Barakc1c98502013-11-07 15:25:17 +0200751 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
752 if (dev->steering_support ==
753 MLX4_STEERING_MODE_DEVICE_MANAGED)
754 qp->flags |= MLX4_IB_QP_NETIF;
755 else
756 goto err;
757 }
758
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000759 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type, qp);
Eli Cohen24463042007-05-17 10:32:41 +0300760 if (err)
761 goto err;
762
Sean Hefty0a1405d2011-06-02 11:32:15 -0700763 if (qp_has_rq(init_attr)) {
Jiri Kosina40f22872014-05-11 15:15:12 +0300764 err = mlx4_db_alloc(dev->dev, &qp->db, 0, gfp);
Roland Dreier02d89b82007-05-23 15:16:08 -0700765 if (err)
766 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700767
Roland Dreier02d89b82007-05-23 15:16:08 -0700768 *qp->db.db = 0;
769 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700770
Jiri Kosina40f22872014-05-11 15:15:12 +0300771 if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf, gfp)) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700772 err = -ENOMEM;
773 goto err_db;
774 }
775
776 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
777 &qp->mtt);
778 if (err)
779 goto err_buf;
780
Jiri Kosina40f22872014-05-11 15:15:12 +0300781 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700782 if (err)
783 goto err_mtt;
784
Jiri Kosina40f22872014-05-11 15:15:12 +0300785 qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), gfp);
786 qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700787 if (!qp->sq.wrid || !qp->rq.wrid) {
788 err = -ENOMEM;
789 goto err_wrid;
790 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700791 }
792
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700793 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000794 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
795 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
796 if (alloc_proxy_bufs(pd->device, qp)) {
797 err = -ENOMEM;
798 goto err_wrid;
799 }
800 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700801 } else {
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200802 /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
803 * otherwise, the WQE BlueFlame setup flow wrongly causes
804 * VLAN insertion. */
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200805 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200806 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
Matan Barakd57febe2014-12-11 10:57:57 +0200807 (init_attr->cap.max_send_wr ?
808 MLX4_RESERVE_ETH_BF_QP : 0) |
809 (init_attr->cap.max_recv_wr ?
810 MLX4_RESERVE_A0_QP : 0));
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200811 else
Matan Barakc1c98502013-11-07 15:25:17 +0200812 if (qp->flags & MLX4_IB_QP_NETIF)
813 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
814 else
815 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200816 &qpn, 0);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700817 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000818 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700819 }
820
Jiri Kosina40f22872014-05-11 15:15:12 +0300821 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700822 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700823 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700824
Sean Hefty0a1405d2011-06-02 11:32:15 -0700825 if (init_attr->qp_type == IB_QPT_XRC_TGT)
826 qp->mqp.qpn |= (1 << 23);
827
Roland Dreier225c7b12007-05-08 18:00:38 -0700828 /*
829 * Hardware wants QPN written in big-endian order (after
830 * shifting) for send doorbell. Precompute this value to save
831 * a little bit when posting sends.
832 */
833 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
834
Roland Dreier225c7b12007-05-08 18:00:38 -0700835 qp->mqp.event = mlx4_ib_qp_event;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000836 if (!*caller_qp)
837 *caller_qp = qp;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200838
839 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
840 mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
841 to_mcq(init_attr->recv_cq));
842 /* Maintain device to QPs access, needed for further handling
843 * via reset flow
844 */
845 list_add_tail(&qp->qps_list, &dev->qp_list);
846 /* Maintain CQ to QPs access, needed for further handling
847 * via reset flow
848 */
849 mcq = to_mcq(init_attr->send_cq);
850 list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
851 mcq = to_mcq(init_attr->recv_cq);
852 list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
853 mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
854 to_mcq(init_attr->recv_cq));
855 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700856 return 0;
857
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700858err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +0200859 if (!sqpn) {
860 if (qp->flags & MLX4_IB_QP_NETIF)
861 mlx4_ib_steer_qp_free(dev, qpn, 1);
862 else
863 mlx4_qp_release_range(dev->dev, qpn, 1);
864 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000865err_proxy:
866 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
867 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700868err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -0700869 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700870 if (qp_has_rq(init_attr))
871 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -0700872 } else {
Roland Dreier225c7b12007-05-08 18:00:38 -0700873 kfree(qp->sq.wrid);
874 kfree(qp->rq.wrid);
875 }
876
877err_mtt:
878 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
879
880err_buf:
881 if (pd->uobject)
882 ib_umem_release(qp->umem);
883 else
884 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
885
886err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -0700887 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700888 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700889
890err:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000891 if (!*caller_qp)
892 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700893 return err;
894}
895
896static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
897{
898 switch (state) {
899 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
900 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
901 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
902 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
903 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
904 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
905 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
906 default: return -1;
907 }
908}
909
910static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700911 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700912{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700913 if (send_cq == recv_cq) {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200914 spin_lock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700915 __acquire(&recv_cq->lock);
916 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200917 spin_lock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700918 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
919 } else {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200920 spin_lock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700921 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
922 }
923}
924
925static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700926 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700927{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700928 if (send_cq == recv_cq) {
929 __release(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200930 spin_unlock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700931 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700932 spin_unlock(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200933 spin_unlock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700934 } else {
935 spin_unlock(&send_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200936 spin_unlock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700937 }
938}
939
Eli Cohenfa417f72010-10-24 21:08:52 -0700940static void del_gid_entries(struct mlx4_ib_qp *qp)
941{
942 struct mlx4_ib_gid_entry *ge, *tmp;
943
944 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
945 list_del(&ge->list);
946 kfree(ge);
947 }
948}
949
Sean Hefty0a1405d2011-06-02 11:32:15 -0700950static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
951{
952 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
953 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
954 else
955 return to_mpd(qp->ibqp.pd);
956}
957
958static void get_cqs(struct mlx4_ib_qp *qp,
959 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
960{
961 switch (qp->ibqp.qp_type) {
962 case IB_QPT_XRC_TGT:
963 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
964 *recv_cq = *send_cq;
965 break;
966 case IB_QPT_XRC_INI:
967 *send_cq = to_mcq(qp->ibqp.send_cq);
968 *recv_cq = *send_cq;
969 break;
970 default:
971 *send_cq = to_mcq(qp->ibqp.send_cq);
972 *recv_cq = to_mcq(qp->ibqp.recv_cq);
973 break;
974 }
975}
976
Roland Dreier225c7b12007-05-08 18:00:38 -0700977static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
978 int is_user)
979{
980 struct mlx4_ib_cq *send_cq, *recv_cq;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200981 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700982
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200983 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700984 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
985 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300986 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700987 qp->mqp.qpn);
Jack Morgenstein25476b02014-09-11 14:11:20 +0300988 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200989 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
990 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +0300991 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200992 }
993 if (qp->alt.smac) {
994 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
995 qp->alt.smac = 0;
996 }
997 if (qp->pri.vid < 0x1000) {
998 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
999 qp->pri.vid = 0xFFFF;
1000 qp->pri.candidate_vid = 0xFFFF;
1001 qp->pri.update_vid = 0;
1002 }
1003 if (qp->alt.vid < 0x1000) {
1004 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1005 qp->alt.vid = 0xFFFF;
1006 qp->alt.candidate_vid = 0xFFFF;
1007 qp->alt.update_vid = 0;
1008 }
1009 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001010
Sean Hefty0a1405d2011-06-02 11:32:15 -07001011 get_cqs(qp, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001012
Yishai Hadas35f05da2015-02-08 11:49:34 +02001013 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001014 mlx4_ib_lock_cqs(send_cq, recv_cq);
1015
Yishai Hadas35f05da2015-02-08 11:49:34 +02001016 /* del from lists under both locks above to protect reset flow paths */
1017 list_del(&qp->qps_list);
1018 list_del(&qp->cq_send_list);
1019 list_del(&qp->cq_recv_list);
Roland Dreier225c7b12007-05-08 18:00:38 -07001020 if (!is_user) {
1021 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1022 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1023 if (send_cq != recv_cq)
1024 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1025 }
1026
1027 mlx4_qp_remove(dev->dev, &qp->mqp);
1028
1029 mlx4_ib_unlock_cqs(send_cq, recv_cq);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001030 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001031
1032 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001033
Matan Barakc1c98502013-11-07 15:25:17 +02001034 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1035 if (qp->flags & MLX4_IB_QP_NETIF)
1036 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
1037 else
1038 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1039 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001040
Roland Dreier225c7b12007-05-08 18:00:38 -07001041 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1042
1043 if (is_user) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001044 if (qp->rq.wqe_cnt)
Roland Dreier02d89b82007-05-23 15:16:08 -07001045 mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
1046 &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001047 ib_umem_release(qp->umem);
1048 } else {
1049 kfree(qp->sq.wrid);
1050 kfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001051 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1052 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1053 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001054 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001055 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001056 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001057 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001058
1059 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001060}
1061
Jack Morgenstein47605df2012-08-03 08:40:57 +00001062static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1063{
1064 /* Native or PPF */
1065 if (!mlx4_is_mfunc(dev->dev) ||
1066 (mlx4_is_master(dev->dev) &&
1067 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1068 return dev->dev->phys_caps.base_sqpn +
1069 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1070 attr->port_num - 1;
1071 }
1072 /* PF or VF -- creating proxies */
1073 if (attr->qp_type == IB_QPT_SMI)
1074 return dev->dev->caps.qp0_proxy[attr->port_num - 1];
1075 else
1076 return dev->dev->caps.qp1_proxy[attr->port_num - 1];
1077}
1078
Roland Dreier225c7b12007-05-08 18:00:38 -07001079struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1080 struct ib_qp_init_attr *init_attr,
1081 struct ib_udata *udata)
1082{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001083 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001084 int err;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001085 u16 xrcdn = 0;
Jiri Kosina40f22872014-05-11 15:15:12 +03001086 gfp_t gfp;
Roland Dreier225c7b12007-05-08 18:00:38 -07001087
Jiri Kosina40f22872014-05-11 15:15:12 +03001088 gfp = (init_attr->create_flags & MLX4_IB_QP_CREATE_USE_GFP_NOIO) ?
1089 GFP_NOIO : GFP_KERNEL;
Ron Livne521e5752008-07-14 23:48:48 -07001090 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001091 * We only support LSO, vendor flag1, and multicast loopback blocking,
1092 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001093 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001094 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1095 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001096 MLX4_IB_SRIOV_TUNNEL_QP |
1097 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001098 MLX4_IB_QP_NETIF |
1099 MLX4_IB_QP_CREATE_USE_GFP_NOIO))
Eli Cohenb832be12008-04-16 21:09:27 -07001100 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001101
Matan Barakc1c98502013-11-07 15:25:17 +02001102 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1103 if (init_attr->qp_type != IB_QPT_UD)
1104 return ERR_PTR(-EINVAL);
1105 }
1106
Ron Livne521e5752008-07-14 23:48:48 -07001107 if (init_attr->create_flags &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001108 (udata ||
Jiri Kosina40f22872014-05-11 15:15:12 +03001109 ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP | MLX4_IB_QP_CREATE_USE_GFP_NOIO)) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001110 init_attr->qp_type != IB_QPT_UD) ||
1111 ((init_attr->create_flags & MLX4_IB_SRIOV_SQP) &&
1112 init_attr->qp_type > IB_QPT_GSI)))
Eli Cohenb846f252008-04-16 21:09:27 -07001113 return ERR_PTR(-EINVAL);
1114
Roland Dreier225c7b12007-05-08 18:00:38 -07001115 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001116 case IB_QPT_XRC_TGT:
1117 pd = to_mxrcd(init_attr->xrcd)->pd;
1118 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1119 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1120 /* fall through */
1121 case IB_QPT_XRC_INI:
1122 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1123 return ERR_PTR(-ENOSYS);
1124 init_attr->recv_cq = init_attr->send_cq;
1125 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001126 case IB_QPT_RC:
1127 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001128 case IB_QPT_RAW_PACKET:
Jiri Kosina40f22872014-05-11 15:15:12 +03001129 qp = kzalloc(sizeof *qp, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001130 if (!qp)
1131 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001132 qp->pri.vid = 0xFFFF;
1133 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001134 /* fall through */
1135 case IB_QPT_UD:
1136 {
1137 err = create_qp_common(to_mdev(pd->device), pd, init_attr,
Jiri Kosina40f22872014-05-11 15:15:12 +03001138 udata, 0, &qp, gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001139 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001140 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001141
1142 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001143 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001144
1145 break;
1146 }
1147 case IB_QPT_SMI:
1148 case IB_QPT_GSI:
1149 {
1150 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001151 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001152 return ERR_PTR(-EINVAL);
1153
Sean Hefty0a1405d2011-06-02 11:32:15 -07001154 err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
Jack Morgenstein47605df2012-08-03 08:40:57 +00001155 get_sqp_num(to_mdev(pd->device), init_attr),
Jiri Kosina40f22872014-05-11 15:15:12 +03001156 &qp, gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001157 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001158 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001159
1160 qp->port = init_attr->port_num;
1161 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
1162
1163 break;
1164 }
1165 default:
1166 /* Don't support raw QPs */
1167 return ERR_PTR(-EINVAL);
1168 }
1169
1170 return &qp->ibqp;
1171}
1172
1173int mlx4_ib_destroy_qp(struct ib_qp *qp)
1174{
1175 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1176 struct mlx4_ib_qp *mqp = to_mqp(qp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001177 struct mlx4_ib_pd *pd;
Roland Dreier225c7b12007-05-08 18:00:38 -07001178
1179 if (is_qp0(dev, mqp))
1180 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1181
Matan Barak9433c182014-05-15 15:29:28 +03001182 if (dev->qp1_proxy[mqp->port - 1] == mqp) {
1183 mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1184 dev->qp1_proxy[mqp->port - 1] = NULL;
1185 mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1186 }
1187
Sean Hefty0a1405d2011-06-02 11:32:15 -07001188 pd = get_pd(mqp);
1189 destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
Roland Dreier225c7b12007-05-08 18:00:38 -07001190
1191 if (is_sqp(dev, mqp))
1192 kfree(to_msqp(mqp));
1193 else
1194 kfree(mqp);
1195
1196 return 0;
1197}
1198
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001199static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001200{
1201 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001202 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1203 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1204 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1205 case MLX4_IB_QPT_XRC_INI:
1206 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1207 case MLX4_IB_QPT_SMI:
1208 case MLX4_IB_QPT_GSI:
1209 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1210
1211 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1212 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1213 MLX4_QP_ST_MLX : -1);
1214 case MLX4_IB_QPT_PROXY_SMI:
1215 case MLX4_IB_QPT_TUN_SMI:
1216 case MLX4_IB_QPT_PROXY_GSI:
1217 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1218 MLX4_QP_ST_UD : -1);
1219 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001220 }
1221}
1222
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001223static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001224 int attr_mask)
1225{
1226 u8 dest_rd_atomic;
1227 u32 access_flags;
1228 u32 hw_access_flags = 0;
1229
1230 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1231 dest_rd_atomic = attr->max_dest_rd_atomic;
1232 else
1233 dest_rd_atomic = qp->resp_depth;
1234
1235 if (attr_mask & IB_QP_ACCESS_FLAGS)
1236 access_flags = attr->qp_access_flags;
1237 else
1238 access_flags = qp->atomic_rd_en;
1239
1240 if (!dest_rd_atomic)
1241 access_flags &= IB_ACCESS_REMOTE_WRITE;
1242
1243 if (access_flags & IB_ACCESS_REMOTE_READ)
1244 hw_access_flags |= MLX4_QP_BIT_RRE;
1245 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1246 hw_access_flags |= MLX4_QP_BIT_RAE;
1247 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1248 hw_access_flags |= MLX4_QP_BIT_RWE;
1249
1250 return cpu_to_be32(hw_access_flags);
1251}
1252
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001253static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001254 int attr_mask)
1255{
1256 if (attr_mask & IB_QP_PKEY_INDEX)
1257 sqp->pkey_index = attr->pkey_index;
1258 if (attr_mask & IB_QP_QKEY)
1259 sqp->qkey = attr->qkey;
1260 if (attr_mask & IB_QP_SQ_PSN)
1261 sqp->send_psn = attr->sq_psn;
1262}
1263
1264static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1265{
1266 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1267}
1268
Moni Shoua297e0da2013-12-12 18:03:14 +02001269static int _mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
1270 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001271 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001272{
Eli Cohenfa417f72010-10-24 21:08:52 -07001273 int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
1274 IB_LINK_LAYER_ETHERNET;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001275 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001276 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001277 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001278
Eli Cohenfa417f72010-10-24 21:08:52 -07001279
Roland Dreier225c7b12007-05-08 18:00:38 -07001280 path->grh_mylmc = ah->src_path_bits & 0x7f;
1281 path->rlid = cpu_to_be16(ah->dlid);
1282 if (ah->static_rate) {
1283 path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
1284 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1285 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1286 --path->static_rate;
1287 } else
1288 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001289
1290 if (ah->ah_flags & IB_AH_GRH) {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001291 if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001292 pr_err("sgid_index (%u) too large. max is %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001293 ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001294 return -1;
1295 }
1296
1297 path->grh_mylmc |= 1 << 7;
1298 path->mgid_index = ah->grh.sgid_index;
1299 path->hop_limit = ah->grh.hop_limit;
1300 path->tclass_flowlabel =
1301 cpu_to_be32((ah->grh.traffic_class << 20) |
1302 (ah->grh.flow_label));
1303 memcpy(path->rgid, ah->grh.dgid.raw, 16);
1304 }
1305
Eli Cohenfa417f72010-10-24 21:08:52 -07001306 if (is_eth) {
1307 if (!(ah->ah_flags & IB_AH_GRH))
1308 return -1;
1309
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001310 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1311 ((port - 1) << 6) | ((ah->sl & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001312
1313 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001314 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001315 if (smac_info->vid < 0x1000) {
1316 /* both valid vlan ids */
1317 if (smac_info->vid != vlan_tag) {
1318 /* different VIDs. unreg old and reg new */
1319 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1320 if (err)
1321 return err;
1322 smac_info->candidate_vid = vlan_tag;
1323 smac_info->candidate_vlan_index = vidx;
1324 smac_info->candidate_vlan_port = port;
1325 smac_info->update_vid = 1;
1326 path->vlan_index = vidx;
1327 } else {
1328 path->vlan_index = smac_info->vlan_index;
1329 }
1330 } else {
1331 /* no current vlan tag in qp */
1332 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1333 if (err)
1334 return err;
1335 smac_info->candidate_vid = vlan_tag;
1336 smac_info->candidate_vlan_index = vidx;
1337 smac_info->candidate_vlan_port = port;
1338 smac_info->update_vid = 1;
1339 path->vlan_index = vidx;
1340 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001341 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001342 path->fl = 1 << 6;
1343 } else {
1344 /* have current vlan tag. unregister it at modify-qp success */
1345 if (smac_info->vid < 0x1000) {
1346 smac_info->candidate_vid = 0xFFFF;
1347 smac_info->update_vid = 1;
1348 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001349 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001350
1351 /* get smac_index for RoCE use.
1352 * If no smac was yet assigned, register one.
1353 * If one was already assigned, but the new mac differs,
1354 * unregister the old one and register the new one.
1355 */
Jack Morgenstein25476b02014-09-11 14:11:20 +03001356 if ((!smac_info->smac && !smac_info->smac_port) ||
1357 smac_info->smac != smac) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001358 /* register candidate now, unreg if needed, after success */
1359 smac_index = mlx4_register_mac(dev->dev, port, smac);
1360 if (smac_index >= 0) {
1361 smac_info->candidate_smac_index = smac_index;
1362 smac_info->candidate_smac = smac;
1363 smac_info->candidate_smac_port = port;
1364 } else {
1365 return -EINVAL;
1366 }
1367 } else {
1368 smac_index = smac_info->smac_index;
1369 }
1370
1371 memcpy(path->dmac, ah->dmac, 6);
1372 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1373 /* put MAC table smac index for IBoE */
1374 path->grh_mylmc = (u8) (smac_index) | 0x80;
1375 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001376 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1377 ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001378 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001379
Roland Dreier225c7b12007-05-08 18:00:38 -07001380 return 0;
1381}
1382
Moni Shoua297e0da2013-12-12 18:03:14 +02001383static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1384 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001385 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001386 struct mlx4_qp_path *path, u8 port)
1387{
1388 return _mlx4_set_path(dev, &qp->ah_attr,
1389 mlx4_mac_to_u64((u8 *)qp->smac),
1390 (qp_attr_mask & IB_QP_VID) ? qp->vlan_id : 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001391 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001392}
1393
1394static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1395 const struct ib_qp_attr *qp,
1396 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001397 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001398 struct mlx4_qp_path *path, u8 port)
1399{
1400 return _mlx4_set_path(dev, &qp->alt_ah_attr,
1401 mlx4_mac_to_u64((u8 *)qp->alt_smac),
1402 (qp_attr_mask & IB_QP_ALT_VID) ?
1403 qp->alt_vlan_id : 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001404 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001405}
1406
Eli Cohenfa417f72010-10-24 21:08:52 -07001407static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1408{
1409 struct mlx4_ib_gid_entry *ge, *tmp;
1410
1411 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1412 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1413 ge->added = 1;
1414 ge->port = qp->port;
1415 }
1416 }
1417}
1418
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001419static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp, u8 *smac,
1420 struct mlx4_qp_context *context)
1421{
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001422 u64 u64_mac;
1423 int smac_index;
1424
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03001425 u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001426
1427 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001428 if (!qp->pri.smac && !qp->pri.smac_port) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001429 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1430 if (smac_index >= 0) {
1431 qp->pri.candidate_smac_index = smac_index;
1432 qp->pri.candidate_smac = u64_mac;
1433 qp->pri.candidate_smac_port = qp->port;
1434 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1435 } else {
1436 return -ENOENT;
1437 }
1438 }
1439 return 0;
1440}
1441
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001442static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
1443 const struct ib_qp_attr *attr, int attr_mask,
1444 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07001445{
1446 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1447 struct mlx4_ib_qp *qp = to_mqp(ibqp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001448 struct mlx4_ib_pd *pd;
1449 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07001450 struct mlx4_qp_context *context;
1451 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001452 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02001453 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001454 int err = -EINVAL;
1455
Jack Morgenstein3dec4872014-09-11 14:11:19 +03001456 /* APM is not supported under RoCE */
1457 if (attr_mask & IB_QP_ALT_PATH &&
1458 rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1459 IB_LINK_LAYER_ETHERNET)
1460 return -ENOTSUPP;
1461
Roland Dreier225c7b12007-05-08 18:00:38 -07001462 context = kzalloc(sizeof *context, GFP_KERNEL);
1463 if (!context)
1464 return -ENOMEM;
1465
Roland Dreier225c7b12007-05-08 18:00:38 -07001466 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001467 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07001468
1469 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
1470 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1471 else {
1472 optpar |= MLX4_QP_OPTPAR_PM_STATE;
1473 switch (attr->path_mig_state) {
1474 case IB_MIG_MIGRATED:
1475 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1476 break;
1477 case IB_MIG_REARM:
1478 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
1479 break;
1480 case IB_MIG_ARMED:
1481 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
1482 break;
1483 }
1484 }
1485
Eli Cohenb832be12008-04-16 21:09:27 -07001486 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07001487 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001488 else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1489 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Eli Cohenb832be12008-04-16 21:09:27 -07001490 else if (ibqp->qp_type == IB_QPT_UD) {
1491 if (qp->flags & MLX4_IB_QP_LSO)
1492 context->mtu_msgmax = (IB_MTU_4096 << 5) |
1493 ilog2(dev->dev->caps.max_gso_sz);
1494 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07001495 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07001496 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001497 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001498 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001499 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04001500 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001501 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07001502 context->mtu_msgmax = (attr->path_mtu << 5) |
1503 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001504 }
1505
Roland Dreier0e6e7412007-06-18 08:13:48 -07001506 if (qp->rq.wqe_cnt)
1507 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001508 context->rq_size_stride |= qp->rq.wqe_shift - 4;
1509
Roland Dreier0e6e7412007-06-18 08:13:48 -07001510 if (qp->sq.wqe_cnt)
1511 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001512 context->sq_size_stride |= qp->sq.wqe_shift - 4;
1513
Sean Hefty0a1405d2011-06-02 11:32:15 -07001514 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07001515 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001516 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Dotan Barak02d7ef62013-04-21 15:10:00 +00001517 if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1518 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001519 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07001520
Roland Dreier225c7b12007-05-08 18:00:38 -07001521 if (qp->ibqp.uobject)
1522 context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
1523 else
1524 context->usr_page = cpu_to_be32(dev->priv_uar.index);
1525
1526 if (attr_mask & IB_QP_DEST_QPN)
1527 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
1528
1529 if (attr_mask & IB_QP_PORT) {
1530 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
1531 !(attr_mask & IB_QP_AV)) {
1532 mlx4_set_sched(&context->pri_path, attr->port_num);
1533 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
1534 }
1535 }
1536
Or Gerlitzcfcde112011-06-15 14:49:57 +00001537 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
1538 if (dev->counters[qp->port - 1] != -1) {
1539 context->pri_path.counter_index =
1540 dev->counters[qp->port - 1];
1541 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
1542 } else
1543 context->pri_path.counter_index = 0xff;
Matan Barakc1c98502013-11-07 15:25:17 +02001544
1545 if (qp->flags & MLX4_IB_QP_NETIF) {
1546 mlx4_ib_steer_qp_reg(dev, qp, 1);
1547 steer_qp = 1;
1548 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001549 }
1550
Roland Dreier225c7b12007-05-08 18:00:38 -07001551 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001552 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1553 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07001554 context->pri_path.pkey_index = attr->pkey_index;
1555 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
1556 }
1557
Roland Dreier225c7b12007-05-08 18:00:38 -07001558 if (attr_mask & IB_QP_AV) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001559 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001560 attr_mask & IB_QP_PORT ?
1561 attr->port_num : qp->port))
Roland Dreier225c7b12007-05-08 18:00:38 -07001562 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001563
1564 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
1565 MLX4_QP_OPTPAR_SCHED_QUEUE);
1566 }
1567
1568 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07001569 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001570 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
1571 }
1572
1573 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001574 if (attr->alt_port_num == 0 ||
1575 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04001576 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001577
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001578 if (attr->alt_pkey_index >=
1579 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04001580 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001581
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001582 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
1583 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02001584 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04001585 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001586
1587 context->alt_path.pkey_index = attr->alt_pkey_index;
1588 context->alt_path.ackto = attr->alt_timeout << 3;
1589 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
1590 }
1591
Sean Hefty0a1405d2011-06-02 11:32:15 -07001592 pd = get_pd(qp);
1593 get_cqs(qp, &send_cq, &recv_cq);
1594 context->pd = cpu_to_be32(pd->pdn);
1595 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
1596 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
1597 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001598
Roland Dreier95d04f02008-07-23 08:12:26 -07001599 /* Set "fast registration enabled" for all kernel QPs */
1600 if (!qp->ibqp.uobject)
1601 context->params1 |= cpu_to_be32(1 << 11);
1602
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001603 if (attr_mask & IB_QP_RNR_RETRY) {
1604 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
1605 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
1606 }
1607
Roland Dreier225c7b12007-05-08 18:00:38 -07001608 if (attr_mask & IB_QP_RETRY_CNT) {
1609 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
1610 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
1611 }
1612
1613 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1614 if (attr->max_rd_atomic)
1615 context->params1 |=
1616 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
1617 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
1618 }
1619
1620 if (attr_mask & IB_QP_SQ_PSN)
1621 context->next_send_psn = cpu_to_be32(attr->sq_psn);
1622
Roland Dreier225c7b12007-05-08 18:00:38 -07001623 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1624 if (attr->max_dest_rd_atomic)
1625 context->params2 |=
1626 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
1627 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
1628 }
1629
1630 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
1631 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
1632 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
1633 }
1634
1635 if (ibqp->srq)
1636 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
1637
1638 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1639 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
1640 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
1641 }
1642 if (attr_mask & IB_QP_RQ_PSN)
1643 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
1644
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001645 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07001646 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001647 if (qp->mlx4_ib_qp_type &
1648 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
1649 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
1650 else {
1651 if (mlx4_is_mfunc(dev->dev) &&
1652 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
1653 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
1654 MLX4_RESERVED_QKEY_BASE) {
1655 pr_err("Cannot use reserved QKEY"
1656 " 0x%x (range 0xffff0000..0xffffffff"
1657 " is reserved)\n", attr->qkey);
1658 err = -EINVAL;
1659 goto out;
1660 }
1661 context->qkey = cpu_to_be32(attr->qkey);
1662 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001663 optpar |= MLX4_QP_OPTPAR_Q_KEY;
1664 }
1665
1666 if (ibqp->srq)
1667 context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
1668
Sean Hefty0a1405d2011-06-02 11:32:15 -07001669 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07001670 context->db_rec_addr = cpu_to_be64(qp->db.dma);
1671
1672 if (cur_state == IB_QPS_INIT &&
1673 new_state == IB_QPS_RTR &&
1674 (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001675 ibqp->qp_type == IB_QPT_UD ||
1676 ibqp->qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001677 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001678 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
1679 qp->mlx4_ib_qp_type &
1680 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001681 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001682 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
1683 context->pri_path.fl = 0x80;
1684 } else {
1685 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1686 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07001687 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001688 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001689 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1690 IB_LINK_LAYER_ETHERNET) {
1691 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
1692 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
1693 context->pri_path.feup = 1 << 7; /* don't fsm */
1694 /* handle smac_index */
1695 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
1696 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
1697 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
1698 err = handle_eth_ud_smac_index(dev, qp, (u8 *)attr->smac, context);
1699 if (err)
1700 return -EINVAL;
Matan Barak9433c182014-05-15 15:29:28 +03001701 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1702 dev->qp1_proxy[qp->port - 1] = qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001703 }
1704 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001705 }
1706
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001707 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
Eli Cohen3528f692013-04-21 15:10:01 +00001708 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
1709 MLX4_IB_LINK_TYPE_ETH;
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001710 if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
1711 /* set QP to receive both tunneled & non-tunneled packets */
Or Gerlitz8e1a03b2014-09-10 17:15:11 +03001712 if (!(context->flags & cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET)))
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001713 context->srqn = cpu_to_be32(7 << 28);
1714 }
1715 }
Eli Cohen3528f692013-04-21 15:10:01 +00001716
Moni Shoua297e0da2013-12-12 18:03:14 +02001717 if (ibqp->qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
1718 int is_eth = rdma_port_get_link_layer(
1719 &dev->ib_dev, qp->port) ==
1720 IB_LINK_LAYER_ETHERNET;
1721 if (is_eth) {
1722 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
1723 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
1724 }
1725 }
1726
1727
Roland Dreier225c7b12007-05-08 18:00:38 -07001728 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
1729 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
1730 sqd_event = 1;
1731 else
1732 sqd_event = 0;
1733
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001734 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
1735 context->rlkey |= (1 << 4);
1736
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001737 /*
1738 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07001739 * ownership bits of the send queue are set and the SQ
1740 * headroom is stamped so that the hardware doesn't start
1741 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001742 */
1743 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
1744 struct mlx4_wqe_ctrl_seg *ctrl;
1745 int i;
1746
Roland Dreier0e6e7412007-06-18 08:13:48 -07001747 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001748 ctrl = get_send_wqe(qp, i);
1749 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07001750 if (qp->sq_max_wqes_per_wr == 1)
1751 ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07001752
Jack Morgensteinea54b102008-01-28 10:40:59 +02001753 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001754 }
1755 }
1756
Roland Dreier225c7b12007-05-08 18:00:38 -07001757 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
1758 to_mlx4_state(new_state), context, optpar,
1759 sqd_event, &qp->mqp);
1760 if (err)
1761 goto out;
1762
1763 qp->state = new_state;
1764
1765 if (attr_mask & IB_QP_ACCESS_FLAGS)
1766 qp->atomic_rd_en = attr->qp_access_flags;
1767 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1768 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07001769 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001770 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07001771 update_mcg_macs(dev, qp);
1772 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001773 if (attr_mask & IB_QP_ALT_PATH)
1774 qp->alt_port = attr->alt_port_num;
1775
1776 if (is_sqp(dev, qp))
1777 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
1778
1779 /*
1780 * If we moved QP0 to RTR, bring the IB link up; if we moved
1781 * QP0 to RESET or ERROR, bring the link back down.
1782 */
1783 if (is_qp0(dev, qp)) {
1784 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001785 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001786 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001787 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001788
1789 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
1790 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
1791 mlx4_CLOSE_PORT(dev->dev, qp->port);
1792 }
1793
1794 /*
1795 * If we moved a kernel QP to RESET, clean up all old CQ
1796 * entries and reinitialize the QP.
1797 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001798 if (new_state == IB_QPS_RESET) {
1799 if (!ibqp->uobject) {
1800 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1801 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
1802 if (send_cq != recv_cq)
1803 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001804
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001805 qp->rq.head = 0;
1806 qp->rq.tail = 0;
1807 qp->sq.head = 0;
1808 qp->sq.tail = 0;
1809 qp->sq_next_wqe = 0;
1810 if (qp->rq.wqe_cnt)
1811 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02001812
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001813 if (qp->flags & MLX4_IB_QP_NETIF)
1814 mlx4_ib_steer_qp_reg(dev, qp, 0);
1815 }
Jack Morgenstein25476b02014-09-11 14:11:20 +03001816 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001817 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1818 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03001819 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001820 }
1821 if (qp->alt.smac) {
1822 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1823 qp->alt.smac = 0;
1824 }
1825 if (qp->pri.vid < 0x1000) {
1826 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1827 qp->pri.vid = 0xFFFF;
1828 qp->pri.candidate_vid = 0xFFFF;
1829 qp->pri.update_vid = 0;
1830 }
1831
1832 if (qp->alt.vid < 0x1000) {
1833 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1834 qp->alt.vid = 0xFFFF;
1835 qp->alt.candidate_vid = 0xFFFF;
1836 qp->alt.update_vid = 0;
1837 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001838 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001839out:
Matan Barakc1c98502013-11-07 15:25:17 +02001840 if (err && steer_qp)
1841 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001842 kfree(context);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001843 if (qp->pri.candidate_smac ||
1844 (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001845 if (err) {
1846 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
1847 } else {
Jack Morgenstein25476b02014-09-11 14:11:20 +03001848 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001849 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1850 qp->pri.smac = qp->pri.candidate_smac;
1851 qp->pri.smac_index = qp->pri.candidate_smac_index;
1852 qp->pri.smac_port = qp->pri.candidate_smac_port;
1853 }
1854 qp->pri.candidate_smac = 0;
1855 qp->pri.candidate_smac_index = 0;
1856 qp->pri.candidate_smac_port = 0;
1857 }
1858 if (qp->alt.candidate_smac) {
1859 if (err) {
1860 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
1861 } else {
1862 if (qp->alt.smac)
1863 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1864 qp->alt.smac = qp->alt.candidate_smac;
1865 qp->alt.smac_index = qp->alt.candidate_smac_index;
1866 qp->alt.smac_port = qp->alt.candidate_smac_port;
1867 }
1868 qp->alt.candidate_smac = 0;
1869 qp->alt.candidate_smac_index = 0;
1870 qp->alt.candidate_smac_port = 0;
1871 }
1872
1873 if (qp->pri.update_vid) {
1874 if (err) {
1875 if (qp->pri.candidate_vid < 0x1000)
1876 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
1877 qp->pri.candidate_vid);
1878 } else {
1879 if (qp->pri.vid < 0x1000)
1880 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
1881 qp->pri.vid);
1882 qp->pri.vid = qp->pri.candidate_vid;
1883 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
1884 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
1885 }
1886 qp->pri.candidate_vid = 0xFFFF;
1887 qp->pri.update_vid = 0;
1888 }
1889
1890 if (qp->alt.update_vid) {
1891 if (err) {
1892 if (qp->alt.candidate_vid < 0x1000)
1893 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
1894 qp->alt.candidate_vid);
1895 } else {
1896 if (qp->alt.vid < 0x1000)
1897 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
1898 qp->alt.vid);
1899 qp->alt.vid = qp->alt.candidate_vid;
1900 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
1901 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
1902 }
1903 qp->alt.candidate_vid = 0xFFFF;
1904 qp->alt.update_vid = 0;
1905 }
1906
Roland Dreier225c7b12007-05-08 18:00:38 -07001907 return err;
1908}
1909
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001910int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1911 int attr_mask, struct ib_udata *udata)
1912{
1913 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1914 struct mlx4_ib_qp *qp = to_mqp(ibqp);
1915 enum ib_qp_state cur_state, new_state;
1916 int err = -EINVAL;
Moni Shoua297e0da2013-12-12 18:03:14 +02001917 int ll;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001918 mutex_lock(&qp->mutex);
1919
1920 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
1921 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
1922
Moni Shoua297e0da2013-12-12 18:03:14 +02001923 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
1924 ll = IB_LINK_LAYER_UNSPECIFIED;
1925 } else {
1926 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
1927 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
1928 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02001929
1930 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02001931 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001932 pr_debug("qpn 0x%x: invalid attribute mask specified "
1933 "for transition %d to %d. qp_type %d,"
1934 " attr_mask 0x%x\n",
1935 ibqp->qp_num, cur_state, new_state,
1936 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001937 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001938 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001939
Moni Shouac6215742015-02-03 16:48:39 +02001940 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
1941 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
1942 if ((ibqp->qp_type == IB_QPT_RC) ||
1943 (ibqp->qp_type == IB_QPT_UD) ||
1944 (ibqp->qp_type == IB_QPT_UC) ||
1945 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
1946 (ibqp->qp_type == IB_QPT_XRC_INI)) {
1947 attr->port_num = mlx4_ib_bond_next_port(dev);
1948 }
1949 } else {
1950 /* no sense in changing port_num
1951 * when ports are bonded */
1952 attr_mask &= ~IB_QP_PORT;
1953 }
1954 }
1955
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001956 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001957 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001958 pr_debug("qpn 0x%x: invalid port number (%d) specified "
1959 "for transition %d to %d. qp_type %d\n",
1960 ibqp->qp_num, attr->port_num, cur_state,
1961 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001962 goto out;
1963 }
1964
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001965 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
1966 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
1967 IB_LINK_LAYER_ETHERNET))
1968 goto out;
1969
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001970 if (attr_mask & IB_QP_PKEY_INDEX) {
1971 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001972 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
1973 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
1974 "for transition %d to %d. qp_type %d\n",
1975 ibqp->qp_num, attr->pkey_index, cur_state,
1976 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001977 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001978 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001979 }
1980
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001981 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
1982 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001983 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
1984 "Transition %d to %d. qp_type %d\n",
1985 ibqp->qp_num, attr->max_rd_atomic, cur_state,
1986 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001987 goto out;
1988 }
1989
1990 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
1991 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001992 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
1993 "Transition %d to %d. qp_type %d\n",
1994 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
1995 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001996 goto out;
1997 }
1998
1999 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2000 err = 0;
2001 goto out;
2002 }
2003
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002004 err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
2005
Moni Shouac6215742015-02-03 16:48:39 +02002006 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2007 attr->port_num = 1;
2008
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002009out:
2010 mutex_unlock(&qp->mutex);
2011 return err;
2012}
2013
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002014static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2015{
2016 int i;
2017 for (i = 0; i < dev->caps.num_ports; i++) {
2018 if (qpn == dev->caps.qp0_proxy[i] ||
2019 qpn == dev->caps.qp0_tunnel[i]) {
2020 *qkey = dev->caps.qp0_qkey[i];
2021 return 0;
2022 }
2023 }
2024 return -EINVAL;
2025}
2026
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002027static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
2028 struct ib_send_wr *wr,
2029 void *wqe, unsigned *mlx_seg_len)
2030{
2031 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
2032 struct ib_device *ib_dev = &mdev->ib_dev;
2033 struct mlx4_wqe_mlx_seg *mlx = wqe;
2034 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
2035 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
2036 u16 pkey;
2037 u32 qkey;
2038 int send_size;
2039 int header_size;
2040 int spc;
2041 int i;
2042
2043 if (wr->opcode != IB_WR_SEND)
2044 return -EINVAL;
2045
2046 send_size = 0;
2047
2048 for (i = 0; i < wr->num_sge; ++i)
2049 send_size += wr->sg_list[i].length;
2050
2051 /* for proxy-qp0 sends, need to add in size of tunnel header */
2052 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2053 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2054 send_size += sizeof (struct mlx4_ib_tunnel_header);
2055
2056 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, &sqp->ud_header);
2057
2058 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2059 sqp->ud_header.lrh.service_level =
2060 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2061 sqp->ud_header.lrh.destination_lid =
2062 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2063 sqp->ud_header.lrh.source_lid =
2064 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2065 }
2066
2067 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2068
2069 /* force loopback */
2070 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2071 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2072
2073 sqp->ud_header.lrh.virtual_lane = 0;
2074 sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
2075 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2076 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2077 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
2078 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2079 else
2080 sqp->ud_header.bth.destination_qpn =
Jack Morgenstein47605df2012-08-03 08:40:57 +00002081 cpu_to_be32(mdev->dev->caps.qp0_tunnel[sqp->qp.port - 1]);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002082
2083 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002084 if (mlx4_is_master(mdev->dev)) {
2085 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2086 return -EINVAL;
2087 } else {
2088 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2089 return -EINVAL;
2090 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002091 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2092 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2093
2094 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2095 sqp->ud_header.immediate_present = 0;
2096
2097 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2098
2099 /*
2100 * Inline data segments may not cross a 64 byte boundary. If
2101 * our UD header is bigger than the space available up to the
2102 * next 64 byte boundary in the WQE, use two inline data
2103 * segments to hold the UD header.
2104 */
2105 spc = MLX4_INLINE_ALIGN -
2106 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2107 if (header_size <= spc) {
2108 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2109 memcpy(inl + 1, sqp->header_buf, header_size);
2110 i = 1;
2111 } else {
2112 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2113 memcpy(inl + 1, sqp->header_buf, spc);
2114
2115 inl = (void *) (inl + 1) + spc;
2116 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2117 /*
2118 * Need a barrier here to make sure all the data is
2119 * visible before the byte_count field is set.
2120 * Otherwise the HCA prefetcher could grab the 64-byte
2121 * chunk with this inline segment and get a valid (!=
2122 * 0xffffffff) byte count but stale data, and end up
2123 * generating a packet with bad headers.
2124 *
2125 * The first inline segment's byte_count field doesn't
2126 * need a barrier, because it comes after a
2127 * control/MLX segment and therefore is at an offset
2128 * of 16 mod 64.
2129 */
2130 wmb();
2131 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2132 i = 2;
2133 }
2134
2135 *mlx_seg_len =
2136 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2137 return 0;
2138}
2139
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03002140static void mlx4_u64_to_smac(u8 *dst_mac, u64 src_mac)
2141{
2142 int i;
2143
2144 for (i = ETH_ALEN; i; i--) {
2145 dst_mac[i - 1] = src_mac & 0xff;
2146 src_mac >>= 8;
2147 }
2148}
2149
Roland Dreier225c7b12007-05-08 18:00:38 -07002150static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07002151 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07002152{
Eli Cohena4788682010-01-27 13:57:03 +00002153 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Roland Dreier225c7b12007-05-08 18:00:38 -07002154 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002155 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002156 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
2157 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002158 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07002159 u16 pkey;
2160 int send_size;
2161 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07002162 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07002163 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002164 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08002165 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08002166 bool is_eth;
2167 bool is_vlan = false;
2168 bool is_grh;
Roland Dreier225c7b12007-05-08 18:00:38 -07002169
2170 send_size = 0;
2171 for (i = 0; i < wr->num_sge; ++i)
2172 send_size += wr->sg_list[i].length;
2173
Eli Cohenfa417f72010-10-24 21:08:52 -07002174 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
2175 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002176 if (is_eth) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002177 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2178 /* When multi-function is enabled, the ib_core gid
2179 * indexes don't necessarily match the hw ones, so
2180 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002181 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
2182 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2183 ah->av.ib.gid_index, &sgid.raw[0]);
2184 if (err)
2185 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002186 } else {
2187 err = ib_get_cached_gid(ib_dev,
2188 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2189 ah->av.ib.gid_index, &sgid);
2190 if (err)
2191 return err;
2192 }
2193
Bart Van Assche0e9855d2014-03-10 10:33:05 +01002194 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002195 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
2196 is_vlan = 1;
2197 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002198 }
2199 ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh, 0, &sqp->ud_header);
Roland Dreier225c7b12007-05-08 18:00:38 -07002200
Eli Cohenfa417f72010-10-24 21:08:52 -07002201 if (!is_eth) {
2202 sqp->ud_header.lrh.service_level =
2203 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2204 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
2205 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2206 }
2207
2208 if (is_grh) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002209 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07002210 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07002211 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07002212 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
2213 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002214 if (is_eth)
2215 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
2216 else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002217 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2218 /* When multi-function is enabled, the ib_core gid
2219 * indexes don't necessarily match the hw ones, so
2220 * we must use our own cache */
2221 sqp->ud_header.grh.source_gid.global.subnet_prefix =
2222 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2223 subnet_prefix;
2224 sqp->ud_header.grh.source_gid.global.interface_id =
2225 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2226 guid_cache[ah->av.ib.gid_index];
2227 } else
2228 ib_get_cached_gid(ib_dev,
2229 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2230 ah->av.ib.gid_index,
2231 &sqp->ud_header.grh.source_gid);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002232 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002233 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07002234 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002235 }
2236
2237 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07002238
2239 if (!is_eth) {
2240 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
2241 (sqp->ud_header.lrh.destination_lid ==
2242 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
2243 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002244 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
2245 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07002246 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2247 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002248
2249 switch (wr->opcode) {
2250 case IB_WR_SEND:
2251 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2252 sqp->ud_header.immediate_present = 0;
2253 break;
2254 case IB_WR_SEND_WITH_IMM:
2255 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
2256 sqp->ud_header.immediate_present = 1;
Roland Dreier0f39cf32008-04-16 21:09:32 -07002257 sqp->ud_header.immediate_data = wr->ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002258 break;
2259 default:
2260 return -EINVAL;
2261 }
2262
Eli Cohenfa417f72010-10-24 21:08:52 -07002263 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002264 struct in6_addr in6;
2265
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002266 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
2267
2268 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07002269
2270 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
2271 /* FIXME: cache smac value? */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002272 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
2273 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
2274 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002275
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03002276 if (!mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2277 u64 mac = atomic64_read(&to_mdev(ib_dev)->iboe.mac[sqp->qp.port - 1]);
2278 u8 smac[ETH_ALEN];
2279
2280 mlx4_u64_to_smac(smac, mac);
2281 memcpy(sqp->ud_header.eth.smac_h, smac, ETH_ALEN);
2282 } else {
2283 /* use the src mac of the tunnel */
2284 memcpy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac, ETH_ALEN);
2285 }
2286
Eli Cohenfa417f72010-10-24 21:08:52 -07002287 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
2288 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002289 if (!is_vlan) {
2290 sqp->ud_header.eth.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
2291 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002292 sqp->ud_header.vlan.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002293 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
2294 }
Eli Cohenfa417f72010-10-24 21:08:52 -07002295 } else {
2296 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
2297 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
2298 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
2299 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002300 sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
2301 if (!sqp->qp.ibqp.qp_num)
2302 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
2303 else
2304 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
2305 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2306 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2307 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
2308 sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
2309 sqp->qkey : wr->wr.ud.remote_qkey);
2310 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
2311
2312 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2313
2314 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002315 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07002316 for (i = 0; i < header_size / 4; ++i) {
2317 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002318 pr_err(" [%02x] ", i * 4);
2319 pr_cont(" %08x",
2320 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07002321 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002322 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002323 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002324 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002325 }
2326
Roland Dreiere61ef242007-06-18 09:23:47 -07002327 /*
2328 * Inline data segments may not cross a 64 byte boundary. If
2329 * our UD header is bigger than the space available up to the
2330 * next 64 byte boundary in the WQE, use two inline data
2331 * segments to hold the UD header.
2332 */
2333 spc = MLX4_INLINE_ALIGN -
2334 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2335 if (header_size <= spc) {
2336 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2337 memcpy(inl + 1, sqp->header_buf, header_size);
2338 i = 1;
2339 } else {
2340 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2341 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07002342
Roland Dreiere61ef242007-06-18 09:23:47 -07002343 inl = (void *) (inl + 1) + spc;
2344 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2345 /*
2346 * Need a barrier here to make sure all the data is
2347 * visible before the byte_count field is set.
2348 * Otherwise the HCA prefetcher could grab the 64-byte
2349 * chunk with this inline segment and get a valid (!=
2350 * 0xffffffff) byte count but stale data, and end up
2351 * generating a packet with bad headers.
2352 *
2353 * The first inline segment's byte_count field doesn't
2354 * need a barrier, because it comes after a
2355 * control/MLX segment and therefore is at an offset
2356 * of 16 mod 64.
2357 */
2358 wmb();
2359 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2360 i = 2;
2361 }
2362
Roland Dreierf4380002008-04-16 21:09:28 -07002363 *mlx_seg_len =
2364 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2365 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002366}
2367
2368static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2369{
2370 unsigned cur;
2371 struct mlx4_ib_cq *cq;
2372
2373 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002374 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07002375 return 0;
2376
2377 cq = to_mcq(ib_cq);
2378 spin_lock(&cq->lock);
2379 cur = wq->head - wq->tail;
2380 spin_unlock(&cq->lock);
2381
Roland Dreier0e6e7412007-06-18 08:13:48 -07002382 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07002383}
2384
Roland Dreier95d04f02008-07-23 08:12:26 -07002385static __be32 convert_access(int acc)
2386{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002387 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
2388 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
2389 (acc & IB_ACCESS_REMOTE_WRITE ?
2390 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
2391 (acc & IB_ACCESS_REMOTE_READ ?
2392 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07002393 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
2394 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
2395}
2396
2397static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
2398{
2399 struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -07002400 int i;
2401
2402 for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
Jack Morgenstein2b6b7d42009-05-07 21:35:13 -07002403 mfrpl->mapped_page_list[i] =
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -07002404 cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
2405 MLX4_MTT_FLAG_PRESENT);
Roland Dreier95d04f02008-07-23 08:12:26 -07002406
2407 fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
2408 fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
2409 fseg->buf_list = cpu_to_be64(mfrpl->map);
2410 fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
2411 fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
2412 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
2413 fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
2414 fseg->reserved[0] = 0;
2415 fseg->reserved[1] = 0;
2416}
2417
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002418static void set_bind_seg(struct mlx4_wqe_bind_seg *bseg, struct ib_send_wr *wr)
2419{
2420 bseg->flags1 =
2421 convert_access(wr->wr.bind_mw.bind_info.mw_access_flags) &
2422 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ |
2423 MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE |
2424 MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC);
2425 bseg->flags2 = 0;
2426 if (wr->wr.bind_mw.mw->type == IB_MW_TYPE_2)
2427 bseg->flags2 |= cpu_to_be32(MLX4_WQE_BIND_TYPE_2);
2428 if (wr->wr.bind_mw.bind_info.mw_access_flags & IB_ZERO_BASED)
2429 bseg->flags2 |= cpu_to_be32(MLX4_WQE_BIND_ZERO_BASED);
2430 bseg->new_rkey = cpu_to_be32(wr->wr.bind_mw.rkey);
2431 bseg->lkey = cpu_to_be32(wr->wr.bind_mw.bind_info.mr->lkey);
2432 bseg->addr = cpu_to_be64(wr->wr.bind_mw.bind_info.addr);
2433 bseg->length = cpu_to_be64(wr->wr.bind_mw.bind_info.length);
2434}
2435
Roland Dreier95d04f02008-07-23 08:12:26 -07002436static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
2437{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00002438 memset(iseg, 0, sizeof(*iseg));
2439 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07002440}
2441
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002442static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
2443 u64 remote_addr, u32 rkey)
2444{
2445 rseg->raddr = cpu_to_be64(remote_addr);
2446 rseg->rkey = cpu_to_be32(rkey);
2447 rseg->reserved = 0;
2448}
2449
2450static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
2451{
2452 if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
2453 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
2454 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002455 } else if (wr->opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
2456 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
2457 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002458 } else {
2459 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
2460 aseg->compare = 0;
2461 }
2462
2463}
2464
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002465static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
2466 struct ib_send_wr *wr)
2467{
2468 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
2469 aseg->swap_add_mask = cpu_to_be64(wr->wr.atomic.swap_mask);
2470 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
2471 aseg->compare_mask = cpu_to_be64(wr->wr.atomic.compare_add_mask);
2472}
2473
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002474static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Or Gerlitz80a2dcd2011-10-10 10:54:42 +02002475 struct ib_send_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002476{
2477 memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
2478 dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2479 dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
Eli Cohenfa417f72010-10-24 21:08:52 -07002480 dseg->vlan = to_mah(wr->wr.ud.ah)->av.eth.vlan;
2481 memcpy(dseg->mac, to_mah(wr->wr.ud.ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002482}
2483
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002484static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
2485 struct mlx4_wqe_datagram_seg *dseg,
Jack Morgenstein97982f52014-05-29 16:31:02 +03002486 struct ib_send_wr *wr,
2487 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002488{
2489 union mlx4_ext_av *av = &to_mah(wr->wr.ud.ah)->av;
2490 struct mlx4_av sqp_av = {0};
2491 int port = *((u8 *) &av->ib.port_pd) & 0x3;
2492
2493 /* force loopback */
2494 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
2495 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
2496 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
2497 cpu_to_be32(0xf0000000);
2498
2499 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03002500 if (qpt == MLX4_IB_QPT_PROXY_GSI)
2501 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp1_tunnel[port - 1]);
2502 else
2503 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp0_tunnel[port - 1]);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002504 /* Use QKEY from the QP context, which is set by master */
2505 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002506}
2507
2508static void build_tunnel_header(struct ib_send_wr *wr, void *wqe, unsigned *mlx_seg_len)
2509{
2510 struct mlx4_wqe_inline_seg *inl = wqe;
2511 struct mlx4_ib_tunnel_header hdr;
2512 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
2513 int spc;
2514 int i;
2515
2516 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
2517 hdr.remote_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2518 hdr.pkey_index = cpu_to_be16(wr->wr.ud.pkey_index);
2519 hdr.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002520 memcpy(hdr.mac, ah->av.eth.mac, 6);
2521 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002522
2523 spc = MLX4_INLINE_ALIGN -
2524 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2525 if (sizeof (hdr) <= spc) {
2526 memcpy(inl + 1, &hdr, sizeof (hdr));
2527 wmb();
2528 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
2529 i = 1;
2530 } else {
2531 memcpy(inl + 1, &hdr, spc);
2532 wmb();
2533 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2534
2535 inl = (void *) (inl + 1) + spc;
2536 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
2537 wmb();
2538 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
2539 i = 2;
2540 }
2541
2542 *mlx_seg_len =
2543 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
2544}
2545
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002546static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07002547{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002548 u32 *t = dseg;
2549 struct mlx4_wqe_inline_seg *iseg = dseg;
2550
2551 t[1] = 0;
2552
2553 /*
2554 * Need a barrier here before writing the byte_count field to
2555 * make sure that all the data is visible before the
2556 * byte_count field is set. Otherwise, if the segment begins
2557 * a new cacheline, the HCA prefetcher could grab the 64-byte
2558 * chunk and get a valid (!= * 0xffffffff) byte count but
2559 * stale data, and end up sending the wrong data.
2560 */
2561 wmb();
2562
2563 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
2564}
2565
2566static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2567{
Roland Dreierd420d9e2007-07-18 11:46:27 -07002568 dseg->lkey = cpu_to_be32(sg->lkey);
2569 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002570
2571 /*
2572 * Need a barrier here before writing the byte_count field to
2573 * make sure that all the data is visible before the
2574 * byte_count field is set. Otherwise, if the segment begins
2575 * a new cacheline, the HCA prefetcher could grab the 64-byte
2576 * chunk and get a valid (!= * 0xffffffff) byte count but
2577 * stale data, and end up sending the wrong data.
2578 */
2579 wmb();
2580
2581 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07002582}
2583
Roland Dreier2242fa42007-10-09 19:59:05 -07002584static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2585{
2586 dseg->byte_count = cpu_to_be32(sg->length);
2587 dseg->lkey = cpu_to_be32(sg->lkey);
2588 dseg->addr = cpu_to_be64(sg->addr);
2589}
2590
Roland Dreier47b37472008-07-22 14:19:39 -07002591static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002592 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08002593 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07002594{
2595 unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
2596
Eli Cohen417608c2009-11-12 11:19:44 -08002597 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
2598 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07002599
2600 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
2601 wr->num_sge > qp->sq.max_gs - (halign >> 4)))
2602 return -EINVAL;
2603
2604 memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
2605
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002606 *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
2607 wr->wr.ud.hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07002608 *lso_seg_len = halign;
2609 return 0;
2610}
2611
Roland Dreier95d04f02008-07-23 08:12:26 -07002612static __be32 send_ieth(struct ib_send_wr *wr)
2613{
2614 switch (wr->opcode) {
2615 case IB_WR_SEND_WITH_IMM:
2616 case IB_WR_RDMA_WRITE_WITH_IMM:
2617 return wr->ex.imm_data;
2618
2619 case IB_WR_SEND_WITH_INV:
2620 return cpu_to_be32(wr->ex.invalidate_rkey);
2621
2622 default:
2623 return 0;
2624 }
2625}
2626
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002627static void add_zero_len_inline(void *wqe)
2628{
2629 struct mlx4_wqe_inline_seg *inl = wqe;
2630 memset(wqe, 0, 16);
2631 inl->byte_count = cpu_to_be32(1 << 31);
2632}
2633
Roland Dreier225c7b12007-05-08 18:00:38 -07002634int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
2635 struct ib_send_wr **bad_wr)
2636{
2637 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2638 void *wqe;
2639 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002640 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07002641 unsigned long flags;
2642 int nreq;
2643 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02002644 unsigned ind;
2645 int uninitialized_var(stamp);
2646 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07002647 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002648 __be32 dummy;
2649 __be32 *lso_wqe;
2650 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08002651 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07002652 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02002653 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07002654
Roland Dreier96db0e02007-10-30 10:53:54 -07002655 spin_lock_irqsave(&qp->sq.lock, flags);
Yishai Hadas35f05da2015-02-08 11:49:34 +02002656 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2657 err = -EIO;
2658 *bad_wr = wr;
2659 nreq = 0;
2660 goto out;
2661 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002662
Jack Morgensteinea54b102008-01-28 10:40:59 +02002663 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002664
2665 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002666 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08002667 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002668
Roland Dreier225c7b12007-05-08 18:00:38 -07002669 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
2670 err = -ENOMEM;
2671 *bad_wr = wr;
2672 goto out;
2673 }
2674
2675 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
2676 err = -EINVAL;
2677 *bad_wr = wr;
2678 goto out;
2679 }
2680
Roland Dreier0e6e7412007-06-18 08:13:48 -07002681 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02002682 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07002683
2684 ctrl->srcrb_flags =
2685 (wr->send_flags & IB_SEND_SIGNALED ?
2686 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
2687 (wr->send_flags & IB_SEND_SOLICITED ?
2688 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07002689 ((wr->send_flags & IB_SEND_IP_CSUM) ?
2690 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
2691 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07002692 qp->sq_signal_bits;
2693
Roland Dreier95d04f02008-07-23 08:12:26 -07002694 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002695
2696 wqe += sizeof *ctrl;
2697 size = sizeof *ctrl / 16;
2698
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002699 switch (qp->mlx4_ib_qp_type) {
2700 case MLX4_IB_QPT_RC:
2701 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07002702 switch (wr->opcode) {
2703 case IB_WR_ATOMIC_CMP_AND_SWP:
2704 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002705 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002706 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
2707 wr->wr.atomic.rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002708 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2709
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002710 set_atomic_seg(wqe, wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002711 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002712
Roland Dreier225c7b12007-05-08 18:00:38 -07002713 size += (sizeof (struct mlx4_wqe_raddr_seg) +
2714 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
2715
2716 break;
2717
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002718 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
2719 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
2720 wr->wr.atomic.rkey);
2721 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2722
2723 set_masked_atomic_seg(wqe, wr);
2724 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
2725
2726 size += (sizeof (struct mlx4_wqe_raddr_seg) +
2727 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
2728
2729 break;
2730
Roland Dreier225c7b12007-05-08 18:00:38 -07002731 case IB_WR_RDMA_READ:
2732 case IB_WR_RDMA_WRITE:
2733 case IB_WR_RDMA_WRITE_WITH_IMM:
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002734 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
2735 wr->wr.rdma.rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002736 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2737 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07002738 break;
2739
Roland Dreier95d04f02008-07-23 08:12:26 -07002740 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07002741 ctrl->srcrb_flags |=
2742 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07002743 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
2744 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
2745 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
2746 break;
2747
2748 case IB_WR_FAST_REG_MR:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07002749 ctrl->srcrb_flags |=
2750 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07002751 set_fmr_seg(wqe, wr);
2752 wqe += sizeof (struct mlx4_wqe_fmr_seg);
2753 size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
2754 break;
2755
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002756 case IB_WR_BIND_MW:
2757 ctrl->srcrb_flags |=
2758 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
2759 set_bind_seg(wqe, wr);
2760 wqe += sizeof(struct mlx4_wqe_bind_seg);
2761 size += sizeof(struct mlx4_wqe_bind_seg) / 16;
2762 break;
Roland Dreier225c7b12007-05-08 18:00:38 -07002763 default:
2764 /* No extra segments required for sends */
2765 break;
2766 }
2767 break;
2768
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002769 case MLX4_IB_QPT_TUN_SMI_OWNER:
2770 err = build_sriov_qp0_header(to_msqp(qp), wr, ctrl, &seglen);
2771 if (unlikely(err)) {
2772 *bad_wr = wr;
2773 goto out;
2774 }
2775 wqe += seglen;
2776 size += seglen / 16;
2777 break;
2778 case MLX4_IB_QPT_TUN_SMI:
2779 case MLX4_IB_QPT_TUN_GSI:
2780 /* this is a UD qp used in MAD responses to slaves. */
2781 set_datagram_seg(wqe, wr);
2782 /* set the forced-loopback bit in the data seg av */
2783 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
2784 wqe += sizeof (struct mlx4_wqe_datagram_seg);
2785 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
2786 break;
2787 case MLX4_IB_QPT_UD:
Or Gerlitz80a2dcd2011-10-10 10:54:42 +02002788 set_datagram_seg(wqe, wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002789 wqe += sizeof (struct mlx4_wqe_datagram_seg);
2790 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07002791
2792 if (wr->opcode == IB_WR_LSO) {
Eli Cohen417608c2009-11-12 11:19:44 -08002793 err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07002794 if (unlikely(err)) {
2795 *bad_wr = wr;
2796 goto out;
2797 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002798 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07002799 wqe += seglen;
2800 size += seglen / 16;
2801 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002802 break;
2803
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002804 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002805 err = build_sriov_qp0_header(to_msqp(qp), wr, ctrl, &seglen);
2806 if (unlikely(err)) {
2807 *bad_wr = wr;
2808 goto out;
2809 }
2810 wqe += seglen;
2811 size += seglen / 16;
2812 /* to start tunnel header on a cache-line boundary */
2813 add_zero_len_inline(wqe);
2814 wqe += 16;
2815 size++;
2816 build_tunnel_header(wr, wqe, &seglen);
2817 wqe += seglen;
2818 size += seglen / 16;
2819 break;
2820 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002821 case MLX4_IB_QPT_PROXY_GSI:
2822 /* If we are tunneling special qps, this is a UD qp.
2823 * In this case we first add a UD segment targeting
2824 * the tunnel qp, and then add a header with address
2825 * information */
Jack Morgenstein97982f52014-05-29 16:31:02 +03002826 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe, wr,
2827 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002828 wqe += sizeof (struct mlx4_wqe_datagram_seg);
2829 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
2830 build_tunnel_header(wr, wqe, &seglen);
2831 wqe += seglen;
2832 size += seglen / 16;
2833 break;
2834
2835 case MLX4_IB_QPT_SMI:
2836 case MLX4_IB_QPT_GSI:
Roland Dreierf4380002008-04-16 21:09:28 -07002837 err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
2838 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002839 *bad_wr = wr;
2840 goto out;
2841 }
Roland Dreierf4380002008-04-16 21:09:28 -07002842 wqe += seglen;
2843 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07002844 break;
2845
2846 default:
2847 break;
2848 }
2849
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002850 /*
2851 * Write data segments in reverse order, so as to
2852 * overwrite cacheline stamp last within each
2853 * cacheline. This avoids issues with WQE
2854 * prefetching.
2855 */
Roland Dreier225c7b12007-05-08 18:00:38 -07002856
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002857 dseg = wqe;
2858 dseg += wr->num_sge - 1;
2859 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002860
2861 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002862 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
2863 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
2864 qp->mlx4_ib_qp_type &
2865 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002866 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002867 size += sizeof (struct mlx4_wqe_data_seg) / 16;
2868 }
2869
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002870 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
2871 set_data_seg(dseg, wr->sg_list + i);
2872
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002873 /*
2874 * Possibly overwrite stamping in cacheline with LSO
2875 * segment only after making sure all data segments
2876 * are written.
2877 */
2878 wmb();
2879 *lso_wqe = lso_hdr_sz;
2880
Roland Dreier225c7b12007-05-08 18:00:38 -07002881 ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
2882 MLX4_WQE_CTRL_FENCE : 0) | size;
2883
2884 /*
2885 * Make sure descriptor is fully written before
2886 * setting ownership bit (because HW can start
2887 * executing as soon as we do).
2888 */
2889 wmb();
2890
Roland Dreier59b0ed122007-05-19 08:51:58 -07002891 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02002892 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07002893 err = -EINVAL;
2894 goto out;
2895 }
2896
2897 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08002898 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002899
Jack Morgensteinea54b102008-01-28 10:40:59 +02002900 stamp = ind + qp->sq_spare_wqes;
2901 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
2902
Roland Dreier0e6e7412007-06-18 08:13:48 -07002903 /*
2904 * We can improve latency by not stamping the last
2905 * send queue WQE until after ringing the doorbell, so
2906 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02002907 *
2908 * Same optimization applies to padding with NOP wqe
2909 * in case of WQE shrinking (used to prevent wrap-around
2910 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07002911 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02002912 if (wr->next) {
2913 stamp_send_wqe(qp, stamp, size * 16);
2914 ind = pad_wraparound(qp, ind);
2915 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002916 }
2917
2918out:
2919 if (likely(nreq)) {
2920 qp->sq.head += nreq;
2921
2922 /*
2923 * Make sure that descriptors are written before
2924 * doorbell record.
2925 */
2926 wmb();
2927
2928 writel(qp->doorbell_qpn,
2929 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
2930
2931 /*
2932 * Make sure doorbells don't leak out of SQ spinlock
2933 * and reach the HCA out of order.
2934 */
2935 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07002936
Jack Morgensteinea54b102008-01-28 10:40:59 +02002937 stamp_send_wqe(qp, stamp, size * 16);
2938
2939 ind = pad_wraparound(qp, ind);
2940 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07002941 }
2942
Roland Dreier96db0e02007-10-30 10:53:54 -07002943 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07002944
2945 return err;
2946}
2947
2948int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
2949 struct ib_recv_wr **bad_wr)
2950{
2951 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2952 struct mlx4_wqe_data_seg *scat;
2953 unsigned long flags;
2954 int err = 0;
2955 int nreq;
2956 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002957 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07002958 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02002959 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07002960
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002961 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07002962 spin_lock_irqsave(&qp->rq.lock, flags);
2963
Yishai Hadas35f05da2015-02-08 11:49:34 +02002964 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2965 err = -EIO;
2966 *bad_wr = wr;
2967 nreq = 0;
2968 goto out;
2969 }
2970
Roland Dreier0e6e7412007-06-18 08:13:48 -07002971 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002972
2973 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08002974 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002975 err = -ENOMEM;
2976 *bad_wr = wr;
2977 goto out;
2978 }
2979
2980 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
2981 err = -EINVAL;
2982 *bad_wr = wr;
2983 goto out;
2984 }
2985
2986 scat = get_recv_wqe(qp, ind);
2987
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002988 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
2989 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
2990 ib_dma_sync_single_for_device(ibqp->device,
2991 qp->sqp_proxy_rcv[ind].map,
2992 sizeof (struct mlx4_ib_proxy_sqp_hdr),
2993 DMA_FROM_DEVICE);
2994 scat->byte_count =
2995 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
2996 /* use dma lkey from upper layer entry */
2997 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
2998 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
2999 scat++;
3000 max_gs--;
3001 }
3002
Roland Dreier2242fa42007-10-09 19:59:05 -07003003 for (i = 0; i < wr->num_sge; ++i)
3004 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07003005
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003006 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003007 scat[i].byte_count = 0;
3008 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3009 scat[i].addr = 0;
3010 }
3011
3012 qp->rq.wrid[ind] = wr->wr_id;
3013
Roland Dreier0e6e7412007-06-18 08:13:48 -07003014 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003015 }
3016
3017out:
3018 if (likely(nreq)) {
3019 qp->rq.head += nreq;
3020
3021 /*
3022 * Make sure that descriptors are written before
3023 * doorbell record.
3024 */
3025 wmb();
3026
3027 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3028 }
3029
3030 spin_unlock_irqrestore(&qp->rq.lock, flags);
3031
3032 return err;
3033}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003034
3035static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3036{
3037 switch (mlx4_state) {
3038 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3039 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3040 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3041 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3042 case MLX4_QP_STATE_SQ_DRAINING:
3043 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3044 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3045 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3046 default: return -1;
3047 }
3048}
3049
3050static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3051{
3052 switch (mlx4_mig_state) {
3053 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3054 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3055 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3056 default: return -1;
3057 }
3058}
3059
3060static int to_ib_qp_access_flags(int mlx4_flags)
3061{
3062 int ib_flags = 0;
3063
3064 if (mlx4_flags & MLX4_QP_BIT_RRE)
3065 ib_flags |= IB_ACCESS_REMOTE_READ;
3066 if (mlx4_flags & MLX4_QP_BIT_RWE)
3067 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3068 if (mlx4_flags & MLX4_QP_BIT_RAE)
3069 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3070
3071 return ib_flags;
3072}
3073
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003074static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003075 struct mlx4_qp_path *path)
3076{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003077 struct mlx4_dev *dev = ibdev->dev;
3078 int is_eth;
3079
Dotan Barak8fcea952007-07-15 15:00:09 +03003080 memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003081 ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
3082
3083 if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
3084 return;
3085
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003086 is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
3087 IB_LINK_LAYER_ETHERNET;
3088 if (is_eth)
3089 ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
3090 ((path->sched_queue & 4) << 1);
3091 else
3092 ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
3093
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003094 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003095 ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
3096 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
3097 ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
3098 if (ib_ah_attr->ah_flags) {
3099 ib_ah_attr->grh.sgid_index = path->mgid_index;
3100 ib_ah_attr->grh.hop_limit = path->hop_limit;
3101 ib_ah_attr->grh.traffic_class =
3102 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
3103 ib_ah_attr->grh.flow_label =
Jack Morgenstein586bb582007-07-17 18:37:38 -07003104 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003105 memcpy(ib_ah_attr->grh.dgid.raw,
3106 path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
3107 }
3108}
3109
3110int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3111 struct ib_qp_init_attr *qp_init_attr)
3112{
3113 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
3114 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3115 struct mlx4_qp_context context;
3116 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07003117 int err = 0;
3118
3119 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003120
3121 if (qp->state == IB_QPS_RESET) {
3122 qp_attr->qp_state = IB_QPS_RESET;
3123 goto done;
3124 }
3125
3126 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07003127 if (err) {
3128 err = -EINVAL;
3129 goto out;
3130 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003131
3132 mlx4_state = be32_to_cpu(context.flags) >> 28;
3133
Dotan Barak0df670302008-04-16 21:09:34 -07003134 qp->state = to_ib_qp_state(mlx4_state);
3135 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003136 qp_attr->path_mtu = context.mtu_msgmax >> 5;
3137 qp_attr->path_mig_state =
3138 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
3139 qp_attr->qkey = be32_to_cpu(context.qkey);
3140 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
3141 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
3142 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
3143 qp_attr->qp_access_flags =
3144 to_ib_qp_access_flags(be32_to_cpu(context.params2));
3145
3146 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003147 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
3148 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003149 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
3150 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
3151 }
3152
3153 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07003154 if (qp_attr->qp_state == IB_QPS_INIT)
3155 qp_attr->port_num = qp->port;
3156 else
3157 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003158
3159 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
3160 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
3161
3162 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
3163
3164 qp_attr->max_dest_rd_atomic =
3165 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
3166 qp_attr->min_rnr_timer =
3167 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
3168 qp_attr->timeout = context.pri_path.ackto >> 3;
3169 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
3170 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
3171 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
3172
3173done:
3174 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003175 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
3176 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
3177
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003178 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003179 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
3180 qp_attr->cap.max_send_sge = qp->sq.max_gs;
3181 } else {
3182 qp_attr->cap.max_send_wr = 0;
3183 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003184 }
3185
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003186 /*
3187 * We don't support inline sends for kernel QPs (yet), and we
3188 * don't know what userspace's value should be.
3189 */
3190 qp_attr->cap.max_inline_data = 0;
3191
3192 qp_init_attr->cap = qp_attr->cap;
3193
Ron Livne521e5752008-07-14 23:48:48 -07003194 qp_init_attr->create_flags = 0;
3195 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
3196 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
3197
3198 if (qp->flags & MLX4_IB_QP_LSO)
3199 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
3200
Matan Barakc1c98502013-11-07 15:25:17 +02003201 if (qp->flags & MLX4_IB_QP_NETIF)
3202 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
3203
Dotan Barak46db5672012-08-23 14:09:03 +00003204 qp_init_attr->sq_sig_type =
3205 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
3206 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
3207
Dotan Barak0df670302008-04-16 21:09:34 -07003208out:
3209 mutex_unlock(&qp->mutex);
3210 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003211}
3212