blob: 0a8bd7fcdbed9f533ee38c0586b88d338ee721a4 [file] [log] [blame]
Ingo Molnar241771e2008-12-03 10:39:53 +01001/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002 * Performance events x86 architecture code
Ingo Molnar241771e2008-12-03 10:39:53 +01003 *
Ingo Molnar98144512009-04-29 14:52:50 +02004 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Markus Metzger30dd5682009-07-21 15:56:48 +02009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
Stephane Eranian1da53e02010-01-18 10:58:01 +020010 * Copyright (C) 2009 Google, Inc., Stephane Eranian
Ingo Molnar241771e2008-12-03 10:39:53 +010011 *
12 * For licencing details see kernel-base/COPYING
13 */
14
Ingo Molnarcdd6c482009-09-21 12:02:48 +020015#include <linux/perf_event.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010016#include <linux/capability.h>
17#include <linux/notifier.h>
18#include <linux/hardirq.h>
19#include <linux/kprobes.h>
Paul Gortmakereb008eb2016-07-13 20:19:01 -040020#include <linux/export.h>
21#include <linux/init.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010022#include <linux/kdebug.h>
23#include <linux/sched.h>
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +020024#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Markus Metzger30dd5682009-07-21 15:56:48 +020026#include <linux/cpu.h>
Peter Zijlstra272d30b2010-01-22 16:32:17 +010027#include <linux/bitops.h>
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +010028#include <linux/device.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010029
Ingo Molnar241771e2008-12-03 10:39:53 +010030#include <asm/apic.h>
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +020031#include <asm/stacktrace.h>
Peter Zijlstra4e935e42009-03-30 19:07:16 +020032#include <asm/nmi.h>
Lin Ming69092622011-03-03 10:34:50 +080033#include <asm/smp.h>
Robert Richterc8e59102011-04-16 02:27:55 +020034#include <asm/alternative.h>
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070035#include <asm/mmu_context.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070036#include <asm/tlbflush.h>
Peter Zijlstrae3f35412011-11-21 11:43:53 +010037#include <asm/timer.h>
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +020038#include <asm/desc.h>
39#include <asm/ldt.h>
Josh Poimboeuf35f4d9b2016-09-16 14:18:13 -050040#include <asm/unwind.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010041
Borislav Petkov27f6d222016-02-10 10:55:23 +010042#include "perf_event.h"
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
Kevin Winchesterde0428a2011-08-30 20:41:05 -030044struct x86_pmu x86_pmu __read_mostly;
Stephane Eranianefc9f052011-06-06 16:57:03 +020045
Kevin Winchesterde0428a2011-08-30 20:41:05 -030046DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
Peter Zijlstrab0f3f282009-03-05 18:08:27 +010047 .enabled = 1,
48};
Ingo Molnar241771e2008-12-03 10:39:53 +010049
Andy Lutomirskia6673422014-10-24 15:58:13 -070050struct static_key rdpmc_always_available = STATIC_KEY_INIT_FALSE;
51
Kevin Winchesterde0428a2011-08-30 20:41:05 -030052u64 __read_mostly hw_cache_event_ids
Ingo Molnar8326f442009-06-05 20:22:46 +020053 [PERF_COUNT_HW_CACHE_MAX]
54 [PERF_COUNT_HW_CACHE_OP_MAX]
55 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -030056u64 __read_mostly hw_cache_extra_regs
Andi Kleene994d7d2011-03-03 10:34:48 +080057 [PERF_COUNT_HW_CACHE_MAX]
58 [PERF_COUNT_HW_CACHE_OP_MAX]
59 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Ingo Molnar8326f442009-06-05 20:22:46 +020060
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +053061/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020062 * Propagate event elapsed time into the generic event.
63 * Can only be executed on the CPU where the event is active.
Ingo Molnaree060942008-12-13 09:00:03 +010064 * Returns the delta events processed.
65 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030066u64 x86_perf_event_update(struct perf_event *event)
Ingo Molnaree060942008-12-13 09:00:03 +010067{
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +010068 struct hw_perf_event *hwc = &event->hw;
Robert Richter948b1bb2010-03-29 18:36:50 +020069 int shift = 64 - x86_pmu.cntval_bits;
Peter Zijlstraec3232b2009-05-13 09:45:19 +020070 u64 prev_raw_count, new_raw_count;
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +010071 int idx = hwc->idx;
Peter Zijlstraec3232b2009-05-13 09:45:19 +020072 s64 delta;
Ingo Molnaree060942008-12-13 09:00:03 +010073
Robert Richter15c7ad52012-06-20 20:46:33 +020074 if (idx == INTEL_PMC_IDX_FIXED_BTS)
Markus Metzger30dd5682009-07-21 15:56:48 +020075 return 0;
76
Ingo Molnaree060942008-12-13 09:00:03 +010077 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020078 * Careful: an NMI might modify the previous event value.
Ingo Molnaree060942008-12-13 09:00:03 +010079 *
80 * Our tactic to handle this is to first atomically read and
81 * exchange a new raw count - then add that new-prev delta
Ingo Molnarcdd6c482009-09-21 12:02:48 +020082 * count to the generic event atomically:
Ingo Molnaree060942008-12-13 09:00:03 +010083 */
84again:
Peter Zijlstrae7850592010-05-21 14:43:08 +020085 prev_raw_count = local64_read(&hwc->prev_count);
Vince Weaverc48b6052012-03-01 17:28:14 -050086 rdpmcl(hwc->event_base_rdpmc, new_raw_count);
Ingo Molnaree060942008-12-13 09:00:03 +010087
Peter Zijlstrae7850592010-05-21 14:43:08 +020088 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Ingo Molnaree060942008-12-13 09:00:03 +010089 new_raw_count) != prev_raw_count)
90 goto again;
91
92 /*
93 * Now we have the new raw value and have updated the prev
94 * timestamp already. We can now calculate the elapsed delta
Ingo Molnarcdd6c482009-09-21 12:02:48 +020095 * (event-)time and add that to the generic event.
Ingo Molnaree060942008-12-13 09:00:03 +010096 *
97 * Careful, not all hw sign-extends above the physical width
Peter Zijlstraec3232b2009-05-13 09:45:19 +020098 * of the count.
Ingo Molnaree060942008-12-13 09:00:03 +010099 */
Peter Zijlstraec3232b2009-05-13 09:45:19 +0200100 delta = (new_raw_count << shift) - (prev_raw_count << shift);
101 delta >>= shift;
Ingo Molnaree060942008-12-13 09:00:03 +0100102
Peter Zijlstrae7850592010-05-21 14:43:08 +0200103 local64_add(delta, &event->count);
104 local64_sub(delta, &hwc->period_left);
Robert Richter4b7bfd02009-04-29 12:47:22 +0200105
106 return new_raw_count;
Ingo Molnaree060942008-12-13 09:00:03 +0100107}
108
Andi Kleena7e3ed12011-03-03 10:34:47 +0800109/*
110 * Find and validate any extra registers to set up.
111 */
112static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
113{
Stephane Eranianefc9f052011-06-06 16:57:03 +0200114 struct hw_perf_event_extra *reg;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800115 struct extra_reg *er;
116
Stephane Eranianefc9f052011-06-06 16:57:03 +0200117 reg = &event->hw.extra_reg;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800118
119 if (!x86_pmu.extra_regs)
120 return 0;
121
122 for (er = x86_pmu.extra_regs; er->msr; er++) {
123 if (er->event != (config & er->config_mask))
124 continue;
125 if (event->attr.config1 & ~er->valid_mask)
126 return -EINVAL;
Kan Liang338b5222014-07-14 12:25:56 -0700127 /* Check if the extra msrs can be safely accessed*/
128 if (!er->extra_msr_access)
129 return -ENXIO;
Stephane Eranianefc9f052011-06-06 16:57:03 +0200130
131 reg->idx = er->idx;
132 reg->config = event->attr.config1;
133 reg->reg = er->msr;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800134 break;
135 }
136 return 0;
137}
138
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200139static atomic_t active_events;
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300140static atomic_t pmc_refcount;
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200141static DEFINE_MUTEX(pmc_reserve_mutex);
142
Robert Richterb27ea292010-03-17 12:49:10 +0100143#ifdef CONFIG_X86_LOCAL_APIC
144
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200145static bool reserve_pmc_hardware(void)
146{
147 int i;
148
Robert Richter948b1bb2010-03-29 18:36:50 +0200149 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100150 if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200151 goto perfctr_fail;
152 }
153
Robert Richter948b1bb2010-03-29 18:36:50 +0200154 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100155 if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200156 goto eventsel_fail;
157 }
158
159 return true;
160
161eventsel_fail:
162 for (i--; i >= 0; i--)
Robert Richter41bf4982011-02-02 17:40:57 +0100163 release_evntsel_nmi(x86_pmu_config_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200164
Robert Richter948b1bb2010-03-29 18:36:50 +0200165 i = x86_pmu.num_counters;
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200166
167perfctr_fail:
168 for (i--; i >= 0; i--)
Robert Richter41bf4982011-02-02 17:40:57 +0100169 release_perfctr_nmi(x86_pmu_event_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200170
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200171 return false;
172}
173
174static void release_pmc_hardware(void)
175{
176 int i;
177
Robert Richter948b1bb2010-03-29 18:36:50 +0200178 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100179 release_perfctr_nmi(x86_pmu_event_addr(i));
180 release_evntsel_nmi(x86_pmu_config_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200181 }
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200182}
183
Robert Richterb27ea292010-03-17 12:49:10 +0100184#else
185
186static bool reserve_pmc_hardware(void) { return true; }
187static void release_pmc_hardware(void) {}
188
189#endif
190
Don Zickus33c6d6a2010-11-22 16:55:23 -0500191static bool check_hw_exists(void)
192{
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100193 u64 val, val_fail, val_new= ~0;
194 int i, reg, reg_fail, ret = 0;
195 int bios_fail = 0;
Don Zickus68ab7472015-05-18 15:16:48 -0400196 int reg_safe = -1;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500197
Peter Zijlstra44072042010-12-08 15:56:23 +0100198 /*
199 * Check to see if the BIOS enabled any of the counters, if so
200 * complain and bail.
201 */
202 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100203 reg = x86_pmu_config_addr(i);
Peter Zijlstra44072042010-12-08 15:56:23 +0100204 ret = rdmsrl_safe(reg, &val);
205 if (ret)
206 goto msr_fail;
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100207 if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
208 bios_fail = 1;
209 val_fail = val;
210 reg_fail = reg;
Don Zickus68ab7472015-05-18 15:16:48 -0400211 } else {
212 reg_safe = i;
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100213 }
Peter Zijlstra44072042010-12-08 15:56:23 +0100214 }
215
216 if (x86_pmu.num_counters_fixed) {
217 reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
218 ret = rdmsrl_safe(reg, &val);
219 if (ret)
220 goto msr_fail;
221 for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100222 if (val & (0x03 << i*4)) {
223 bios_fail = 1;
224 val_fail = val;
225 reg_fail = reg;
226 }
Peter Zijlstra44072042010-12-08 15:56:23 +0100227 }
228 }
229
230 /*
Don Zickus68ab7472015-05-18 15:16:48 -0400231 * If all the counters are enabled, the below test will always
232 * fail. The tools will also become useless in this scenario.
233 * Just fail and disable the hardware counters.
234 */
235
236 if (reg_safe == -1) {
237 reg = reg_safe;
238 goto msr_fail;
239 }
240
241 /*
Andre Przywarabffd5fc2012-10-09 17:38:35 +0200242 * Read the current value, change it and read it back to see if it
243 * matches, this is needed to detect certain hardware emulators
244 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
Peter Zijlstra44072042010-12-08 15:56:23 +0100245 */
Don Zickus68ab7472015-05-18 15:16:48 -0400246 reg = x86_pmu_event_addr(reg_safe);
Andre Przywarabffd5fc2012-10-09 17:38:35 +0200247 if (rdmsrl_safe(reg, &val))
248 goto msr_fail;
249 val ^= 0xffffUL;
Robert Richterf285f922012-06-20 20:46:36 +0200250 ret = wrmsrl_safe(reg, val);
251 ret |= rdmsrl_safe(reg, &val_new);
Don Zickus33c6d6a2010-11-22 16:55:23 -0500252 if (ret || val != val_new)
Peter Zijlstra44072042010-12-08 15:56:23 +0100253 goto msr_fail;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500254
Ingo Molnar45daae52011-03-25 10:24:23 +0100255 /*
256 * We still allow the PMU driver to operate:
257 */
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100258 if (bios_fail) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800259 pr_cont("Broken BIOS detected, complain to your hardware vendor.\n");
260 pr_err(FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n",
261 reg_fail, val_fail);
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100262 }
Ingo Molnar45daae52011-03-25 10:24:23 +0100263
264 return true;
Peter Zijlstra44072042010-12-08 15:56:23 +0100265
266msr_fail:
Juergen Gross005bd002016-08-01 13:37:07 +0200267 if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) {
268 pr_cont("PMU not available due to virtualization, using software events only.\n");
269 } else {
270 pr_cont("Broken PMU hardware detected, using software events only.\n");
271 pr_err("Failed to access perfctr msr (MSR %x is %Lx)\n",
272 reg, val_new);
273 }
Ingo Molnar45daae52011-03-25 10:24:23 +0100274
Peter Zijlstra44072042010-12-08 15:56:23 +0100275 return false;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500276}
277
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200278static void hw_perf_event_destroy(struct perf_event *event)
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200279{
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300280 x86_release_hardware();
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300281 atomic_dec(&active_events);
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200282}
283
Alexander Shishkin48070342015-01-14 14:18:20 +0200284void hw_perf_lbr_event_destroy(struct perf_event *event)
285{
286 hw_perf_event_destroy(event);
287
288 /* undo the lbr/bts event accounting */
289 x86_del_exclusive(x86_lbr_exclusive_lbr);
290}
291
Robert Richter85cf9db2009-04-29 12:47:20 +0200292static inline int x86_pmu_initialized(void)
293{
294 return x86_pmu.handle_irq != NULL;
295}
296
Ingo Molnar8326f442009-06-05 20:22:46 +0200297static inline int
Andi Kleene994d7d2011-03-03 10:34:48 +0800298set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
Ingo Molnar8326f442009-06-05 20:22:46 +0200299{
Andi Kleene994d7d2011-03-03 10:34:48 +0800300 struct perf_event_attr *attr = &event->attr;
Ingo Molnar8326f442009-06-05 20:22:46 +0200301 unsigned int cache_type, cache_op, cache_result;
302 u64 config, val;
303
304 config = attr->config;
305
306 cache_type = (config >> 0) & 0xff;
307 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
308 return -EINVAL;
309
310 cache_op = (config >> 8) & 0xff;
311 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
312 return -EINVAL;
313
314 cache_result = (config >> 16) & 0xff;
315 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
316 return -EINVAL;
317
318 val = hw_cache_event_ids[cache_type][cache_op][cache_result];
319
320 if (val == 0)
321 return -ENOENT;
322
323 if (val == -1)
324 return -EINVAL;
325
326 hwc->config |= val;
Andi Kleene994d7d2011-03-03 10:34:48 +0800327 attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
328 return x86_pmu_extra_regs(val, event);
Ingo Molnar8326f442009-06-05 20:22:46 +0200329}
330
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300331int x86_reserve_hardware(void)
332{
333 int err = 0;
334
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300335 if (!atomic_inc_not_zero(&pmc_refcount)) {
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300336 mutex_lock(&pmc_reserve_mutex);
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300337 if (atomic_read(&pmc_refcount) == 0) {
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300338 if (!reserve_pmc_hardware())
339 err = -EBUSY;
340 else
341 reserve_ds_buffers();
342 }
343 if (!err)
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300344 atomic_inc(&pmc_refcount);
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300345 mutex_unlock(&pmc_reserve_mutex);
346 }
347
348 return err;
349}
350
351void x86_release_hardware(void)
352{
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300353 if (atomic_dec_and_mutex_lock(&pmc_refcount, &pmc_reserve_mutex)) {
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300354 release_pmc_hardware();
355 release_ds_buffers();
356 mutex_unlock(&pmc_reserve_mutex);
357 }
358}
359
Alexander Shishkin48070342015-01-14 14:18:20 +0200360/*
361 * Check if we can create event of a certain type (that no conflicting events
362 * are present).
363 */
364int x86_add_exclusive(unsigned int what)
365{
Peter Zijlstra93472af2015-06-24 16:47:50 +0200366 int i;
Alexander Shishkin48070342015-01-14 14:18:20 +0200367
Alexander Shishkinccbebba2016-04-28 18:35:46 +0300368 if (x86_pmu.lbr_pt_coexist)
369 return 0;
370
Peter Zijlstra93472af2015-06-24 16:47:50 +0200371 if (!atomic_inc_not_zero(&x86_pmu.lbr_exclusive[what])) {
372 mutex_lock(&pmc_reserve_mutex);
373 for (i = 0; i < ARRAY_SIZE(x86_pmu.lbr_exclusive); i++) {
374 if (i != what && atomic_read(&x86_pmu.lbr_exclusive[i]))
375 goto fail_unlock;
376 }
377 atomic_inc(&x86_pmu.lbr_exclusive[what]);
378 mutex_unlock(&pmc_reserve_mutex);
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300379 }
Alexander Shishkin48070342015-01-14 14:18:20 +0200380
Peter Zijlstra93472af2015-06-24 16:47:50 +0200381 atomic_inc(&active_events);
382 return 0;
Alexander Shishkin48070342015-01-14 14:18:20 +0200383
Peter Zijlstra93472af2015-06-24 16:47:50 +0200384fail_unlock:
Alexander Shishkin48070342015-01-14 14:18:20 +0200385 mutex_unlock(&pmc_reserve_mutex);
Peter Zijlstra93472af2015-06-24 16:47:50 +0200386 return -EBUSY;
Alexander Shishkin48070342015-01-14 14:18:20 +0200387}
388
389void x86_del_exclusive(unsigned int what)
390{
Alexander Shishkinccbebba2016-04-28 18:35:46 +0300391 if (x86_pmu.lbr_pt_coexist)
392 return;
393
Alexander Shishkin48070342015-01-14 14:18:20 +0200394 atomic_dec(&x86_pmu.lbr_exclusive[what]);
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300395 atomic_dec(&active_events);
Alexander Shishkin48070342015-01-14 14:18:20 +0200396}
397
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300398int x86_setup_perfctr(struct perf_event *event)
Robert Richterc1726f32010-04-13 22:23:11 +0200399{
400 struct perf_event_attr *attr = &event->attr;
401 struct hw_perf_event *hwc = &event->hw;
402 u64 config;
403
Franck Bui-Huu6c7e5502010-11-23 16:21:43 +0100404 if (!is_sampling_event(event)) {
Robert Richterc1726f32010-04-13 22:23:11 +0200405 hwc->sample_period = x86_pmu.max_period;
406 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200407 local64_set(&hwc->period_left, hwc->sample_period);
Robert Richterc1726f32010-04-13 22:23:11 +0200408 }
409
410 if (attr->type == PERF_TYPE_RAW)
Peter Zijlstraed13ec52011-11-14 10:03:25 +0100411 return x86_pmu_extra_regs(event->attr.config, event);
Robert Richterc1726f32010-04-13 22:23:11 +0200412
413 if (attr->type == PERF_TYPE_HW_CACHE)
Andi Kleene994d7d2011-03-03 10:34:48 +0800414 return set_ext_hw_attr(hwc, event);
Robert Richterc1726f32010-04-13 22:23:11 +0200415
416 if (attr->config >= x86_pmu.max_events)
417 return -EINVAL;
418
419 /*
420 * The generic map:
421 */
422 config = x86_pmu.event_map(attr->config);
423
424 if (config == 0)
425 return -ENOENT;
426
427 if (config == -1LL)
428 return -EINVAL;
429
430 /*
431 * Branch tracing:
432 */
Peter Zijlstra18a073a2011-04-26 13:24:33 +0200433 if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
434 !attr->freq && hwc->sample_period == 1) {
Robert Richterc1726f32010-04-13 22:23:11 +0200435 /* BTS is not supported by this architecture. */
Peter Zijlstra6809b6e2010-10-19 14:22:50 +0200436 if (!x86_pmu.bts_active)
Robert Richterc1726f32010-04-13 22:23:11 +0200437 return -EOPNOTSUPP;
438
439 /* BTS is currently only allowed for user-mode. */
440 if (!attr->exclude_kernel)
441 return -EOPNOTSUPP;
Alexander Shishkin48070342015-01-14 14:18:20 +0200442
443 /* disallow bts if conflicting events are present */
444 if (x86_add_exclusive(x86_lbr_exclusive_lbr))
445 return -EBUSY;
446
447 event->destroy = hw_perf_lbr_event_destroy;
Robert Richterc1726f32010-04-13 22:23:11 +0200448 }
449
450 hwc->config |= config;
451
452 return 0;
453}
Robert Richter4261e0e2010-04-13 22:23:10 +0200454
Stephane Eranianff3fb512012-02-09 23:20:54 +0100455/*
456 * check that branch_sample_type is compatible with
457 * settings needed for precise_ip > 1 which implies
458 * using the LBR to capture ALL taken branches at the
459 * priv levels of the measurement
460 */
461static inline int precise_br_compat(struct perf_event *event)
462{
463 u64 m = event->attr.branch_sample_type;
464 u64 b = 0;
465
466 /* must capture all branches */
467 if (!(m & PERF_SAMPLE_BRANCH_ANY))
468 return 0;
469
470 m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;
471
472 if (!event->attr.exclude_user)
473 b |= PERF_SAMPLE_BRANCH_USER;
474
475 if (!event->attr.exclude_kernel)
476 b |= PERF_SAMPLE_BRANCH_KERNEL;
477
478 /*
479 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
480 */
481
482 return m == b;
483}
484
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300485int x86_pmu_hw_config(struct perf_event *event)
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300486{
Peter Zijlstraab608342010-04-08 23:03:20 +0200487 if (event->attr.precise_ip) {
488 int precise = 0;
489
490 /* Support for constant skid */
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200491 if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
Peter Zijlstraab608342010-04-08 23:03:20 +0200492 precise++;
493
Peter Zijlstra5553be22010-10-19 14:38:11 +0200494 /* Support for IP fixup */
Andi Kleen03de8742014-08-07 17:08:54 -0700495 if (x86_pmu.lbr_nr || x86_pmu.intel_cap.pebs_format >= 2)
Peter Zijlstra5553be22010-10-19 14:38:11 +0200496 precise++;
Andi Kleen72469762015-12-04 03:50:52 -0800497
498 if (x86_pmu.pebs_prec_dist)
499 precise++;
Peter Zijlstra5553be22010-10-19 14:38:11 +0200500 }
Peter Zijlstraab608342010-04-08 23:03:20 +0200501
502 if (event->attr.precise_ip > precise)
503 return -EOPNOTSUPP;
Yan, Zheng4b854902014-11-04 21:56:08 -0500504 }
505 /*
506 * check that PEBS LBR correction does not conflict with
507 * whatever the user is asking with attr->branch_sample_type
508 */
509 if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format < 2) {
510 u64 *br_type = &event->attr.branch_sample_type;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100511
Yan, Zheng4b854902014-11-04 21:56:08 -0500512 if (has_branch_stack(event)) {
513 if (!precise_br_compat(event))
514 return -EOPNOTSUPP;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100515
Yan, Zheng4b854902014-11-04 21:56:08 -0500516 /* branch_sample_type is compatible */
Stephane Eranianff3fb512012-02-09 23:20:54 +0100517
Yan, Zheng4b854902014-11-04 21:56:08 -0500518 } else {
519 /*
520 * user did not specify branch_sample_type
521 *
522 * For PEBS fixups, we capture all
523 * the branches at the priv level of the
524 * event.
525 */
526 *br_type = PERF_SAMPLE_BRANCH_ANY;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100527
Yan, Zheng4b854902014-11-04 21:56:08 -0500528 if (!event->attr.exclude_user)
529 *br_type |= PERF_SAMPLE_BRANCH_USER;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100530
Yan, Zheng4b854902014-11-04 21:56:08 -0500531 if (!event->attr.exclude_kernel)
532 *br_type |= PERF_SAMPLE_BRANCH_KERNEL;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100533 }
Peter Zijlstraab608342010-04-08 23:03:20 +0200534 }
535
Yan, Zhenge18bf522014-11-04 21:56:03 -0500536 if (event->attr.branch_sample_type & PERF_SAMPLE_BRANCH_CALL_STACK)
537 event->attach_state |= PERF_ATTACH_TASK_DATA;
538
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300539 /*
540 * Generate PMC IRQs:
541 * (keep 'enabled' bit clear for now)
542 */
Peter Zijlstrab4cdc5c2010-03-30 17:00:06 +0200543 event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300544
545 /*
546 * Count user and OS events unless requested not to
547 */
Peter Zijlstrab4cdc5c2010-03-30 17:00:06 +0200548 if (!event->attr.exclude_user)
549 event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
550 if (!event->attr.exclude_kernel)
551 event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
552
553 if (event->attr.type == PERF_TYPE_RAW)
554 event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300555
Andi Kleen294fe0f2015-02-17 18:18:06 -0800556 if (event->attr.sample_period && x86_pmu.limit_period) {
557 if (x86_pmu.limit_period(event, event->attr.sample_period) >
558 event->attr.sample_period)
559 return -EINVAL;
560 }
561
Robert Richter9d0fcba62010-04-13 22:23:12 +0200562 return x86_setup_perfctr(event);
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300563}
564
Ingo Molnaree060942008-12-13 09:00:03 +0100565/*
Peter Zijlstra0d486962009-06-02 19:22:16 +0200566 * Setup the hardware configuration for a given attr_type
Ingo Molnar241771e2008-12-03 10:39:53 +0100567 */
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200568static int __x86_pmu_event_init(struct perf_event *event)
Ingo Molnar241771e2008-12-03 10:39:53 +0100569{
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200570 int err;
Ingo Molnar241771e2008-12-03 10:39:53 +0100571
Robert Richter85cf9db2009-04-29 12:47:20 +0200572 if (!x86_pmu_initialized())
573 return -ENODEV;
Ingo Molnar241771e2008-12-03 10:39:53 +0100574
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300575 err = x86_reserve_hardware();
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200576 if (err)
577 return err;
578
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300579 atomic_inc(&active_events);
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200580 event->destroy = hw_perf_event_destroy;
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +0200581
Robert Richter4261e0e2010-04-13 22:23:10 +0200582 event->hw.idx = -1;
583 event->hw.last_cpu = -1;
584 event->hw.last_tag = ~0ULL;
Stephane Eranianb6900812009-10-06 16:42:09 +0200585
Stephane Eranianefc9f052011-06-06 16:57:03 +0200586 /* mark unused */
587 event->hw.extra_reg.idx = EXTRA_REG_NONE;
Stephane Eranianb36817e2012-02-09 23:20:53 +0100588 event->hw.branch_reg.idx = EXTRA_REG_NONE;
589
Robert Richter9d0fcba62010-04-13 22:23:12 +0200590 return x86_pmu.hw_config(event);
Robert Richter4261e0e2010-04-13 22:23:10 +0200591}
592
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300593void x86_pmu_disable_all(void)
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530594{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500595 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstra9e35ad32009-05-13 16:21:38 +0200596 int idx;
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100597
Robert Richter948b1bb2010-03-29 18:36:50 +0200598 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100599 u64 val;
600
Robert Richter43f62012009-04-29 16:55:56 +0200601 if (!test_bit(idx, cpuc->active_mask))
Robert Richter4295ee62009-04-29 12:47:01 +0200602 continue;
Robert Richter41bf4982011-02-02 17:40:57 +0100603 rdmsrl(x86_pmu_config_addr(idx), val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100604 if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
Robert Richter4295ee62009-04-29 12:47:01 +0200605 continue;
Robert Richterbb1165d2010-03-01 14:21:23 +0100606 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richter41bf4982011-02-02 17:40:57 +0100607 wrmsrl(x86_pmu_config_addr(idx), val);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530608 }
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530609}
610
Kan Liangc3d266c2016-03-03 18:07:28 -0500611/*
612 * There may be PMI landing after enabled=0. The PMI hitting could be before or
613 * after disable_all.
614 *
615 * If PMI hits before disable_all, the PMU will be disabled in the NMI handler.
616 * It will not be re-enabled in the NMI handler again, because enabled=0. After
617 * handling the NMI, disable_all will be called, which will not change the
618 * state either. If PMI hits after disable_all, the PMU is already disabled
619 * before entering NMI handler. The NMI handler will not change the state
620 * either.
621 *
622 * So either situation is harmless.
623 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200624static void x86_pmu_disable(struct pmu *pmu)
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +0530625{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500626 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200627
Robert Richter85cf9db2009-04-29 12:47:20 +0200628 if (!x86_pmu_initialized())
Peter Zijlstra9e35ad32009-05-13 16:21:38 +0200629 return;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200630
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +0100631 if (!cpuc->enabled)
632 return;
633
634 cpuc->n_added = 0;
635 cpuc->enabled = 0;
636 barrier();
Stephane Eranian1da53e02010-01-18 10:58:01 +0200637
638 x86_pmu.disable_all();
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +0530639}
Ingo Molnar241771e2008-12-03 10:39:53 +0100640
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300641void x86_pmu_enable_all(int added)
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530642{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500643 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530644 int idx;
645
Robert Richter948b1bb2010-03-29 18:36:50 +0200646 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richterd45dd922011-02-02 17:40:56 +0100647 struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100648
Robert Richter43f62012009-04-29 16:55:56 +0200649 if (!test_bit(idx, cpuc->active_mask))
Robert Richter4295ee62009-04-29 12:47:01 +0200650 continue;
Peter Zijlstra984b8382009-07-10 09:59:56 +0200651
Robert Richterd45dd922011-02-02 17:40:56 +0100652 __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530653 }
654}
655
Peter Zijlstra51b0fe32010-06-11 13:35:57 +0200656static struct pmu pmu;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200657
658static inline int is_x86_event(struct perf_event *event)
659{
660 return event->pmu == &pmu;
661}
662
Robert Richter1e2ad282011-11-18 12:35:21 +0100663/*
664 * Event scheduler state:
665 *
666 * Assign events iterating over all events and counters, beginning
667 * with events with least weights first. Keep the current iterator
668 * state in struct sched_state.
669 */
670struct sched_state {
671 int weight;
672 int event; /* event index */
673 int counter; /* counter index */
674 int unassigned; /* number of events to be assigned left */
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200675 int nr_gp; /* number of GP counters used */
Robert Richter1e2ad282011-11-18 12:35:21 +0100676 unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
677};
678
Robert Richterbc1738f2011-11-18 12:35:22 +0100679/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
680#define SCHED_STATES_MAX 2
681
Robert Richter1e2ad282011-11-18 12:35:21 +0100682struct perf_sched {
683 int max_weight;
684 int max_events;
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200685 int max_gp;
686 int saved_states;
Peter Zijlstrab371b592015-05-21 10:57:13 +0200687 struct event_constraint **constraints;
Robert Richter1e2ad282011-11-18 12:35:21 +0100688 struct sched_state state;
Robert Richterbc1738f2011-11-18 12:35:22 +0100689 struct sched_state saved[SCHED_STATES_MAX];
Robert Richter1e2ad282011-11-18 12:35:21 +0100690};
691
692/*
693 * Initialize interator that runs through all events and counters.
694 */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200695static void perf_sched_init(struct perf_sched *sched, struct event_constraint **constraints,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200696 int num, int wmin, int wmax, int gpmax)
Robert Richter1e2ad282011-11-18 12:35:21 +0100697{
698 int idx;
699
700 memset(sched, 0, sizeof(*sched));
701 sched->max_events = num;
702 sched->max_weight = wmax;
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200703 sched->max_gp = gpmax;
Peter Zijlstrab371b592015-05-21 10:57:13 +0200704 sched->constraints = constraints;
Robert Richter1e2ad282011-11-18 12:35:21 +0100705
706 for (idx = 0; idx < num; idx++) {
Peter Zijlstrab371b592015-05-21 10:57:13 +0200707 if (constraints[idx]->weight == wmin)
Robert Richter1e2ad282011-11-18 12:35:21 +0100708 break;
709 }
710
711 sched->state.event = idx; /* start with min weight */
712 sched->state.weight = wmin;
713 sched->state.unassigned = num;
714}
715
Robert Richterbc1738f2011-11-18 12:35:22 +0100716static void perf_sched_save_state(struct perf_sched *sched)
717{
718 if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
719 return;
720
721 sched->saved[sched->saved_states] = sched->state;
722 sched->saved_states++;
723}
724
725static bool perf_sched_restore_state(struct perf_sched *sched)
726{
727 if (!sched->saved_states)
728 return false;
729
730 sched->saved_states--;
731 sched->state = sched->saved[sched->saved_states];
732
733 /* continue with next counter: */
734 clear_bit(sched->state.counter++, sched->state.used);
735
736 return true;
737}
738
Robert Richter1e2ad282011-11-18 12:35:21 +0100739/*
740 * Select a counter for the current event to schedule. Return true on
741 * success.
742 */
Robert Richterbc1738f2011-11-18 12:35:22 +0100743static bool __perf_sched_find_counter(struct perf_sched *sched)
Robert Richter1e2ad282011-11-18 12:35:21 +0100744{
745 struct event_constraint *c;
746 int idx;
747
748 if (!sched->state.unassigned)
749 return false;
750
751 if (sched->state.event >= sched->max_events)
752 return false;
753
Peter Zijlstrab371b592015-05-21 10:57:13 +0200754 c = sched->constraints[sched->state.event];
Peter Zijlstra4defea82011-11-10 15:15:42 +0100755 /* Prefer fixed purpose counters */
Robert Richter15c7ad52012-06-20 20:46:33 +0200756 if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
757 idx = INTEL_PMC_IDX_FIXED;
Akinobu Mita307b1cd2012-03-23 15:02:03 -0700758 for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
Peter Zijlstra4defea82011-11-10 15:15:42 +0100759 if (!__test_and_set_bit(idx, sched->state.used))
760 goto done;
761 }
762 }
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200763
Robert Richter1e2ad282011-11-18 12:35:21 +0100764 /* Grab the first unused counter starting with idx */
765 idx = sched->state.counter;
Robert Richter15c7ad52012-06-20 20:46:33 +0200766 for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200767 if (!__test_and_set_bit(idx, sched->state.used)) {
768 if (sched->state.nr_gp++ >= sched->max_gp)
769 return false;
770
Peter Zijlstra4defea82011-11-10 15:15:42 +0100771 goto done;
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200772 }
Robert Richter1e2ad282011-11-18 12:35:21 +0100773 }
Robert Richter1e2ad282011-11-18 12:35:21 +0100774
Peter Zijlstra4defea82011-11-10 15:15:42 +0100775 return false;
776
777done:
778 sched->state.counter = idx;
Robert Richter1e2ad282011-11-18 12:35:21 +0100779
Robert Richterbc1738f2011-11-18 12:35:22 +0100780 if (c->overlap)
781 perf_sched_save_state(sched);
782
783 return true;
784}
785
786static bool perf_sched_find_counter(struct perf_sched *sched)
787{
788 while (!__perf_sched_find_counter(sched)) {
789 if (!perf_sched_restore_state(sched))
790 return false;
791 }
792
Robert Richter1e2ad282011-11-18 12:35:21 +0100793 return true;
794}
795
796/*
797 * Go through all unassigned events and find the next one to schedule.
798 * Take events with the least weight first. Return true on success.
799 */
800static bool perf_sched_next_event(struct perf_sched *sched)
801{
802 struct event_constraint *c;
803
804 if (!sched->state.unassigned || !--sched->state.unassigned)
805 return false;
806
807 do {
808 /* next event */
809 sched->state.event++;
810 if (sched->state.event >= sched->max_events) {
811 /* next weight */
812 sched->state.event = 0;
813 sched->state.weight++;
814 if (sched->state.weight > sched->max_weight)
815 return false;
816 }
Peter Zijlstrab371b592015-05-21 10:57:13 +0200817 c = sched->constraints[sched->state.event];
Robert Richter1e2ad282011-11-18 12:35:21 +0100818 } while (c->weight != sched->state.weight);
819
820 sched->state.counter = 0; /* start with first counter */
821
822 return true;
823}
824
825/*
826 * Assign a counter for each event.
827 */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200828int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200829 int wmin, int wmax, int gpmax, int *assign)
Robert Richter1e2ad282011-11-18 12:35:21 +0100830{
831 struct perf_sched sched;
832
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200833 perf_sched_init(&sched, constraints, n, wmin, wmax, gpmax);
Robert Richter1e2ad282011-11-18 12:35:21 +0100834
835 do {
836 if (!perf_sched_find_counter(&sched))
837 break; /* failed */
838 if (assign)
839 assign[sched.state.event] = sched.state.counter;
840 } while (perf_sched_next_event(&sched));
841
842 return sched.state.unassigned;
843}
Yan, Zheng4a3dc122014-03-18 16:56:43 +0800844EXPORT_SYMBOL_GPL(perf_assign_events);
Robert Richter1e2ad282011-11-18 12:35:21 +0100845
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300846int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200847{
Andrew Hunter43b457802013-05-23 11:07:03 -0700848 struct event_constraint *c;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200849 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200850 struct perf_event *e;
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100851 int i, wmin, wmax, unsched = 0;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200852 struct hw_perf_event *hwc;
853
854 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
855
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100856 if (x86_pmu.start_scheduling)
857 x86_pmu.start_scheduling(cpuc);
858
Robert Richter1e2ad282011-11-18 12:35:21 +0100859 for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
Peter Zijlstrab371b592015-05-21 10:57:13 +0200860 cpuc->event_constraint[i] = NULL;
Stephane Eranian79cba822014-11-17 20:06:56 +0100861 c = x86_pmu.get_event_constraints(cpuc, i, cpuc->event_list[i]);
Peter Zijlstrab371b592015-05-21 10:57:13 +0200862 cpuc->event_constraint[i] = c;
Andrew Hunter43b457802013-05-23 11:07:03 -0700863
Robert Richter1e2ad282011-11-18 12:35:21 +0100864 wmin = min(wmin, c->weight);
865 wmax = max(wmax, c->weight);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200866 }
867
868 /*
Stephane Eranian81130702010-01-21 17:39:01 +0200869 * fastpath, try to reuse previous register
870 */
Peter Zijlstrac933c1a2010-01-22 16:40:12 +0100871 for (i = 0; i < n; i++) {
Stephane Eranian81130702010-01-21 17:39:01 +0200872 hwc = &cpuc->event_list[i]->hw;
Peter Zijlstrab371b592015-05-21 10:57:13 +0200873 c = cpuc->event_constraint[i];
Stephane Eranian81130702010-01-21 17:39:01 +0200874
875 /* never assigned */
876 if (hwc->idx == -1)
877 break;
878
879 /* constraint still honored */
Peter Zijlstra63b14642010-01-22 16:32:17 +0100880 if (!test_bit(hwc->idx, c->idxmsk))
Stephane Eranian81130702010-01-21 17:39:01 +0200881 break;
882
883 /* not already used */
884 if (test_bit(hwc->idx, used_mask))
885 break;
886
Peter Zijlstra34538ee2010-03-02 21:16:55 +0100887 __set_bit(hwc->idx, used_mask);
Stephane Eranian81130702010-01-21 17:39:01 +0200888 if (assign)
889 assign[i] = hwc->idx;
890 }
Stephane Eranian81130702010-01-21 17:39:01 +0200891
Robert Richter1e2ad282011-11-18 12:35:21 +0100892 /* slow path */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200893 if (i != n) {
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200894 int gpmax = x86_pmu.num_counters;
895
896 /*
897 * Do not allow scheduling of more than half the available
898 * generic counters.
899 *
900 * This helps avoid counter starvation of sibling thread by
901 * ensuring at most half the counters cannot be in exclusive
902 * mode. There is no designated counters for the limits. Any
903 * N/2 counters can be used. This helps with events with
904 * specific counter constraints.
905 */
906 if (is_ht_workaround_enabled() && !cpuc->is_fake &&
907 READ_ONCE(cpuc->excl_cntrs->exclusive_present))
908 gpmax /= 2;
909
Peter Zijlstrab371b592015-05-21 10:57:13 +0200910 unsched = perf_assign_events(cpuc->event_constraint, n, wmin,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200911 wmax, gpmax, assign);
Peter Zijlstrab371b592015-05-21 10:57:13 +0200912 }
Stephane Eranian81130702010-01-21 17:39:01 +0200913
Stephane Eranian1da53e02010-01-18 10:58:01 +0200914 /*
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100915 * In case of success (unsched = 0), mark events as committed,
916 * so we do not put_constraint() in case new events are added
917 * and fail to be scheduled
918 *
919 * We invoke the lower level commit callback to lock the resource
920 *
921 * We do not need to do all of this in case we are called to
922 * validate an event group (assign == NULL)
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200923 */
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100924 if (!unsched && assign) {
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200925 for (i = 0; i < n; i++) {
926 e = cpuc->event_list[i];
927 e->hw.flags |= PERF_X86_EVENT_COMMITTED;
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100928 if (x86_pmu.commit_scheduling)
Peter Zijlstrab371b592015-05-21 10:57:13 +0200929 x86_pmu.commit_scheduling(cpuc, i, assign[i]);
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200930 }
Peter Zijlstra8736e542015-05-21 10:57:43 +0200931 } else {
Stephane Eranian1da53e02010-01-18 10:58:01 +0200932 for (i = 0; i < n; i++) {
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200933 e = cpuc->event_list[i];
934 /*
935 * do not put_constraint() on comitted events,
936 * because they are good to go
937 */
938 if ((e->hw.flags & PERF_X86_EVENT_COMMITTED))
939 continue;
940
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100941 /*
942 * release events that failed scheduling
943 */
Stephane Eranian1da53e02010-01-18 10:58:01 +0200944 if (x86_pmu.put_event_constraints)
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200945 x86_pmu.put_event_constraints(cpuc, e);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200946 }
947 }
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100948
949 if (x86_pmu.stop_scheduling)
950 x86_pmu.stop_scheduling(cpuc);
951
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100952 return unsched ? -EINVAL : 0;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200953}
954
955/*
956 * dogrp: true if must collect siblings events (group)
957 * returns total number of events and error code
958 */
959static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
960{
961 struct perf_event *event;
962 int n, max_count;
963
Robert Richter948b1bb2010-03-29 18:36:50 +0200964 max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200965
966 /* current number of events already accepted */
967 n = cpuc->n_events;
968
969 if (is_x86_event(leader)) {
970 if (n >= max_count)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100971 return -EINVAL;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200972 cpuc->event_list[n] = leader;
973 n++;
974 }
975 if (!dogrp)
976 return n;
977
978 list_for_each_entry(event, &leader->sibling_list, group_entry) {
979 if (!is_x86_event(event) ||
Stephane Eranian81130702010-01-21 17:39:01 +0200980 event->state <= PERF_EVENT_STATE_OFF)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200981 continue;
982
983 if (n >= max_count)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100984 return -EINVAL;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200985
986 cpuc->event_list[n] = event;
987 n++;
988 }
989 return n;
990}
991
Stephane Eranian1da53e02010-01-18 10:58:01 +0200992static inline void x86_assign_hw_event(struct perf_event *event,
Stephane Eranian447a1942010-02-01 14:50:01 +0200993 struct cpu_hw_events *cpuc, int i)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200994{
Stephane Eranian447a1942010-02-01 14:50:01 +0200995 struct hw_perf_event *hwc = &event->hw;
996
997 hwc->idx = cpuc->assign[i];
998 hwc->last_cpu = smp_processor_id();
999 hwc->last_tag = ++cpuc->tags[i];
Stephane Eranian1da53e02010-01-18 10:58:01 +02001000
Robert Richter15c7ad52012-06-20 20:46:33 +02001001 if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001002 hwc->config_base = 0;
1003 hwc->event_base = 0;
Robert Richter15c7ad52012-06-20 20:46:33 +02001004 } else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001005 hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
Robert Richter15c7ad52012-06-20 20:46:33 +02001006 hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
1007 hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001008 } else {
Robert Richter73d6e522011-02-02 17:40:59 +01001009 hwc->config_base = x86_pmu_config_addr(hwc->idx);
1010 hwc->event_base = x86_pmu_event_addr(hwc->idx);
Jacob Shin0fbdad02013-02-06 11:26:28 -06001011 hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001012 }
1013}
1014
Stephane Eranian447a1942010-02-01 14:50:01 +02001015static inline int match_prev_assignment(struct hw_perf_event *hwc,
1016 struct cpu_hw_events *cpuc,
1017 int i)
1018{
1019 return hwc->idx == cpuc->assign[i] &&
1020 hwc->last_cpu == smp_processor_id() &&
1021 hwc->last_tag == cpuc->tags[i];
1022}
1023
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001024static void x86_pmu_start(struct perf_event *event, int flags);
Peter Zijlstra2e841872010-01-25 15:58:43 +01001025
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001026static void x86_pmu_enable(struct pmu *pmu)
Ingo Molnaree060942008-12-13 09:00:03 +01001027{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001028 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001029 struct perf_event *event;
1030 struct hw_perf_event *hwc;
Peter Zijlstra11164cd2010-03-26 14:08:44 +01001031 int i, added = cpuc->n_added;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001032
Robert Richter85cf9db2009-04-29 12:47:20 +02001033 if (!x86_pmu_initialized())
Ingo Molnar2b9ff0d2008-12-14 18:36:30 +01001034 return;
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +01001035
1036 if (cpuc->enabled)
1037 return;
1038
Stephane Eranian1da53e02010-01-18 10:58:01 +02001039 if (cpuc->n_added) {
Peter Zijlstra19925ce2010-03-06 13:20:40 +01001040 int n_running = cpuc->n_events - cpuc->n_added;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001041 /*
1042 * apply assignment obtained either from
1043 * hw_perf_group_sched_in() or x86_pmu_enable()
1044 *
1045 * step1: save events moving to new counters
Stephane Eranian1da53e02010-01-18 10:58:01 +02001046 */
Peter Zijlstra19925ce2010-03-06 13:20:40 +01001047 for (i = 0; i < n_running; i++) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001048 event = cpuc->event_list[i];
1049 hwc = &event->hw;
1050
Stephane Eranian447a1942010-02-01 14:50:01 +02001051 /*
1052 * we can avoid reprogramming counter if:
1053 * - assigned same counter as last time
1054 * - running on same CPU as last time
1055 * - no other event has used the counter since
1056 */
1057 if (hwc->idx == -1 ||
1058 match_prev_assignment(hwc, cpuc, i))
Stephane Eranian1da53e02010-01-18 10:58:01 +02001059 continue;
1060
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001061 /*
1062 * Ensure we don't accidentally enable a stopped
1063 * counter simply because we rescheduled.
1064 */
1065 if (hwc->state & PERF_HES_STOPPED)
1066 hwc->state |= PERF_HES_ARCH;
1067
1068 x86_pmu_stop(event, PERF_EF_UPDATE);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001069 }
1070
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001071 /*
1072 * step2: reprogram moved events into new counters
1073 */
Stephane Eranian1da53e02010-01-18 10:58:01 +02001074 for (i = 0; i < cpuc->n_events; i++) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001075 event = cpuc->event_list[i];
1076 hwc = &event->hw;
1077
Peter Zijlstra45e16a62010-03-11 13:40:30 +01001078 if (!match_prev_assignment(hwc, cpuc, i))
Stephane Eranian447a1942010-02-01 14:50:01 +02001079 x86_assign_hw_event(event, cpuc, i);
Peter Zijlstra45e16a62010-03-11 13:40:30 +01001080 else if (i < n_running)
1081 continue;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001082
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001083 if (hwc->state & PERF_HES_ARCH)
1084 continue;
1085
1086 x86_pmu_start(event, PERF_EF_RELOAD);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001087 }
1088 cpuc->n_added = 0;
1089 perf_events_lapic_init();
1090 }
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +01001091
1092 cpuc->enabled = 1;
1093 barrier();
1094
Peter Zijlstra11164cd2010-03-26 14:08:44 +01001095 x86_pmu.enable_all(added);
Ingo Molnaree060942008-12-13 09:00:03 +01001096}
Ingo Molnaree060942008-12-13 09:00:03 +01001097
Tejun Heo245b2e72009-06-24 15:13:48 +09001098static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
Ingo Molnar241771e2008-12-03 10:39:53 +01001099
Ingo Molnaree060942008-12-13 09:00:03 +01001100/*
1101 * Set the next IRQ period, based on the hwc->period_left value.
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001102 * To be called with the event disabled in hw:
Ingo Molnaree060942008-12-13 09:00:03 +01001103 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001104int x86_perf_event_set_period(struct perf_event *event)
Ingo Molnar241771e2008-12-03 10:39:53 +01001105{
Peter Zijlstra07088ed2010-03-02 20:16:01 +01001106 struct hw_perf_event *hwc = &event->hw;
Peter Zijlstrae7850592010-05-21 14:43:08 +02001107 s64 left = local64_read(&hwc->period_left);
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001108 s64 period = hwc->sample_period;
Peter Zijlstra7645a242010-03-08 13:51:31 +01001109 int ret = 0, idx = hwc->idx;
Ingo Molnar241771e2008-12-03 10:39:53 +01001110
Robert Richter15c7ad52012-06-20 20:46:33 +02001111 if (idx == INTEL_PMC_IDX_FIXED_BTS)
Markus Metzger30dd5682009-07-21 15:56:48 +02001112 return 0;
1113
Ingo Molnaree060942008-12-13 09:00:03 +01001114 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001115 * If we are way outside a reasonable range then just skip forward:
Ingo Molnaree060942008-12-13 09:00:03 +01001116 */
1117 if (unlikely(left <= -period)) {
1118 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +02001119 local64_set(&hwc->period_left, left);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001120 hwc->last_period = period;
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001121 ret = 1;
Ingo Molnaree060942008-12-13 09:00:03 +01001122 }
1123
1124 if (unlikely(left <= 0)) {
1125 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +02001126 local64_set(&hwc->period_left, left);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001127 hwc->last_period = period;
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001128 ret = 1;
Ingo Molnaree060942008-12-13 09:00:03 +01001129 }
Ingo Molnar1c80f4b2009-05-15 08:25:22 +02001130 /*
Ingo Molnardfc65092009-09-21 11:31:35 +02001131 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
Ingo Molnar1c80f4b2009-05-15 08:25:22 +02001132 */
1133 if (unlikely(left < 2))
1134 left = 2;
Ingo Molnaree060942008-12-13 09:00:03 +01001135
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001136 if (left > x86_pmu.max_period)
1137 left = x86_pmu.max_period;
1138
Andi Kleen294fe0f2015-02-17 18:18:06 -08001139 if (x86_pmu.limit_period)
1140 left = x86_pmu.limit_period(event, left);
1141
Tejun Heo245b2e72009-06-24 15:13:48 +09001142 per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
Ingo Molnaree060942008-12-13 09:00:03 +01001143
Yan, Zheng851559e2015-05-06 15:33:47 -04001144 if (!(hwc->flags & PERF_X86_EVENT_AUTO_RELOAD) ||
1145 local64_read(&hwc->prev_count) != (u64)-left) {
1146 /*
1147 * The hw event starts counting from this event offset,
1148 * mark it to be able to extra future deltas:
1149 */
1150 local64_set(&hwc->prev_count, (u64)-left);
Ingo Molnaree060942008-12-13 09:00:03 +01001151
Yan, Zheng851559e2015-05-06 15:33:47 -04001152 wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1153 }
Cyrill Gorcunov68aa00a2010-06-03 01:23:04 +04001154
1155 /*
1156 * Due to erratum on certan cpu we need
1157 * a second write to be sure the register
1158 * is updated properly
1159 */
1160 if (x86_pmu.perfctr_second_write) {
Robert Richter73d6e522011-02-02 17:40:59 +01001161 wrmsrl(hwc->event_base,
Robert Richter948b1bb2010-03-29 18:36:50 +02001162 (u64)(-left) & x86_pmu.cntval_mask);
Cyrill Gorcunov68aa00a2010-06-03 01:23:04 +04001163 }
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001164
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001165 perf_event_update_userpage(event);
Peter Zijlstra194002b2009-06-22 16:35:24 +02001166
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001167 return ret;
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001168}
1169
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001170void x86_pmu_enable_event(struct perf_event *event)
Robert Richter7c90cc42009-04-29 12:47:18 +02001171{
Tejun Heo0a3aee02010-12-18 16:28:55 +01001172 if (__this_cpu_read(cpu_hw_events.enabled))
Robert Richter31fa58a2010-04-13 22:23:14 +02001173 __x86_pmu_enable_event(&event->hw,
1174 ARCH_PERFMON_EVENTSEL_ENABLE);
Ingo Molnar241771e2008-12-03 10:39:53 +01001175}
1176
Ingo Molnaree060942008-12-13 09:00:03 +01001177/*
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001178 * Add a single event to the PMU.
Stephane Eranian1da53e02010-01-18 10:58:01 +02001179 *
1180 * The event is added to the group of enabled events
1181 * but only if it can be scehduled with existing events.
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001182 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001183static int x86_pmu_add(struct perf_event *event, int flags)
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001184{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001185 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001186 struct hw_perf_event *hwc;
1187 int assign[X86_PMC_IDX_MAX];
1188 int n, n0, ret;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001189
Stephane Eranian1da53e02010-01-18 10:58:01 +02001190 hwc = &event->hw;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001191
Stephane Eranian1da53e02010-01-18 10:58:01 +02001192 n0 = cpuc->n_events;
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001193 ret = n = collect_events(cpuc, event, false);
1194 if (ret < 0)
1195 goto out;
Ingo Molnar53b441a2009-05-25 21:41:28 +02001196
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001197 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
1198 if (!(flags & PERF_EF_START))
1199 hwc->state |= PERF_HES_ARCH;
1200
Lin Ming4d1c52b2010-04-23 13:56:12 +08001201 /*
1202 * If group events scheduling transaction was started,
Lucas De Marchi0d2eb442011-03-17 16:24:16 -03001203 * skip the schedulability test here, it will be performed
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001204 * at commit time (->commit_txn) as a whole.
Lin Ming4d1c52b2010-04-23 13:56:12 +08001205 */
Sukadev Bhattiprolu8f3e5682015-09-03 20:07:53 -07001206 if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001207 goto done_collect;
Lin Ming4d1c52b2010-04-23 13:56:12 +08001208
Cyrill Gorcunova0727382010-03-11 19:54:39 +03001209 ret = x86_pmu.schedule_events(cpuc, n, assign);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001210 if (ret)
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001211 goto out;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001212 /*
1213 * copy new assignment, now we know it is possible
1214 * will be used by hw_perf_enable()
1215 */
1216 memcpy(cpuc->assign, assign, n*sizeof(int));
Ingo Molnar241771e2008-12-03 10:39:53 +01001217
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001218done_collect:
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001219 /*
1220 * Commit the collect_events() state. See x86_pmu_del() and
1221 * x86_pmu_*_txn().
1222 */
Stephane Eranian1da53e02010-01-18 10:58:01 +02001223 cpuc->n_events = n;
Peter Zijlstra356e1f22010-03-06 13:49:56 +01001224 cpuc->n_added += n - n0;
Stephane Eranian90151c352010-05-25 16:23:10 +02001225 cpuc->n_txn += n - n0;
Ingo Molnar7e2ae342008-12-09 11:40:46 +01001226
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001227 ret = 0;
1228out:
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001229 return ret;
Ingo Molnar241771e2008-12-03 10:39:53 +01001230}
1231
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001232static void x86_pmu_start(struct perf_event *event, int flags)
Stephane Eraniand76a0812010-02-08 17:06:01 +02001233{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001234 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001235 int idx = event->hw.idx;
1236
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001237 if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
1238 return;
Stephane Eraniand76a0812010-02-08 17:06:01 +02001239
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001240 if (WARN_ON_ONCE(idx == -1))
1241 return;
1242
1243 if (flags & PERF_EF_RELOAD) {
1244 WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
1245 x86_perf_event_set_period(event);
1246 }
1247
1248 event->hw.state = 0;
1249
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001250 cpuc->events[idx] = event;
1251 __set_bit(idx, cpuc->active_mask);
Robert Richter63e6be62010-09-15 18:20:34 +02001252 __set_bit(idx, cpuc->running);
Peter Zijlstraaff3d912010-03-02 20:32:08 +01001253 x86_pmu.enable(event);
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001254 perf_event_update_userpage(event);
Peter Zijlstraa78ac322009-05-25 17:39:05 +02001255}
1256
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001257void perf_event_print_debug(void)
Ingo Molnar241771e2008-12-03 10:39:53 +01001258{
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001259 u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
Andi Kleenda3e6062015-02-27 09:48:31 -08001260 u64 pebs, debugctl;
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001261 struct cpu_hw_events *cpuc;
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001262 unsigned long flags;
Ingo Molnar1e125672008-12-09 12:18:18 +01001263 int cpu, idx;
1264
Robert Richter948b1bb2010-03-29 18:36:50 +02001265 if (!x86_pmu.num_counters)
Ingo Molnar1e125672008-12-09 12:18:18 +01001266 return;
Ingo Molnar241771e2008-12-03 10:39:53 +01001267
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001268 local_irq_save(flags);
Ingo Molnar241771e2008-12-03 10:39:53 +01001269
1270 cpu = smp_processor_id();
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001271 cpuc = &per_cpu(cpu_hw_events, cpu);
Ingo Molnar241771e2008-12-03 10:39:53 +01001272
Robert Richterfaa28ae2009-04-29 12:47:13 +02001273 if (x86_pmu.version >= 2) {
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301274 rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
1275 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1276 rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
1277 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
Ingo Molnar241771e2008-12-03 10:39:53 +01001278
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301279 pr_info("\n");
1280 pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
1281 pr_info("CPU#%d: status: %016llx\n", cpu, status);
1282 pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
1283 pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
Andi Kleen15fde112015-02-27 09:48:32 -08001284 if (x86_pmu.pebs_constraints) {
1285 rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1286 pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs);
1287 }
Andi Kleenda3e6062015-02-27 09:48:31 -08001288 if (x86_pmu.lbr_nr) {
1289 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
1290 pr_info("CPU#%d: debugctl: %016llx\n", cpu, debugctl);
1291 }
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301292 }
Peter Zijlstra7645a242010-03-08 13:51:31 +01001293 pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
Ingo Molnar241771e2008-12-03 10:39:53 +01001294
Robert Richter948b1bb2010-03-29 18:36:50 +02001295 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richter41bf4982011-02-02 17:40:57 +01001296 rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
1297 rdmsrl(x86_pmu_event_addr(idx), pmc_count);
Ingo Molnar241771e2008-12-03 10:39:53 +01001298
Tejun Heo245b2e72009-06-24 15:13:48 +09001299 prev_left = per_cpu(pmc_prev_left[idx], cpu);
Ingo Molnar241771e2008-12-03 10:39:53 +01001300
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301301 pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
Ingo Molnar241771e2008-12-03 10:39:53 +01001302 cpu, idx, pmc_ctrl);
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301303 pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
Ingo Molnar241771e2008-12-03 10:39:53 +01001304 cpu, idx, pmc_count);
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301305 pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
Ingo Molnaree060942008-12-13 09:00:03 +01001306 cpu, idx, prev_left);
Ingo Molnar241771e2008-12-03 10:39:53 +01001307 }
Robert Richter948b1bb2010-03-29 18:36:50 +02001308 for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001309 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
1310
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301311 pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001312 cpu, idx, pmc_count);
1313 }
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001314 local_irq_restore(flags);
Ingo Molnar241771e2008-12-03 10:39:53 +01001315}
1316
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001317void x86_pmu_stop(struct perf_event *event, int flags)
Ingo Molnar241771e2008-12-03 10:39:53 +01001318{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001319 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001320 struct hw_perf_event *hwc = &event->hw;
Ingo Molnar241771e2008-12-03 10:39:53 +01001321
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001322 if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
1323 x86_pmu.disable(event);
1324 cpuc->events[hwc->idx] = NULL;
1325 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
1326 hwc->state |= PERF_HES_STOPPED;
1327 }
Peter Zijlstra71e2d282010-03-08 17:51:33 +01001328
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001329 if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
1330 /*
1331 * Drain the remaining delta count out of a event
1332 * that we are disabling:
1333 */
1334 x86_perf_event_update(event);
1335 hwc->state |= PERF_HES_UPTODATE;
1336 }
Peter Zijlstra2e841872010-01-25 15:58:43 +01001337}
1338
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001339static void x86_pmu_del(struct perf_event *event, int flags)
Peter Zijlstra2e841872010-01-25 15:58:43 +01001340{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001341 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstra2e841872010-01-25 15:58:43 +01001342 int i;
1343
Stephane Eranian90151c352010-05-25 16:23:10 +02001344 /*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +02001345 * event is descheduled
1346 */
1347 event->hw.flags &= ~PERF_X86_EVENT_COMMITTED;
1348
1349 /*
Stephane Eranian90151c352010-05-25 16:23:10 +02001350 * If we're called during a txn, we don't need to do anything.
1351 * The events never got scheduled and ->cancel_txn will truncate
1352 * the event_list.
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001353 *
1354 * XXX assumes any ->del() called during a TXN will only be on
1355 * an event added during that same TXN.
Stephane Eranian90151c352010-05-25 16:23:10 +02001356 */
Sukadev Bhattiprolu8f3e5682015-09-03 20:07:53 -07001357 if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
Stephane Eranian90151c352010-05-25 16:23:10 +02001358 return;
1359
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001360 /*
1361 * Not a TXN, therefore cleanup properly.
1362 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001363 x86_pmu_stop(event, PERF_EF_UPDATE);
Peter Zijlstra194002b2009-06-22 16:35:24 +02001364
Stephane Eranian1da53e02010-01-18 10:58:01 +02001365 for (i = 0; i < cpuc->n_events; i++) {
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001366 if (event == cpuc->event_list[i])
Peter Zijlstra6c9687a2010-01-25 11:57:25 +01001367 break;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001368 }
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001369
1370 if (WARN_ON_ONCE(i == cpuc->n_events)) /* called ->del() without ->add() ? */
1371 return;
1372
1373 /* If we have a newly added event; make sure to decrease n_added. */
1374 if (i >= cpuc->n_events - cpuc->n_added)
1375 --cpuc->n_added;
1376
1377 if (x86_pmu.put_event_constraints)
1378 x86_pmu.put_event_constraints(cpuc, event);
1379
1380 /* Delete the array entry. */
Peter Zijlstrab371b592015-05-21 10:57:13 +02001381 while (++i < cpuc->n_events) {
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001382 cpuc->event_list[i-1] = cpuc->event_list[i];
Peter Zijlstrab371b592015-05-21 10:57:13 +02001383 cpuc->event_constraint[i-1] = cpuc->event_constraint[i];
1384 }
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001385 --cpuc->n_events;
1386
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001387 perf_event_update_userpage(event);
Ingo Molnar241771e2008-12-03 10:39:53 +01001388}
1389
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001390int x86_pmu_handle_irq(struct pt_regs *regs)
Robert Richtera29aa8a2009-04-29 12:47:21 +02001391{
Peter Zijlstradf1a1322009-06-10 21:02:22 +02001392 struct perf_sample_data data;
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001393 struct cpu_hw_events *cpuc;
1394 struct perf_event *event;
Vince Weaver11d15782009-07-08 17:46:14 -04001395 int idx, handled = 0;
Ingo Molnar9029a5e2009-05-15 08:26:20 +02001396 u64 val;
1397
Christoph Lameter89cbc762014-08-17 12:30:40 -05001398 cpuc = this_cpu_ptr(&cpu_hw_events);
Robert Richtera29aa8a2009-04-29 12:47:21 +02001399
Don Zickus2bce5da2011-04-27 06:32:33 -04001400 /*
1401 * Some chipsets need to unmask the LVTPC in a particular spot
1402 * inside the nmi handler. As a result, the unmasking was pushed
1403 * into all the nmi handlers.
1404 *
1405 * This generic handler doesn't seem to have any issues where the
1406 * unmasking occurs so it was left at the top.
1407 */
1408 apic_write(APIC_LVTPC, APIC_DM_NMI);
1409
Robert Richter948b1bb2010-03-29 18:36:50 +02001410 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richter63e6be62010-09-15 18:20:34 +02001411 if (!test_bit(idx, cpuc->active_mask)) {
1412 /*
1413 * Though we deactivated the counter some cpus
1414 * might still deliver spurious interrupts still
1415 * in flight. Catch them:
1416 */
1417 if (__test_and_clear_bit(idx, cpuc->running))
1418 handled++;
Robert Richtera29aa8a2009-04-29 12:47:21 +02001419 continue;
Robert Richter63e6be62010-09-15 18:20:34 +02001420 }
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001421
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001422 event = cpuc->events[idx];
Peter Zijlstraa4016a72009-05-14 14:52:17 +02001423
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +01001424 val = x86_perf_event_update(event);
Robert Richter948b1bb2010-03-29 18:36:50 +02001425 if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
Peter Zijlstra48e22d52009-05-25 17:39:04 +02001426 continue;
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001427
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001428 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001429 * event overflow
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001430 */
Robert Richter4177c422010-09-02 15:07:48 -04001431 handled++;
Robert Richterfd0d0002012-04-02 20:19:08 +02001432 perf_sample_data_init(&data, 0, event->hw.last_period);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001433
Peter Zijlstra07088ed2010-03-02 20:16:01 +01001434 if (!x86_perf_event_set_period(event))
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001435 continue;
1436
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +02001437 if (perf_event_overflow(event, &data, regs))
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001438 x86_pmu_stop(event, 0);
Robert Richtera29aa8a2009-04-29 12:47:21 +02001439 }
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001440
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001441 if (handled)
1442 inc_irq_stat(apic_perf_irqs);
1443
Robert Richtera29aa8a2009-04-29 12:47:21 +02001444 return handled;
1445}
Robert Richter39d81ea2009-04-29 12:47:05 +02001446
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001447void perf_events_lapic_init(void)
Ingo Molnar241771e2008-12-03 10:39:53 +01001448{
Ingo Molnar04da8a42009-08-11 10:40:08 +02001449 if (!x86_pmu.apic || !x86_pmu_initialized())
Ingo Molnar241771e2008-12-03 10:39:53 +01001450 return;
Robert Richter85cf9db2009-04-29 12:47:20 +02001451
Ingo Molnar241771e2008-12-03 10:39:53 +01001452 /*
Yong Wangc323d952009-05-29 13:28:35 +08001453 * Always use NMI for PMU
Ingo Molnar241771e2008-12-03 10:39:53 +01001454 */
Yong Wangc323d952009-05-29 13:28:35 +08001455 apic_write(APIC_LVTPC, APIC_DM_NMI);
Ingo Molnar241771e2008-12-03 10:39:53 +01001456}
1457
Masami Hiramatsu93266382014-04-17 17:18:14 +09001458static int
Don Zickus9c48f1c2011-09-30 15:06:21 -04001459perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
Ingo Molnar241771e2008-12-03 10:39:53 +01001460{
Dave Hansen14c63f12013-06-21 08:51:36 -07001461 u64 start_clock;
1462 u64 finish_clock;
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001463 int ret;
Dave Hansen14c63f12013-06-21 08:51:36 -07001464
Alexander Shishkin1b7b9382015-06-09 13:03:26 +03001465 /*
1466 * All PMUs/events that share this PMI handler should make sure to
1467 * increment active_events for their events.
1468 */
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001469 if (!atomic_read(&active_events))
Don Zickus9c48f1c2011-09-30 15:06:21 -04001470 return NMI_DONE;
Peter Zijlstra63a809a2009-05-01 12:23:17 +02001471
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001472 start_clock = sched_clock();
Dave Hansen14c63f12013-06-21 08:51:36 -07001473 ret = x86_pmu.handle_irq(regs);
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001474 finish_clock = sched_clock();
Dave Hansen14c63f12013-06-21 08:51:36 -07001475
1476 perf_sample_event_took(finish_clock - start_clock);
1477
1478 return ret;
Ingo Molnar241771e2008-12-03 10:39:53 +01001479}
Masami Hiramatsu93266382014-04-17 17:18:14 +09001480NOKPROBE_SYMBOL(perf_event_nmi_handler);
Ingo Molnar241771e2008-12-03 10:39:53 +01001481
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001482struct event_constraint emptyconstraint;
1483struct event_constraint unconstrained;
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301484
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001485static int x86_pmu_prepare_cpu(unsigned int cpu)
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001486{
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001487 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001488 int i;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001489
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001490 for (i = 0 ; i < X86_PERF_KFREE_MAX; i++)
1491 cpuc->kfree_on_online[i] = NULL;
1492 if (x86_pmu.cpu_prepare)
1493 return x86_pmu.cpu_prepare(cpu);
1494 return 0;
1495}
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001496
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001497static int x86_pmu_dead_cpu(unsigned int cpu)
1498{
1499 if (x86_pmu.cpu_dead)
1500 x86_pmu.cpu_dead(cpu);
1501 return 0;
1502}
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001503
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001504static int x86_pmu_online_cpu(unsigned int cpu)
1505{
1506 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1507 int i;
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001508
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001509 for (i = 0 ; i < X86_PERF_KFREE_MAX; i++) {
1510 kfree(cpuc->kfree_on_online[i]);
1511 cpuc->kfree_on_online[i] = NULL;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001512 }
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001513 return 0;
1514}
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001515
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001516static int x86_pmu_starting_cpu(unsigned int cpu)
1517{
1518 if (x86_pmu.cpu_starting)
1519 x86_pmu.cpu_starting(cpu);
1520 return 0;
1521}
1522
1523static int x86_pmu_dying_cpu(unsigned int cpu)
1524{
1525 if (x86_pmu.cpu_dying)
1526 x86_pmu.cpu_dying(cpu);
1527 return 0;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001528}
1529
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001530static void __init pmu_check_apic(void)
1531{
Borislav Petkov93984fb2016-04-04 22:25:00 +02001532 if (boot_cpu_has(X86_FEATURE_APIC))
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001533 return;
1534
1535 x86_pmu.apic = 0;
1536 pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1537 pr_info("no hardware sampling interrupt available.\n");
Vince Weaverc184c982014-05-16 17:18:07 -04001538
1539 /*
1540 * If we have a PMU initialized but no APIC
1541 * interrupts, we cannot sample hardware
1542 * events (user-space has to fall back and
1543 * sample via a hrtimer based software event):
1544 */
1545 pmu.capabilities |= PERF_PMU_CAP_NO_INTERRUPT;
1546
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001547}
1548
Jiri Olsa641cc932012-03-15 20:09:14 +01001549static struct attribute_group x86_pmu_format_group = {
1550 .name = "format",
1551 .attrs = NULL,
1552};
1553
Jiri Olsa8300daa2012-10-10 14:53:12 +02001554/*
1555 * Remove all undefined events (x86_pmu.event_map(id) == 0)
1556 * out of events_attr attributes.
1557 */
1558static void __init filter_events(struct attribute **attrs)
1559{
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001560 struct device_attribute *d;
1561 struct perf_pmu_events_attr *pmu_attr;
Stephane Eranian61b87ca2015-12-07 20:33:25 +01001562 int offset = 0;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001563 int i, j;
1564
1565 for (i = 0; attrs[i]; i++) {
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001566 d = (struct device_attribute *)attrs[i];
1567 pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
1568 /* str trumps id */
1569 if (pmu_attr->event_str)
1570 continue;
Stephane Eranian61b87ca2015-12-07 20:33:25 +01001571 if (x86_pmu.event_map(i + offset))
Jiri Olsa8300daa2012-10-10 14:53:12 +02001572 continue;
1573
1574 for (j = i; attrs[j]; j++)
1575 attrs[j] = attrs[j + 1];
1576
1577 /* Check the shifted attr. */
1578 i--;
Stephane Eranian61b87ca2015-12-07 20:33:25 +01001579
1580 /*
1581 * event_map() is index based, the attrs array is organized
1582 * by increasing event index. If we shift the events, then
1583 * we need to compensate for the event_map(), otherwise
1584 * we are looking up the wrong event in the map
1585 */
1586 offset++;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001587 }
1588}
1589
Andi Kleen1a6461b2013-01-24 16:10:25 +01001590/* Merge two pointer arrays */
Andi Kleen47732d82015-06-29 14:22:13 -07001591__init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
Andi Kleen1a6461b2013-01-24 16:10:25 +01001592{
1593 struct attribute **new;
1594 int j, i;
1595
1596 for (j = 0; a[j]; j++)
1597 ;
1598 for (i = 0; b[i]; i++)
1599 j++;
1600 j++;
1601
1602 new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL);
1603 if (!new)
1604 return NULL;
1605
1606 j = 0;
1607 for (i = 0; a[i]; i++)
1608 new[j++] = a[i];
1609 for (i = 0; b[i]; i++)
1610 new[j++] = b[i];
1611 new[j] = NULL;
1612
1613 return new;
1614}
1615
Huang Ruic7ab62b2016-03-09 13:45:06 +08001616ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, char *page)
Jiri Olsaa4747392012-10-10 14:53:11 +02001617{
1618 struct perf_pmu_events_attr *pmu_attr = \
1619 container_of(attr, struct perf_pmu_events_attr, attr);
Jiri Olsaa4747392012-10-10 14:53:11 +02001620 u64 config = x86_pmu.event_map(pmu_attr->id);
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001621
1622 /* string trumps id */
1623 if (pmu_attr->event_str)
1624 return sprintf(page, "%s", pmu_attr->event_str);
1625
Jiri Olsaa4747392012-10-10 14:53:11 +02001626 return x86_pmu.events_sysfs_show(page, config);
1627}
Huang Ruic7ab62b2016-03-09 13:45:06 +08001628EXPORT_SYMBOL_GPL(events_sysfs_show);
Jiri Olsaa4747392012-10-10 14:53:11 +02001629
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001630ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1631 char *page)
1632{
1633 struct perf_pmu_events_ht_attr *pmu_attr =
1634 container_of(attr, struct perf_pmu_events_ht_attr, attr);
1635
1636 /*
1637 * Report conditional events depending on Hyper-Threading.
1638 *
1639 * This is overly conservative as usually the HT special
1640 * handling is not needed if the other CPU thread is idle.
1641 *
1642 * Note this does not (and cannot) handle the case when thread
1643 * siblings are invisible, for example with virtualization
1644 * if they are owned by some other guest. The user tool
1645 * has to re-read when a thread sibling gets onlined later.
1646 */
1647 return sprintf(page, "%s",
1648 topology_max_smt_threads() > 1 ?
1649 pmu_attr->event_str_ht :
1650 pmu_attr->event_str_noht);
1651}
1652
Jiri Olsaa4747392012-10-10 14:53:11 +02001653EVENT_ATTR(cpu-cycles, CPU_CYCLES );
1654EVENT_ATTR(instructions, INSTRUCTIONS );
1655EVENT_ATTR(cache-references, CACHE_REFERENCES );
1656EVENT_ATTR(cache-misses, CACHE_MISSES );
1657EVENT_ATTR(branch-instructions, BRANCH_INSTRUCTIONS );
1658EVENT_ATTR(branch-misses, BRANCH_MISSES );
1659EVENT_ATTR(bus-cycles, BUS_CYCLES );
1660EVENT_ATTR(stalled-cycles-frontend, STALLED_CYCLES_FRONTEND );
1661EVENT_ATTR(stalled-cycles-backend, STALLED_CYCLES_BACKEND );
1662EVENT_ATTR(ref-cycles, REF_CPU_CYCLES );
1663
1664static struct attribute *empty_attrs;
1665
Peter Huewe95d18aa2012-10-29 21:48:17 +01001666static struct attribute *events_attr[] = {
Jiri Olsaa4747392012-10-10 14:53:11 +02001667 EVENT_PTR(CPU_CYCLES),
1668 EVENT_PTR(INSTRUCTIONS),
1669 EVENT_PTR(CACHE_REFERENCES),
1670 EVENT_PTR(CACHE_MISSES),
1671 EVENT_PTR(BRANCH_INSTRUCTIONS),
1672 EVENT_PTR(BRANCH_MISSES),
1673 EVENT_PTR(BUS_CYCLES),
1674 EVENT_PTR(STALLED_CYCLES_FRONTEND),
1675 EVENT_PTR(STALLED_CYCLES_BACKEND),
1676 EVENT_PTR(REF_CPU_CYCLES),
1677 NULL,
1678};
1679
1680static struct attribute_group x86_pmu_events_group = {
1681 .name = "events",
1682 .attrs = events_attr,
1683};
1684
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001685ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
Jiri Olsa43c032f2012-10-10 14:53:13 +02001686{
Jiri Olsa43c032f2012-10-10 14:53:13 +02001687 u64 umask = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
1688 u64 cmask = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
1689 bool edge = (config & ARCH_PERFMON_EVENTSEL_EDGE);
1690 bool pc = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
1691 bool any = (config & ARCH_PERFMON_EVENTSEL_ANY);
1692 bool inv = (config & ARCH_PERFMON_EVENTSEL_INV);
1693 ssize_t ret;
1694
1695 /*
1696 * We have whole page size to spend and just little data
1697 * to write, so we can safely use sprintf.
1698 */
1699 ret = sprintf(page, "event=0x%02llx", event);
1700
1701 if (umask)
1702 ret += sprintf(page + ret, ",umask=0x%02llx", umask);
1703
1704 if (edge)
1705 ret += sprintf(page + ret, ",edge");
1706
1707 if (pc)
1708 ret += sprintf(page + ret, ",pc");
1709
1710 if (any)
1711 ret += sprintf(page + ret, ",any");
1712
1713 if (inv)
1714 ret += sprintf(page + ret, ",inv");
1715
1716 if (cmask)
1717 ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);
1718
1719 ret += sprintf(page + ret, "\n");
1720
1721 return ret;
1722}
1723
Yinghai Ludda99112011-01-21 15:30:01 -08001724static int __init init_hw_perf_events(void)
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301725{
Peter Zijlstrac1d6f422011-12-06 14:07:15 +01001726 struct x86_pmu_quirk *quirk;
Robert Richter72eae042009-04-29 12:47:10 +02001727 int err;
1728
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001729 pr_info("Performance Events: ");
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001730
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301731 switch (boot_cpu_data.x86_vendor) {
1732 case X86_VENDOR_INTEL:
Robert Richter72eae042009-04-29 12:47:10 +02001733 err = intel_pmu_init();
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301734 break;
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301735 case X86_VENDOR_AMD:
Robert Richter72eae042009-04-29 12:47:10 +02001736 err = amd_pmu_init();
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301737 break;
Robert Richter41389602009-04-29 12:47:00 +02001738 default:
Ingo Molnar8a3da6c72013-09-28 15:48:48 +02001739 err = -ENOTSUPP;
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301740 }
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001741 if (err != 0) {
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001742 pr_cont("no PMU driver, software events only.\n");
Peter Zijlstra004417a2010-11-25 18:38:29 +01001743 return 0;
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001744 }
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301745
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001746 pmu_check_apic();
1747
Don Zickus33c6d6a2010-11-22 16:55:23 -05001748 /* sanity check that the hardware exists or is emulated */
Peter Zijlstra44072042010-12-08 15:56:23 +01001749 if (!check_hw_exists())
Peter Zijlstra004417a2010-11-25 18:38:29 +01001750 return 0;
Don Zickus33c6d6a2010-11-22 16:55:23 -05001751
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001752 pr_cont("%s PMU driver.\n", x86_pmu.name);
Robert Richterfaa28ae2009-04-29 12:47:13 +02001753
Peter Zijlstrae97df762014-02-05 20:48:51 +01001754 x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */
1755
Peter Zijlstrac1d6f422011-12-06 14:07:15 +01001756 for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
1757 quirk->func();
Peter Zijlstra3c447802010-03-04 21:49:01 +01001758
Robert Richtera1eac7a2012-06-20 20:46:34 +02001759 if (!x86_pmu.intel_ctrl)
1760 x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
Ingo Molnar862a1a52008-12-17 13:09:20 +01001761
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001762 perf_events_lapic_init();
Don Zickus9c48f1c2011-09-30 15:06:21 -04001763 register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001764
Peter Zijlstra63b14642010-01-22 16:32:17 +01001765 unconstrained = (struct event_constraint)
Robert Richter948b1bb2010-03-29 18:36:50 +02001766 __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
Stephane Eranian9fac2cf2013-01-24 16:10:27 +01001767 0, x86_pmu.num_counters, 0, 0);
Peter Zijlstra63b14642010-01-22 16:32:17 +01001768
Jiri Olsa641cc932012-03-15 20:09:14 +01001769 x86_pmu_format_group.attrs = x86_pmu.format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001770
Stephane Eranianf20093e2013-01-24 16:10:32 +01001771 if (x86_pmu.event_attrs)
1772 x86_pmu_events_group.attrs = x86_pmu.event_attrs;
1773
Jiri Olsaa4747392012-10-10 14:53:11 +02001774 if (!x86_pmu.events_sysfs_show)
1775 x86_pmu_events_group.attrs = &empty_attrs;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001776 else
1777 filter_events(x86_pmu_events_group.attrs);
Jiri Olsaa4747392012-10-10 14:53:11 +02001778
Andi Kleen1a6461b2013-01-24 16:10:25 +01001779 if (x86_pmu.cpu_events) {
1780 struct attribute **tmp;
1781
1782 tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
1783 if (!WARN_ON(!tmp))
1784 x86_pmu_events_group.attrs = tmp;
1785 }
1786
Ingo Molnar57c0c152009-09-21 12:20:38 +02001787 pr_info("... version: %d\n", x86_pmu.version);
Robert Richter948b1bb2010-03-29 18:36:50 +02001788 pr_info("... bit width: %d\n", x86_pmu.cntval_bits);
1789 pr_info("... generic registers: %d\n", x86_pmu.num_counters);
1790 pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask);
Ingo Molnar57c0c152009-09-21 12:20:38 +02001791 pr_info("... max period: %016Lx\n", x86_pmu.max_period);
Robert Richter948b1bb2010-03-29 18:36:50 +02001792 pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed);
Robert Richterd6dc0b42010-03-17 12:49:13 +01001793 pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl);
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001794
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001795 /*
1796 * Install callbacks. Core will call them for each online
1797 * cpu.
1798 */
1799 err = cpuhp_setup_state(CPUHP_PERF_X86_PREPARE, "PERF_X86_PREPARE",
1800 x86_pmu_prepare_cpu, x86_pmu_dead_cpu);
1801 if (err)
1802 return err;
1803
1804 err = cpuhp_setup_state(CPUHP_AP_PERF_X86_STARTING,
1805 "AP_PERF_X86_STARTING", x86_pmu_starting_cpu,
1806 x86_pmu_dying_cpu);
1807 if (err)
1808 goto out;
1809
1810 err = cpuhp_setup_state(CPUHP_AP_PERF_X86_ONLINE, "AP_PERF_X86_ONLINE",
1811 x86_pmu_online_cpu, NULL);
1812 if (err)
1813 goto out1;
1814
1815 err = perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1816 if (err)
1817 goto out2;
Peter Zijlstra004417a2010-11-25 18:38:29 +01001818
1819 return 0;
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001820
1821out2:
1822 cpuhp_remove_state(CPUHP_AP_PERF_X86_ONLINE);
1823out1:
1824 cpuhp_remove_state(CPUHP_AP_PERF_X86_STARTING);
1825out:
1826 cpuhp_remove_state(CPUHP_PERF_X86_PREPARE);
1827 return err;
Ingo Molnar241771e2008-12-03 10:39:53 +01001828}
Peter Zijlstra004417a2010-11-25 18:38:29 +01001829early_initcall(init_hw_perf_events);
Ingo Molnar621a01e2008-12-11 12:46:46 +01001830
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001831static inline void x86_pmu_read(struct perf_event *event)
Ingo Molnaree060942008-12-13 09:00:03 +01001832{
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +01001833 x86_perf_event_update(event);
Ingo Molnaree060942008-12-13 09:00:03 +01001834}
1835
Lin Ming4d1c52b2010-04-23 13:56:12 +08001836/*
1837 * Start group events scheduling transaction
1838 * Set the flag to make pmu::enable() not perform the
1839 * schedulability test, it will be performed at commit time
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001840 *
1841 * We only support PERF_PMU_TXN_ADD transactions. Save the
1842 * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD
1843 * transactions.
Lin Ming4d1c52b2010-04-23 13:56:12 +08001844 */
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001845static void x86_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001846{
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001847 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1848
1849 WARN_ON_ONCE(cpuc->txn_flags); /* txn already in flight */
1850
1851 cpuc->txn_flags = txn_flags;
1852 if (txn_flags & ~PERF_PMU_TXN_ADD)
1853 return;
1854
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001855 perf_pmu_disable(pmu);
Tejun Heo0a3aee02010-12-18 16:28:55 +01001856 __this_cpu_write(cpu_hw_events.n_txn, 0);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001857}
1858
1859/*
1860 * Stop group events scheduling transaction
1861 * Clear the flag and pmu::enable() will perform the
1862 * schedulability test.
1863 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001864static void x86_pmu_cancel_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001865{
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001866 unsigned int txn_flags;
1867 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1868
1869 WARN_ON_ONCE(!cpuc->txn_flags); /* no txn in flight */
1870
1871 txn_flags = cpuc->txn_flags;
1872 cpuc->txn_flags = 0;
1873 if (txn_flags & ~PERF_PMU_TXN_ADD)
1874 return;
1875
Stephane Eranian90151c352010-05-25 16:23:10 +02001876 /*
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001877 * Truncate collected array by the number of events added in this
1878 * transaction. See x86_pmu_add() and x86_pmu_*_txn().
Stephane Eranian90151c352010-05-25 16:23:10 +02001879 */
Tejun Heo0a3aee02010-12-18 16:28:55 +01001880 __this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
1881 __this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001882 perf_pmu_enable(pmu);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001883}
1884
1885/*
1886 * Commit group events scheduling transaction
1887 * Perform the group schedulability test as a whole
1888 * Return 0 if success
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001889 *
1890 * Does not cancel the transaction on failure; expects the caller to do this.
Lin Ming4d1c52b2010-04-23 13:56:12 +08001891 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001892static int x86_pmu_commit_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001893{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001894 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001895 int assign[X86_PMC_IDX_MAX];
1896 int n, ret;
1897
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001898 WARN_ON_ONCE(!cpuc->txn_flags); /* no txn in flight */
1899
1900 if (cpuc->txn_flags & ~PERF_PMU_TXN_ADD) {
1901 cpuc->txn_flags = 0;
1902 return 0;
1903 }
1904
Lin Ming4d1c52b2010-04-23 13:56:12 +08001905 n = cpuc->n_events;
1906
1907 if (!x86_pmu_initialized())
1908 return -EAGAIN;
1909
1910 ret = x86_pmu.schedule_events(cpuc, n, assign);
1911 if (ret)
1912 return ret;
1913
1914 /*
1915 * copy new assignment, now we know it is possible
1916 * will be used by hw_perf_enable()
1917 */
1918 memcpy(cpuc->assign, assign, n*sizeof(int));
1919
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001920 cpuc->txn_flags = 0;
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001921 perf_pmu_enable(pmu);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001922 return 0;
1923}
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001924/*
1925 * a fake_cpuc is used to validate event groups. Due to
1926 * the extra reg logic, we need to also allocate a fake
1927 * per_core and per_cpu structure. Otherwise, group events
1928 * using extra reg may conflict without the kernel being
1929 * able to catch this when the last event gets added to
1930 * the group.
1931 */
1932static void free_fake_cpuc(struct cpu_hw_events *cpuc)
1933{
1934 kfree(cpuc->shared_regs);
1935 kfree(cpuc);
1936}
1937
1938static struct cpu_hw_events *allocate_fake_cpuc(void)
1939{
1940 struct cpu_hw_events *cpuc;
1941 int cpu = raw_smp_processor_id();
1942
1943 cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
1944 if (!cpuc)
1945 return ERR_PTR(-ENOMEM);
1946
1947 /* only needed, if we have extra_regs */
1948 if (x86_pmu.extra_regs) {
1949 cpuc->shared_regs = allocate_shared_regs(cpu);
1950 if (!cpuc->shared_regs)
1951 goto error;
1952 }
Peter Zijlstrab430f7c2012-06-05 15:30:31 +02001953 cpuc->is_fake = 1;
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001954 return cpuc;
1955error:
1956 free_fake_cpuc(cpuc);
1957 return ERR_PTR(-ENOMEM);
1958}
Lin Ming4d1c52b2010-04-23 13:56:12 +08001959
Stephane Eranian1da53e02010-01-18 10:58:01 +02001960/*
Peter Zijlstraca037702010-03-02 19:52:12 +01001961 * validate that we can schedule this event
1962 */
1963static int validate_event(struct perf_event *event)
1964{
1965 struct cpu_hw_events *fake_cpuc;
1966 struct event_constraint *c;
1967 int ret = 0;
1968
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001969 fake_cpuc = allocate_fake_cpuc();
1970 if (IS_ERR(fake_cpuc))
1971 return PTR_ERR(fake_cpuc);
Peter Zijlstraca037702010-03-02 19:52:12 +01001972
Stephane Eranian79cba822014-11-17 20:06:56 +01001973 c = x86_pmu.get_event_constraints(fake_cpuc, -1, event);
Peter Zijlstraca037702010-03-02 19:52:12 +01001974
1975 if (!c || !c->weight)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +01001976 ret = -EINVAL;
Peter Zijlstraca037702010-03-02 19:52:12 +01001977
1978 if (x86_pmu.put_event_constraints)
1979 x86_pmu.put_event_constraints(fake_cpuc, event);
1980
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001981 free_fake_cpuc(fake_cpuc);
Peter Zijlstraca037702010-03-02 19:52:12 +01001982
1983 return ret;
1984}
1985
1986/*
Stephane Eranian1da53e02010-01-18 10:58:01 +02001987 * validate a single event group
1988 *
1989 * validation include:
Ingo Molnar184f4122010-01-27 08:39:39 +01001990 * - check events are compatible which each other
1991 * - events do not compete for the same counter
1992 * - number of events <= number of counters
Stephane Eranian1da53e02010-01-18 10:58:01 +02001993 *
1994 * validation ensures the group can be loaded onto the
1995 * PMU if it was the only group available.
1996 */
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001997static int validate_group(struct perf_event *event)
1998{
Stephane Eranian1da53e02010-01-18 10:58:01 +02001999 struct perf_event *leader = event->group_leader;
Peter Zijlstra502568d2010-01-22 14:35:46 +01002000 struct cpu_hw_events *fake_cpuc;
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +01002001 int ret = -EINVAL, n;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002002
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002003 fake_cpuc = allocate_fake_cpuc();
2004 if (IS_ERR(fake_cpuc))
2005 return PTR_ERR(fake_cpuc);
Stephane Eranian1da53e02010-01-18 10:58:01 +02002006 /*
2007 * the event is not yet connected with its
2008 * siblings therefore we must first collect
2009 * existing siblings, then add the new event
2010 * before we can simulate the scheduling
2011 */
Peter Zijlstra502568d2010-01-22 14:35:46 +01002012 n = collect_events(fake_cpuc, leader, true);
Stephane Eranian1da53e02010-01-18 10:58:01 +02002013 if (n < 0)
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002014 goto out;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002015
Peter Zijlstra502568d2010-01-22 14:35:46 +01002016 fake_cpuc->n_events = n;
2017 n = collect_events(fake_cpuc, event, false);
Stephane Eranian1da53e02010-01-18 10:58:01 +02002018 if (n < 0)
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002019 goto out;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002020
Peter Zijlstra502568d2010-01-22 14:35:46 +01002021 fake_cpuc->n_events = n;
Stephane Eranian1da53e02010-01-18 10:58:01 +02002022
Cyrill Gorcunova0727382010-03-11 19:54:39 +03002023 ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
Peter Zijlstra502568d2010-01-22 14:35:46 +01002024
Peter Zijlstra502568d2010-01-22 14:35:46 +01002025out:
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002026 free_fake_cpuc(fake_cpuc);
Peter Zijlstra502568d2010-01-22 14:35:46 +01002027 return ret;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002028}
2029
Yinghai Ludda99112011-01-21 15:30:01 -08002030static int x86_pmu_event_init(struct perf_event *event)
Ingo Molnar621a01e2008-12-11 12:46:46 +01002031{
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02002032 struct pmu *tmp;
Ingo Molnar621a01e2008-12-11 12:46:46 +01002033 int err;
2034
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002035 switch (event->attr.type) {
2036 case PERF_TYPE_RAW:
2037 case PERF_TYPE_HARDWARE:
2038 case PERF_TYPE_HW_CACHE:
2039 break;
2040
2041 default:
2042 return -ENOENT;
2043 }
2044
2045 err = __x86_pmu_event_init(event);
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002046 if (!err) {
Stephane Eranian81130702010-01-21 17:39:01 +02002047 /*
2048 * we temporarily connect event to its pmu
2049 * such that validate_group() can classify
2050 * it as an x86 event using is_x86_event()
2051 */
2052 tmp = event->pmu;
2053 event->pmu = &pmu;
2054
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002055 if (event->group_leader != event)
2056 err = validate_group(event);
Peter Zijlstraca037702010-03-02 19:52:12 +01002057 else
2058 err = validate_event(event);
Stephane Eranian81130702010-01-21 17:39:01 +02002059
2060 event->pmu = tmp;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002061 }
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +02002062 if (err) {
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002063 if (event->destroy)
2064 event->destroy(event);
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +02002065 }
Ingo Molnar621a01e2008-12-11 12:46:46 +01002066
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002067 if (ACCESS_ONCE(x86_pmu.attr_rdpmc))
2068 event->hw.flags |= PERF_X86_EVENT_RDPMC_ALLOWED;
2069
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002070 return err;
Ingo Molnar621a01e2008-12-11 12:46:46 +01002071}
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002072
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002073static void refresh_pce(void *ignored)
2074{
2075 if (current->mm)
2076 load_mm_cr4(current->mm);
2077}
2078
2079static void x86_pmu_event_mapped(struct perf_event *event)
2080{
2081 if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2082 return;
2083
2084 if (atomic_inc_return(&current->mm->context.perf_rdpmc_allowed) == 1)
2085 on_each_cpu_mask(mm_cpumask(current->mm), refresh_pce, NULL, 1);
2086}
2087
2088static void x86_pmu_event_unmapped(struct perf_event *event)
2089{
2090 if (!current->mm)
2091 return;
2092
2093 if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2094 return;
2095
2096 if (atomic_dec_and_test(&current->mm->context.perf_rdpmc_allowed))
2097 on_each_cpu_mask(mm_cpumask(current->mm), refresh_pce, NULL, 1);
2098}
2099
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01002100static int x86_pmu_event_idx(struct perf_event *event)
2101{
2102 int idx = event->hw.idx;
2103
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002104 if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
Peter Zijlstrac7206202012-03-22 17:26:36 +01002105 return 0;
2106
Robert Richter15c7ad52012-06-20 20:46:33 +02002107 if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
2108 idx -= INTEL_PMC_IDX_FIXED;
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01002109 idx |= 1 << 30;
2110 }
2111
2112 return idx + 1;
2113}
2114
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002115static ssize_t get_attr_rdpmc(struct device *cdev,
2116 struct device_attribute *attr,
2117 char *buf)
2118{
2119 return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
2120}
2121
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002122static ssize_t set_attr_rdpmc(struct device *cdev,
2123 struct device_attribute *attr,
2124 const char *buf, size_t count)
2125{
Shuah Khane2b297f2012-06-10 21:13:41 -06002126 unsigned long val;
2127 ssize_t ret;
2128
2129 ret = kstrtoul(buf, 0, &val);
2130 if (ret)
2131 return ret;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002132
Andy Lutomirskia6673422014-10-24 15:58:13 -07002133 if (val > 2)
2134 return -EINVAL;
2135
Peter Zijlstrae97df762014-02-05 20:48:51 +01002136 if (x86_pmu.attr_rdpmc_broken)
2137 return -ENOTSUPP;
2138
Andy Lutomirskia6673422014-10-24 15:58:13 -07002139 if ((val == 2) != (x86_pmu.attr_rdpmc == 2)) {
2140 /*
2141 * Changing into or out of always available, aka
2142 * perf-event-bypassing mode. This path is extremely slow,
2143 * but only root can trigger it, so it's okay.
2144 */
2145 if (val == 2)
2146 static_key_slow_inc(&rdpmc_always_available);
2147 else
2148 static_key_slow_dec(&rdpmc_always_available);
2149 on_each_cpu(refresh_pce, NULL, 1);
2150 }
2151
2152 x86_pmu.attr_rdpmc = val;
2153
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002154 return count;
2155}
2156
2157static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);
2158
2159static struct attribute *x86_pmu_attrs[] = {
2160 &dev_attr_rdpmc.attr,
2161 NULL,
2162};
2163
2164static struct attribute_group x86_pmu_attr_group = {
2165 .attrs = x86_pmu_attrs,
2166};
2167
2168static const struct attribute_group *x86_pmu_attr_groups[] = {
2169 &x86_pmu_attr_group,
Jiri Olsa641cc932012-03-15 20:09:14 +01002170 &x86_pmu_format_group,
Jiri Olsaa4747392012-10-10 14:53:11 +02002171 &x86_pmu_events_group,
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002172 NULL,
2173};
2174
Yan, Zhengba532502014-11-04 21:55:58 -05002175static void x86_pmu_sched_task(struct perf_event_context *ctx, bool sched_in)
Stephane Eraniand010b332012-02-09 23:21:00 +01002176{
Yan, Zhengba532502014-11-04 21:55:58 -05002177 if (x86_pmu.sched_task)
2178 x86_pmu.sched_task(ctx, sched_in);
Stephane Eraniand010b332012-02-09 23:21:00 +01002179}
2180
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002181void perf_check_microcode(void)
2182{
2183 if (x86_pmu.check_microcode)
2184 x86_pmu.check_microcode();
2185}
2186EXPORT_SYMBOL_GPL(perf_check_microcode);
2187
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002188static struct pmu pmu = {
Stephane Eraniand010b332012-02-09 23:21:00 +01002189 .pmu_enable = x86_pmu_enable,
2190 .pmu_disable = x86_pmu_disable,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02002191
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002192 .attr_groups = x86_pmu_attr_groups,
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002193
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002194 .event_init = x86_pmu_event_init,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02002195
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002196 .event_mapped = x86_pmu_event_mapped,
2197 .event_unmapped = x86_pmu_event_unmapped,
2198
Stephane Eraniand010b332012-02-09 23:21:00 +01002199 .add = x86_pmu_add,
2200 .del = x86_pmu_del,
2201 .start = x86_pmu_start,
2202 .stop = x86_pmu_stop,
2203 .read = x86_pmu_read,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02002204
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002205 .start_txn = x86_pmu_start_txn,
2206 .cancel_txn = x86_pmu_cancel_txn,
2207 .commit_txn = x86_pmu_commit_txn,
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01002208
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002209 .event_idx = x86_pmu_event_idx,
Yan, Zhengba532502014-11-04 21:55:58 -05002210 .sched_task = x86_pmu_sched_task,
Yan, Zhenge18bf522014-11-04 21:56:03 -05002211 .task_ctx_size = sizeof(struct x86_perf_task_context),
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002212};
2213
Andy Lutomirskic1317ec2014-10-24 15:58:11 -07002214void arch_perf_update_userpage(struct perf_event *event,
2215 struct perf_event_mmap_page *userpg, u64 now)
Peter Zijlstrae3f35412011-11-21 11:43:53 +01002216{
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002217 struct cyc2ns_data *data;
2218
Peter Zijlstrafa731582013-09-19 10:16:42 +02002219 userpg->cap_user_time = 0;
2220 userpg->cap_user_time_zero = 0;
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002221 userpg->cap_user_rdpmc =
2222 !!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED);
Peter Zijlstrac7206202012-03-22 17:26:36 +01002223 userpg->pmc_width = x86_pmu.cntval_bits;
2224
Peter Zijlstra35af99e2013-11-28 19:38:42 +01002225 if (!sched_clock_stable())
Peter Zijlstrae3f35412011-11-21 11:43:53 +01002226 return;
2227
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002228 data = cyc2ns_read_begin();
2229
Peter Zijlstra34f43922015-02-20 14:05:38 +01002230 /*
2231 * Internal timekeeping for enabled/running/stopped times
2232 * is always in the local_clock domain.
2233 */
Peter Zijlstrafa731582013-09-19 10:16:42 +02002234 userpg->cap_user_time = 1;
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002235 userpg->time_mult = data->cyc2ns_mul;
2236 userpg->time_shift = data->cyc2ns_shift;
2237 userpg->time_offset = data->cyc2ns_offset - now;
Adrian Hunterc73deb62013-06-28 16:22:18 +03002238
Peter Zijlstra34f43922015-02-20 14:05:38 +01002239 /*
2240 * cap_user_time_zero doesn't make sense when we're using a different
2241 * time base for the records.
2242 */
Alexander Shishkinf454bfd2016-04-14 14:59:49 +03002243 if (!event->attr.use_clockid) {
Peter Zijlstra34f43922015-02-20 14:05:38 +01002244 userpg->cap_user_time_zero = 1;
2245 userpg->time_zero = data->cyc2ns_offset;
2246 }
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002247
2248 cyc2ns_read_end(data);
Peter Zijlstrae3f35412011-11-21 11:43:53 +01002249}
2250
Frederic Weisbecker56962b4442010-06-30 23:03:51 +02002251void
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002252perf_callchain_kernel(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002253{
Josh Poimboeuf35f4d9b2016-09-16 14:18:13 -05002254 struct unwind_state state;
2255 unsigned long addr;
2256
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002257 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2258 /* TODO: We don't support guest os callchain now */
Peter Zijlstraed805262010-08-20 14:30:41 +02002259 return;
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002260 }
2261
Josh Poimboeuf019e5792016-08-24 11:50:14 -05002262 if (perf_callchain_store(entry, regs->ip))
2263 return;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002264
Josh Poimboeuf35f4d9b2016-09-16 14:18:13 -05002265 for (unwind_start(&state, current, regs, NULL); !unwind_done(&state);
2266 unwind_next_frame(&state)) {
2267 addr = unwind_get_return_address(&state);
2268 if (!addr || perf_callchain_store(entry, addr))
2269 return;
2270 }
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002271}
2272
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07002273static inline int
2274valid_user_frame(const void __user *fp, unsigned long size)
2275{
2276 return (__range_not_ok(fp, size, TASK_SIZE) == 0);
2277}
2278
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002279static unsigned long get_segment_base(unsigned int segment)
2280{
2281 struct desc_struct *desc;
2282 int idx = segment >> 3;
2283
2284 if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Andy Lutomirskia5b9e5a2015-07-30 14:31:34 -07002285#ifdef CONFIG_MODIFY_LDT_SYSCALL
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002286 struct ldt_struct *ldt;
2287
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002288 if (idx > LDT_ENTRIES)
2289 return 0;
2290
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002291 /* IRQs are off, so this synchronizes with smp_store_release */
2292 ldt = lockless_dereference(current->active_mm->context.ldt);
2293 if (!ldt || idx > ldt->size)
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002294 return 0;
2295
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002296 desc = &ldt->entries[idx];
Andy Lutomirskia5b9e5a2015-07-30 14:31:34 -07002297#else
2298 return 0;
2299#endif
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002300 } else {
2301 if (idx > GDT_ENTRIES)
2302 return 0;
2303
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002304 desc = raw_cpu_ptr(gdt_page.gdt) + idx;
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002305 }
2306
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002307 return get_desc_base(desc);
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002308}
2309
Brian Gerst10ed3492015-06-22 07:55:17 -04002310#ifdef CONFIG_IA32_EMULATION
H. Peter Anvind1a797f2012-02-19 10:06:34 -08002311
2312#include <asm/compat.h>
2313
Torok Edwin257ef9d2010-03-17 12:07:16 +02002314static inline int
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002315perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002316{
Torok Edwin257ef9d2010-03-17 12:07:16 +02002317 /* 32-bit process in 64-bit kernel. */
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002318 unsigned long ss_base, cs_base;
Torok Edwin257ef9d2010-03-17 12:07:16 +02002319 struct stack_frame_ia32 frame;
2320 const void __user *fp;
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002321
Torok Edwin257ef9d2010-03-17 12:07:16 +02002322 if (!test_thread_flag(TIF_IA32))
2323 return 0;
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002324
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002325 cs_base = get_segment_base(regs->cs);
2326 ss_base = get_segment_base(regs->ss);
2327
2328 fp = compat_ptr(ss_base + regs->bp);
Andi Kleen75925e12015-10-22 15:07:21 -07002329 pagefault_disable();
Arnaldo Carvalho de Melo3b1fff02016-05-10 18:08:32 -03002330 while (entry->nr < entry->max_stack) {
Torok Edwin257ef9d2010-03-17 12:07:16 +02002331 unsigned long bytes;
2332 frame.next_frame = 0;
2333 frame.return_address = 0;
2334
Andi Kleen75925e12015-10-22 15:07:21 -07002335 if (!access_ok(VERIFY_READ, fp, 8))
2336 break;
2337
2338 bytes = __copy_from_user_nmi(&frame.next_frame, fp, 4);
2339 if (bytes != 0)
2340 break;
2341 bytes = __copy_from_user_nmi(&frame.return_address, fp+4, 4);
Peter Zijlstra0a196842013-10-30 21:16:22 +01002342 if (bytes != 0)
Torok Edwin257ef9d2010-03-17 12:07:16 +02002343 break;
2344
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07002345 if (!valid_user_frame(fp, sizeof(frame)))
2346 break;
2347
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002348 perf_callchain_store(entry, cs_base + frame.return_address);
2349 fp = compat_ptr(ss_base + frame.next_frame);
Torok Edwin257ef9d2010-03-17 12:07:16 +02002350 }
Andi Kleen75925e12015-10-22 15:07:21 -07002351 pagefault_enable();
Torok Edwin257ef9d2010-03-17 12:07:16 +02002352 return 1;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002353}
Torok Edwin257ef9d2010-03-17 12:07:16 +02002354#else
2355static inline int
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002356perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
Torok Edwin257ef9d2010-03-17 12:07:16 +02002357{
2358 return 0;
2359}
2360#endif
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002361
Frederic Weisbecker56962b4442010-06-30 23:03:51 +02002362void
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002363perf_callchain_user(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002364{
2365 struct stack_frame frame;
Josh Poimboeuffc188222016-07-01 23:02:05 -05002366 const unsigned long __user *fp;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002367
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002368 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2369 /* TODO: We don't support guest os callchain now */
Peter Zijlstraed805262010-08-20 14:30:41 +02002370 return;
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002371 }
Ingo Molnar5a6cec32009-05-29 11:25:09 +02002372
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002373 /*
2374 * We don't know what to do with VM86 stacks.. ignore them for now.
2375 */
2376 if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
2377 return;
2378
Josh Poimboeuffc188222016-07-01 23:02:05 -05002379 fp = (unsigned long __user *)regs->bp;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002380
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02002381 perf_callchain_store(entry, regs->ip);
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002382
Andrey Vagin20afc602011-08-30 12:32:36 +04002383 if (!current->mm)
2384 return;
2385
Torok Edwin257ef9d2010-03-17 12:07:16 +02002386 if (perf_callchain_user32(regs, entry))
2387 return;
2388
Andi Kleen75925e12015-10-22 15:07:21 -07002389 pagefault_disable();
Arnaldo Carvalho de Melo3b1fff02016-05-10 18:08:32 -03002390 while (entry->nr < entry->max_stack) {
Torok Edwin257ef9d2010-03-17 12:07:16 +02002391 unsigned long bytes;
Josh Poimboeuffc188222016-07-01 23:02:05 -05002392
Ingo Molnar038e8362009-06-15 09:57:59 +02002393 frame.next_frame = NULL;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002394 frame.return_address = 0;
2395
Josh Poimboeuffc188222016-07-01 23:02:05 -05002396 if (!access_ok(VERIFY_READ, fp, sizeof(*fp) * 2))
Andi Kleen75925e12015-10-22 15:07:21 -07002397 break;
2398
Josh Poimboeuffc188222016-07-01 23:02:05 -05002399 bytes = __copy_from_user_nmi(&frame.next_frame, fp, sizeof(*fp));
Andi Kleen75925e12015-10-22 15:07:21 -07002400 if (bytes != 0)
2401 break;
Josh Poimboeuffc188222016-07-01 23:02:05 -05002402 bytes = __copy_from_user_nmi(&frame.return_address, fp + 1, sizeof(*fp));
Peter Zijlstra0a196842013-10-30 21:16:22 +01002403 if (bytes != 0)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002404 break;
2405
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07002406 if (!valid_user_frame(fp, sizeof(frame)))
2407 break;
2408
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02002409 perf_callchain_store(entry, frame.return_address);
Andi Kleen75925e12015-10-22 15:07:21 -07002410 fp = (void __user *)frame.next_frame;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002411 }
Andi Kleen75925e12015-10-22 15:07:21 -07002412 pagefault_enable();
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002413}
2414
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002415/*
2416 * Deal with code segment offsets for the various execution modes:
2417 *
2418 * VM86 - the good olde 16 bit days, where the linear address is
2419 * 20 bits and we use regs->ip + 0x10 * regs->cs.
2420 *
2421 * IA32 - Where we need to look at GDT/LDT segment descriptor tables
2422 * to figure out what the 32bit base address is.
2423 *
2424 * X32 - has TIF_X32 set, but is running in x86_64
2425 *
2426 * X86_64 - CS,DS,SS,ES are all zero based.
2427 */
2428static unsigned long code_segment_base(struct pt_regs *regs)
2429{
2430 /*
Andy Lutomirski383f3af2015-03-18 18:33:30 -07002431 * For IA32 we look at the GDT/LDT segment base to convert the
2432 * effective IP to a linear address.
2433 */
2434
2435#ifdef CONFIG_X86_32
2436 /*
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002437 * If we are in VM86 mode, add the segment offset to convert to a
2438 * linear address.
2439 */
2440 if (regs->flags & X86_VM_MASK)
2441 return 0x10 * regs->cs;
2442
Ingo Molnar55474c42015-03-29 11:02:34 +02002443 if (user_mode(regs) && regs->cs != __USER_CS)
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002444 return get_segment_base(regs->cs);
2445#else
Andy Lutomirskic56716a2015-03-18 18:33:28 -07002446 if (user_mode(regs) && !user_64bit_mode(regs) &&
2447 regs->cs != __USER32_CS)
2448 return get_segment_base(regs->cs);
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002449#endif
2450 return 0;
2451}
2452
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002453unsigned long perf_instruction_pointer(struct pt_regs *regs)
2454{
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002455 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002456 return perf_guest_cbs->get_guest_ip();
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002457
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002458 return regs->ip + code_segment_base(regs);
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002459}
2460
2461unsigned long perf_misc_flags(struct pt_regs *regs)
2462{
2463 int misc = 0;
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002464
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002465 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002466 if (perf_guest_cbs->is_user_mode())
2467 misc |= PERF_RECORD_MISC_GUEST_USER;
2468 else
2469 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
2470 } else {
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002471 if (user_mode(regs))
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002472 misc |= PERF_RECORD_MISC_USER;
2473 else
2474 misc |= PERF_RECORD_MISC_KERNEL;
2475 }
2476
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002477 if (regs->flags & PERF_EFLAGS_EXACT)
Peter Zijlstraab608342010-04-08 23:03:20 +02002478 misc |= PERF_RECORD_MISC_EXACT_IP;
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002479
2480 return misc;
2481}
Gleb Natapovb3d94682011-11-10 14:57:27 +02002482
2483void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
2484{
2485 cap->version = x86_pmu.version;
2486 cap->num_counters_gp = x86_pmu.num_counters;
2487 cap->num_counters_fixed = x86_pmu.num_counters_fixed;
2488 cap->bit_width_gp = x86_pmu.cntval_bits;
2489 cap->bit_width_fixed = x86_pmu.cntval_bits;
2490 cap->events_mask = (unsigned int)x86_pmu.events_maskl;
2491 cap->events_mask_len = x86_pmu.events_mask_len;
2492}
2493EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);