blob: a5ebe9a13a11bb5b9fda912c1eee2a114ea7c825 [file] [log] [blame]
Brad Volkin351e3db2014-02-18 10:15:46 -08001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Brad Volkin <bradley.d.volkin@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29
30/**
Daniel Vetter122b2502014-04-25 16:59:00 +020031 * DOC: batch buffer command parser
Brad Volkin351e3db2014-02-18 10:15:46 -080032 *
33 * Motivation:
34 * Certain OpenGL features (e.g. transform feedback, performance monitoring)
35 * require userspace code to submit batches containing commands such as
36 * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
37 * generations of the hardware will noop these commands in "unsecure" batches
38 * (which includes all userspace batches submitted via i915) even though the
39 * commands may be safe and represent the intended programming model of the
40 * device.
41 *
42 * The software command parser is similar in operation to the command parsing
43 * done in hardware for unsecure batches. However, the software parser allows
44 * some operations that would be noop'd by hardware, if the parser determines
45 * the operation is safe, and submits the batch as "secure" to prevent hardware
46 * parsing.
47 *
48 * Threats:
49 * At a high level, the hardware (and software) checks attempt to prevent
50 * granting userspace undue privileges. There are three categories of privilege.
51 *
52 * First, commands which are explicitly defined as privileged or which should
53 * only be used by the kernel driver. The parser generally rejects such
54 * commands, though it may allow some from the drm master process.
55 *
56 * Second, commands which access registers. To support correct/enhanced
57 * userspace functionality, particularly certain OpenGL extensions, the parser
58 * provides a whitelist of registers which userspace may safely access (for both
59 * normal and drm master processes).
60 *
61 * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
62 * The parser always rejects such commands.
63 *
64 * The majority of the problematic commands fall in the MI_* range, with only a
65 * few specific commands on each ring (e.g. PIPE_CONTROL and MI_FLUSH_DW).
66 *
67 * Implementation:
68 * Each ring maintains tables of commands and registers which the parser uses in
69 * scanning batch buffers submitted to that ring.
70 *
71 * Since the set of commands that the parser must check for is significantly
72 * smaller than the number of commands supported, the parser tables contain only
73 * those commands required by the parser. This generally works because command
74 * opcode ranges have standard command length encodings. So for commands that
75 * the parser does not need to check, it can easily skip them. This is
Masanari Iida32197aa2014-10-20 23:53:13 +090076 * implemented via a per-ring length decoding vfunc.
Brad Volkin351e3db2014-02-18 10:15:46 -080077 *
78 * Unfortunately, there are a number of commands that do not follow the standard
79 * length encoding for their opcode range, primarily amongst the MI_* commands.
80 * To handle this, the parser provides a way to define explicit "skip" entries
81 * in the per-ring command tables.
82 *
83 * Other command table entries map fairly directly to high level categories
84 * mentioned above: rejected, master-only, register whitelist. The parser
85 * implements a number of checks, including the privileged memory checks, via a
86 * general bitmasking mechanism.
87 */
88
Brad Volkin3a6fa982014-02-18 10:15:47 -080089#define STD_MI_OPCODE_MASK 0xFF800000
90#define STD_3D_OPCODE_MASK 0xFFFF0000
91#define STD_2D_OPCODE_MASK 0xFFC00000
92#define STD_MFX_OPCODE_MASK 0xFFFF0000
93
94#define CMD(op, opm, f, lm, fl, ...) \
95 { \
96 .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \
Arun Siluveryf1afe242015-08-04 16:22:20 +010097 .cmd = { (op), (opm) }, \
Brad Volkin3a6fa982014-02-18 10:15:47 -080098 .length = { (lm) }, \
99 __VA_ARGS__ \
100 }
101
102/* Convenience macros to compress the tables */
103#define SMI STD_MI_OPCODE_MASK
104#define S3D STD_3D_OPCODE_MASK
105#define S2D STD_2D_OPCODE_MASK
106#define SMFX STD_MFX_OPCODE_MASK
107#define F true
108#define S CMD_DESC_SKIP
109#define R CMD_DESC_REJECT
110#define W CMD_DESC_REGISTER
111#define B CMD_DESC_BITMASK
112#define M CMD_DESC_MASTER
113
114/* Command Mask Fixed Len Action
115 ---------------------------------------------------------- */
116static const struct drm_i915_cmd_descriptor common_cmds[] = {
117 CMD( MI_NOOP, SMI, F, 1, S ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800118 CMD( MI_USER_INTERRUPT, SMI, F, 1, R ),
Brad Volkin17c1eb12014-02-18 10:15:49 -0800119 CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800120 CMD( MI_ARB_CHECK, SMI, F, 1, S ),
121 CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
122 CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800123 CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ),
124 CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800125 CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
Francisco Jerez6a65c5b2015-05-29 16:44:13 +0300126 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ),
Chris Wilson614f4ad2015-09-02 12:29:40 +0100127 CMD( MI_STORE_REGISTER_MEM, SMI, F, 3, W | B,
Brad Volkind4d48032014-02-18 10:15:54 -0800128 .reg = { .offset = 1, .mask = 0x007FFFFC },
129 .bits = {{
130 .offset = 0,
131 .mask = MI_GLOBAL_GTT,
132 .expected = 0,
133 }}, ),
Chris Wilson614f4ad2015-09-02 12:29:40 +0100134 CMD( MI_LOAD_REGISTER_MEM, SMI, F, 3, W | B,
Brad Volkind4d48032014-02-18 10:15:54 -0800135 .reg = { .offset = 1, .mask = 0x007FFFFC },
136 .bits = {{
137 .offset = 0,
138 .mask = MI_GLOBAL_GTT,
139 .expected = 0,
140 }}, ),
Brad Volkin42c71562014-10-16 12:24:42 -0700141 /*
142 * MI_BATCH_BUFFER_START requires some special handling. It's not
143 * really a 'skip' action but it doesn't seem like it's worth adding
144 * a new action. See i915_parse_cmds().
145 */
Brad Volkin3a6fa982014-02-18 10:15:47 -0800146 CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ),
147};
148
149static const struct drm_i915_cmd_descriptor render_cmds[] = {
150 CMD( MI_FLUSH, SMI, F, 1, S ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800151 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800152 CMD( MI_PREDICATE, SMI, F, 1, S ),
153 CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800154 CMD( MI_SET_APPID, SMI, F, 1, S ),
Hanno Böck9f585822015-07-29 10:29:58 +0200155 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800156 CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800157 CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ),
Brad Volkind4d48032014-02-18 10:15:54 -0800158 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B,
159 .bits = {{
160 .offset = 0,
161 .mask = MI_GLOBAL_GTT,
162 .expected = 0,
163 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800164 CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ),
Brad Volkind4d48032014-02-18 10:15:54 -0800165 CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B,
166 .bits = {{
167 .offset = 0,
168 .mask = MI_GLOBAL_GTT,
169 .expected = 0,
170 }}, ),
171 CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B,
172 .bits = {{
173 .offset = 1,
174 .mask = MI_REPORT_PERF_COUNT_GGTT,
175 .expected = 0,
176 }}, ),
177 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
178 .bits = {{
179 .offset = 0,
180 .mask = MI_GLOBAL_GTT,
181 .expected = 0,
182 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800183 CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ),
184 CMD( PIPELINE_SELECT, S3D, F, 1, S ),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800185 CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B,
186 .bits = {{
187 .offset = 2,
188 .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
189 .expected = 0,
190 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800191 CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ),
192 CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ),
193 CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800194 CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B,
195 .bits = {{
196 .offset = 1,
Brad Volkinb18b3962014-02-18 10:15:53 -0800197 .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
Brad Volkinf0a346b2014-02-18 10:15:52 -0800198 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800199 },
200 {
201 .offset = 1,
Brad Volkin114d4f72014-02-18 10:15:55 -0800202 .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
203 PIPE_CONTROL_STORE_DATA_INDEX),
Brad Volkind4d48032014-02-18 10:15:54 -0800204 .expected = 0,
205 .condition_offset = 1,
206 .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
Brad Volkinf0a346b2014-02-18 10:15:52 -0800207 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800208};
209
210static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
211 CMD( MI_SET_PREDICATE, SMI, F, 1, S ),
212 CMD( MI_RS_CONTROL, SMI, F, 1, S ),
213 CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800214 CMD( MI_SET_APPID, SMI, F, 1, S ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800215 CMD( MI_RS_CONTEXT, SMI, F, 1, S ),
Brad Volkin17c1eb12014-02-18 10:15:49 -0800216 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800217 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
218 CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, R ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800219 CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ),
220 CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ),
221 CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ),
222 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ),
223 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ),
224
225 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ),
226 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ),
227 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ),
228 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ),
229 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ),
230};
231
232static const struct drm_i915_cmd_descriptor video_cmds[] = {
Brad Volkin9c640d12014-02-18 10:15:48 -0800233 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800234 CMD( MI_SET_APPID, SMI, F, 1, S ),
Brad Volkind4d48032014-02-18 10:15:54 -0800235 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
236 .bits = {{
237 .offset = 0,
238 .mask = MI_GLOBAL_GTT,
239 .expected = 0,
240 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800241 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800242 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
243 .bits = {{
244 .offset = 0,
245 .mask = MI_FLUSH_DW_NOTIFY,
246 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800247 },
248 {
249 .offset = 1,
250 .mask = MI_FLUSH_DW_USE_GTT,
251 .expected = 0,
252 .condition_offset = 0,
253 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkin114d4f72014-02-18 10:15:55 -0800254 },
255 {
256 .offset = 0,
257 .mask = MI_FLUSH_DW_STORE_INDEX,
258 .expected = 0,
259 .condition_offset = 0,
260 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkinb18b3962014-02-18 10:15:53 -0800261 }}, ),
Brad Volkind4d48032014-02-18 10:15:54 -0800262 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
263 .bits = {{
264 .offset = 0,
265 .mask = MI_GLOBAL_GTT,
266 .expected = 0,
267 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800268 /*
269 * MFX_WAIT doesn't fit the way we handle length for most commands.
270 * It has a length field but it uses a non-standard length bias.
271 * It is always 1 dword though, so just treat it as fixed length.
272 */
273 CMD( MFX_WAIT, SMFX, F, 1, S ),
274};
275
276static const struct drm_i915_cmd_descriptor vecs_cmds[] = {
Brad Volkin9c640d12014-02-18 10:15:48 -0800277 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800278 CMD( MI_SET_APPID, SMI, F, 1, S ),
Brad Volkind4d48032014-02-18 10:15:54 -0800279 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
280 .bits = {{
281 .offset = 0,
282 .mask = MI_GLOBAL_GTT,
283 .expected = 0,
284 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800285 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800286 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
287 .bits = {{
288 .offset = 0,
289 .mask = MI_FLUSH_DW_NOTIFY,
290 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800291 },
292 {
293 .offset = 1,
294 .mask = MI_FLUSH_DW_USE_GTT,
295 .expected = 0,
296 .condition_offset = 0,
297 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkin114d4f72014-02-18 10:15:55 -0800298 },
299 {
300 .offset = 0,
301 .mask = MI_FLUSH_DW_STORE_INDEX,
302 .expected = 0,
303 .condition_offset = 0,
304 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkinb18b3962014-02-18 10:15:53 -0800305 }}, ),
Brad Volkind4d48032014-02-18 10:15:54 -0800306 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
307 .bits = {{
308 .offset = 0,
309 .mask = MI_GLOBAL_GTT,
310 .expected = 0,
311 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800312};
313
314static const struct drm_i915_cmd_descriptor blt_cmds[] = {
Brad Volkin9c640d12014-02-18 10:15:48 -0800315 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
Brad Volkind4d48032014-02-18 10:15:54 -0800316 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B,
317 .bits = {{
318 .offset = 0,
319 .mask = MI_GLOBAL_GTT,
320 .expected = 0,
321 }}, ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800322 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
Brad Volkinb18b3962014-02-18 10:15:53 -0800323 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
324 .bits = {{
325 .offset = 0,
326 .mask = MI_FLUSH_DW_NOTIFY,
327 .expected = 0,
Brad Volkind4d48032014-02-18 10:15:54 -0800328 },
329 {
330 .offset = 1,
331 .mask = MI_FLUSH_DW_USE_GTT,
332 .expected = 0,
333 .condition_offset = 0,
334 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkin114d4f72014-02-18 10:15:55 -0800335 },
336 {
337 .offset = 0,
338 .mask = MI_FLUSH_DW_STORE_INDEX,
339 .expected = 0,
340 .condition_offset = 0,
341 .condition_mask = MI_FLUSH_DW_OP_MASK,
Brad Volkinb18b3962014-02-18 10:15:53 -0800342 }}, ),
Brad Volkin3a6fa982014-02-18 10:15:47 -0800343 CMD( COLOR_BLT, S2D, !F, 0x3F, S ),
344 CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ),
345};
346
Brad Volkin9c640d12014-02-18 10:15:48 -0800347static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
Brad Volkin17c1eb12014-02-18 10:15:49 -0800348 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ),
Brad Volkin9c640d12014-02-18 10:15:48 -0800349 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
350};
351
Brad Volkin3a6fa982014-02-18 10:15:47 -0800352#undef CMD
353#undef SMI
354#undef S3D
355#undef S2D
356#undef SMFX
357#undef F
358#undef S
359#undef R
360#undef W
361#undef B
362#undef M
363
364static const struct drm_i915_cmd_table gen7_render_cmds[] = {
365 { common_cmds, ARRAY_SIZE(common_cmds) },
366 { render_cmds, ARRAY_SIZE(render_cmds) },
367};
368
369static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = {
370 { common_cmds, ARRAY_SIZE(common_cmds) },
371 { render_cmds, ARRAY_SIZE(render_cmds) },
372 { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
373};
374
375static const struct drm_i915_cmd_table gen7_video_cmds[] = {
376 { common_cmds, ARRAY_SIZE(common_cmds) },
377 { video_cmds, ARRAY_SIZE(video_cmds) },
378};
379
380static const struct drm_i915_cmd_table hsw_vebox_cmds[] = {
381 { common_cmds, ARRAY_SIZE(common_cmds) },
382 { vecs_cmds, ARRAY_SIZE(vecs_cmds) },
383};
384
385static const struct drm_i915_cmd_table gen7_blt_cmds[] = {
386 { common_cmds, ARRAY_SIZE(common_cmds) },
387 { blt_cmds, ARRAY_SIZE(blt_cmds) },
388};
389
Brad Volkin9c640d12014-02-18 10:15:48 -0800390static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = {
391 { common_cmds, ARRAY_SIZE(common_cmds) },
392 { blt_cmds, ARRAY_SIZE(blt_cmds) },
393 { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
394};
395
Brad Volkin5947de92014-02-18 10:15:50 -0800396/*
397 * Register whitelists, sorted by increasing register offset.
Francisco Jerez4e86f722015-05-29 16:44:14 +0300398 */
399
400/*
401 * An individual whitelist entry granting access to register addr. If
402 * mask is non-zero the argument of immediate register writes will be
403 * AND-ed with mask, and the command will be rejected if the result
404 * doesn't match value.
405 *
406 * Registers with non-zero mask are only allowed to be written using
407 * LRI.
408 */
409struct drm_i915_reg_descriptor {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200410 i915_reg_t addr;
Francisco Jerez4e86f722015-05-29 16:44:14 +0300411 u32 mask;
412 u32 value;
413};
414
415/* Convenience macro for adding 32-bit registers. */
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200416#define REG32(_reg, ...) \
417 { .addr = (_reg), __VA_ARGS__ }
Francisco Jerez4e86f722015-05-29 16:44:14 +0300418
419/*
420 * Convenience macro for adding 64-bit registers.
Brad Volkin5947de92014-02-18 10:15:50 -0800421 *
422 * Some registers that userspace accesses are 64 bits. The register
423 * access commands only allow 32-bit accesses. Hence, we have to include
424 * entries for both halves of the 64-bit registers.
425 */
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200426#define REG64(_reg) \
427 { .addr = _reg }, \
428 { .addr = _reg ## _UDW }
429
430#define REG64_IDX(_reg, idx) \
431 { .addr = _reg(idx) }, \
432 { .addr = _reg ## _UDW(idx) }
Brad Volkin5947de92014-02-18 10:15:50 -0800433
Francisco Jerez4e86f722015-05-29 16:44:14 +0300434static const struct drm_i915_reg_descriptor gen7_render_regs[] = {
Jordan Justenc61200c2014-12-11 13:28:09 -0800435 REG64(GPGPU_THREADS_DISPATCHED),
Brad Volkin5947de92014-02-18 10:15:50 -0800436 REG64(HS_INVOCATION_COUNT),
437 REG64(DS_INVOCATION_COUNT),
438 REG64(IA_VERTICES_COUNT),
439 REG64(IA_PRIMITIVES_COUNT),
440 REG64(VS_INVOCATION_COUNT),
441 REG64(GS_INVOCATION_COUNT),
442 REG64(GS_PRIMITIVES_COUNT),
443 REG64(CL_INVOCATION_COUNT),
444 REG64(CL_PRIMITIVES_COUNT),
445 REG64(PS_INVOCATION_COUNT),
446 REG64(PS_DEPTH_COUNT),
Jordan Justena6573e12016-03-06 23:30:26 -0800447 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
Francisco Jerez4e86f722015-05-29 16:44:14 +0300448 REG32(OACONTROL), /* Only allowed for LRI and SRM. See below. */
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000449 REG64(MI_PREDICATE_SRC0),
450 REG64(MI_PREDICATE_SRC1),
Francisco Jerez4e86f722015-05-29 16:44:14 +0300451 REG32(GEN7_3DPRIM_END_OFFSET),
452 REG32(GEN7_3DPRIM_START_VERTEX),
453 REG32(GEN7_3DPRIM_VERTEX_COUNT),
454 REG32(GEN7_3DPRIM_INSTANCE_COUNT),
455 REG32(GEN7_3DPRIM_START_INSTANCE),
456 REG32(GEN7_3DPRIM_BASE_VERTEX),
Jordan Justen7b9748c2015-10-01 23:09:58 -0700457 REG32(GEN7_GPGPU_DISPATCHDIMX),
458 REG32(GEN7_GPGPU_DISPATCHDIMY),
459 REG32(GEN7_GPGPU_DISPATCHDIMZ),
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200460 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0),
461 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1),
462 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2),
463 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3),
464 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0),
465 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1),
466 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2),
467 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3),
Francisco Jerez4e86f722015-05-29 16:44:14 +0300468 REG32(GEN7_SO_WRITE_OFFSET(0)),
469 REG32(GEN7_SO_WRITE_OFFSET(1)),
470 REG32(GEN7_SO_WRITE_OFFSET(2)),
471 REG32(GEN7_SO_WRITE_OFFSET(3)),
472 REG32(GEN7_L3SQCREG1),
473 REG32(GEN7_L3CNTLREG2),
474 REG32(GEN7_L3CNTLREG3),
Francisco Jerezd351f6d2015-05-29 16:44:15 +0300475 REG32(HSW_SCRATCH1,
476 .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE,
477 .value = 0),
478 REG32(HSW_ROW_CHICKEN3,
479 .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 |
480 HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
481 .value = 0),
Brad Volkin5947de92014-02-18 10:15:50 -0800482};
483
Francisco Jerez4e86f722015-05-29 16:44:14 +0300484static const struct drm_i915_reg_descriptor gen7_blt_regs[] = {
485 REG32(BCS_SWCTRL),
Brad Volkin5947de92014-02-18 10:15:50 -0800486};
487
Francisco Jerez4e86f722015-05-29 16:44:14 +0300488static const struct drm_i915_reg_descriptor ivb_master_regs[] = {
489 REG32(FORCEWAKE_MT),
490 REG32(DERRMR),
491 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)),
492 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)),
493 REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)),
Brad Volkin220375a2014-02-18 10:15:51 -0800494};
495
Francisco Jerez4e86f722015-05-29 16:44:14 +0300496static const struct drm_i915_reg_descriptor hsw_master_regs[] = {
497 REG32(FORCEWAKE_MT),
498 REG32(DERRMR),
Brad Volkin220375a2014-02-18 10:15:51 -0800499};
500
Brad Volkin5947de92014-02-18 10:15:50 -0800501#undef REG64
Francisco Jerez4e86f722015-05-29 16:44:14 +0300502#undef REG32
Brad Volkin5947de92014-02-18 10:15:50 -0800503
Brad Volkin351e3db2014-02-18 10:15:46 -0800504static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
505{
506 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
507 u32 subclient =
508 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
509
510 if (client == INSTR_MI_CLIENT)
511 return 0x3F;
512 else if (client == INSTR_RC_CLIENT) {
513 if (subclient == INSTR_MEDIA_SUBCLIENT)
514 return 0xFFFF;
515 else
516 return 0xFF;
517 }
518
519 DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
520 return 0;
521}
522
523static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
524{
525 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
526 u32 subclient =
527 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800528 u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
Brad Volkin351e3db2014-02-18 10:15:46 -0800529
530 if (client == INSTR_MI_CLIENT)
531 return 0x3F;
532 else if (client == INSTR_RC_CLIENT) {
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800533 if (subclient == INSTR_MEDIA_SUBCLIENT) {
534 if (op == 6)
535 return 0xFFFF;
536 else
537 return 0xFFF;
538 } else
Brad Volkin351e3db2014-02-18 10:15:46 -0800539 return 0xFF;
540 }
541
542 DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
543 return 0;
544}
545
546static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
547{
548 u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
549
550 if (client == INSTR_MI_CLIENT)
551 return 0x3F;
552 else if (client == INSTR_BC_CLIENT)
553 return 0xFF;
554
555 DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
556 return 0;
557}
558
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559static bool validate_cmds_sorted(struct intel_engine_cs *engine,
Brad Volkin44e895a2014-05-10 14:10:43 -0700560 const struct drm_i915_cmd_table *cmd_tables,
561 int cmd_table_count)
Brad Volkin351e3db2014-02-18 10:15:46 -0800562{
563 int i;
Brad Volkin300233e2014-03-27 11:43:38 -0700564 bool ret = true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800565
Brad Volkin44e895a2014-05-10 14:10:43 -0700566 if (!cmd_tables || cmd_table_count == 0)
Brad Volkin300233e2014-03-27 11:43:38 -0700567 return true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800568
Brad Volkin44e895a2014-05-10 14:10:43 -0700569 for (i = 0; i < cmd_table_count; i++) {
570 const struct drm_i915_cmd_table *table = &cmd_tables[i];
Brad Volkin351e3db2014-02-18 10:15:46 -0800571 u32 previous = 0;
572 int j;
573
574 for (j = 0; j < table->count; j++) {
575 const struct drm_i915_cmd_descriptor *desc =
Hanno Böck84535802015-07-29 10:31:04 +0200576 &table->table[j];
Brad Volkin351e3db2014-02-18 10:15:46 -0800577 u32 curr = desc->cmd.value & desc->cmd.mask;
578
Brad Volkin300233e2014-03-27 11:43:38 -0700579 if (curr < previous) {
Brad Volkin351e3db2014-02-18 10:15:46 -0800580 DRM_ERROR("CMD: table not sorted ring=%d table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000581 engine->id, i, j, curr, previous);
Brad Volkin300233e2014-03-27 11:43:38 -0700582 ret = false;
583 }
Brad Volkin351e3db2014-02-18 10:15:46 -0800584
585 previous = curr;
586 }
587 }
Brad Volkin300233e2014-03-27 11:43:38 -0700588
589 return ret;
Brad Volkin351e3db2014-02-18 10:15:46 -0800590}
591
Francisco Jerez4e86f722015-05-29 16:44:14 +0300592static bool check_sorted(int ring_id,
593 const struct drm_i915_reg_descriptor *reg_table,
594 int reg_count)
Brad Volkin351e3db2014-02-18 10:15:46 -0800595{
596 int i;
597 u32 previous = 0;
Brad Volkin300233e2014-03-27 11:43:38 -0700598 bool ret = true;
Brad Volkin351e3db2014-02-18 10:15:46 -0800599
600 for (i = 0; i < reg_count; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200601 u32 curr = i915_mmio_reg_offset(reg_table[i].addr);
Brad Volkin351e3db2014-02-18 10:15:46 -0800602
Brad Volkin300233e2014-03-27 11:43:38 -0700603 if (curr < previous) {
Brad Volkin351e3db2014-02-18 10:15:46 -0800604 DRM_ERROR("CMD: table not sorted ring=%d entry=%d reg=0x%08X prev=0x%08X\n",
605 ring_id, i, curr, previous);
Brad Volkin300233e2014-03-27 11:43:38 -0700606 ret = false;
607 }
Brad Volkin351e3db2014-02-18 10:15:46 -0800608
609 previous = curr;
610 }
Brad Volkin300233e2014-03-27 11:43:38 -0700611
612 return ret;
Brad Volkin351e3db2014-02-18 10:15:46 -0800613}
614
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000615static bool validate_regs_sorted(struct intel_engine_cs *engine)
Brad Volkin351e3db2014-02-18 10:15:46 -0800616{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000617 return check_sorted(engine->id, engine->reg_table, engine->reg_count) &&
618 check_sorted(engine->id, engine->master_reg_table,
619 engine->master_reg_count);
Brad Volkin351e3db2014-02-18 10:15:46 -0800620}
621
Brad Volkin44e895a2014-05-10 14:10:43 -0700622struct cmd_node {
623 const struct drm_i915_cmd_descriptor *desc;
624 struct hlist_node node;
625};
626
627/*
628 * Different command ranges have different numbers of bits for the opcode. For
629 * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The
630 * problem is that, for example, MI commands use bits 22:16 for other fields
631 * such as GGTT vs PPGTT bits. If we include those bits in the mask then when
632 * we mask a command from a batch it could hash to the wrong bucket due to
633 * non-opcode bits being set. But if we don't include those bits, some 3D
634 * commands may hash to the same bucket due to not including opcode bits that
635 * make the command unique. For now, we will risk hashing to the same bucket.
636 *
637 * If we attempt to generate a perfect hash, we should be able to look at bits
638 * 31:29 of a command from a batch buffer and use the full mask for that
639 * client. The existing INSTR_CLIENT_MASK/SHIFT defines can be used for this.
640 */
641#define CMD_HASH_MASK STD_MI_OPCODE_MASK
642
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000643static int init_hash_table(struct intel_engine_cs *engine,
Brad Volkin44e895a2014-05-10 14:10:43 -0700644 const struct drm_i915_cmd_table *cmd_tables,
645 int cmd_table_count)
646{
647 int i, j;
648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 hash_init(engine->cmd_hash);
Brad Volkin44e895a2014-05-10 14:10:43 -0700650
651 for (i = 0; i < cmd_table_count; i++) {
652 const struct drm_i915_cmd_table *table = &cmd_tables[i];
653
654 for (j = 0; j < table->count; j++) {
655 const struct drm_i915_cmd_descriptor *desc =
656 &table->table[j];
657 struct cmd_node *desc_node =
658 kmalloc(sizeof(*desc_node), GFP_KERNEL);
659
660 if (!desc_node)
661 return -ENOMEM;
662
663 desc_node->desc = desc;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000664 hash_add(engine->cmd_hash, &desc_node->node,
Brad Volkin44e895a2014-05-10 14:10:43 -0700665 desc->cmd.value & CMD_HASH_MASK);
666 }
667 }
668
669 return 0;
670}
671
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000672static void fini_hash_table(struct intel_engine_cs *engine)
Brad Volkin44e895a2014-05-10 14:10:43 -0700673{
674 struct hlist_node *tmp;
675 struct cmd_node *desc_node;
676 int i;
677
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000678 hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700679 hash_del(&desc_node->node);
680 kfree(desc_node);
681 }
682}
683
Brad Volkin351e3db2014-02-18 10:15:46 -0800684/**
685 * i915_cmd_parser_init_ring() - set cmd parser related fields for a ringbuffer
686 * @ring: the ringbuffer to initialize
687 *
688 * Optionally initializes fields related to batch buffer command parsing in the
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100689 * struct intel_engine_cs based on whether the platform requires software
Brad Volkin351e3db2014-02-18 10:15:46 -0800690 * command parsing.
Brad Volkin44e895a2014-05-10 14:10:43 -0700691 *
692 * Return: non-zero if initialization fails
Brad Volkin351e3db2014-02-18 10:15:46 -0800693 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000694int i915_cmd_parser_init_ring(struct intel_engine_cs *engine)
Brad Volkin351e3db2014-02-18 10:15:46 -0800695{
Brad Volkin44e895a2014-05-10 14:10:43 -0700696 const struct drm_i915_cmd_table *cmd_tables;
697 int cmd_table_count;
698 int ret;
699
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000700 if (!IS_GEN7(engine->dev))
Brad Volkin44e895a2014-05-10 14:10:43 -0700701 return 0;
Brad Volkin351e3db2014-02-18 10:15:46 -0800702
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000703 switch (engine->id) {
Brad Volkin351e3db2014-02-18 10:15:46 -0800704 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000705 if (IS_HASWELL(engine->dev)) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700706 cmd_tables = hsw_render_ring_cmds;
707 cmd_table_count =
Brad Volkin3a6fa982014-02-18 10:15:47 -0800708 ARRAY_SIZE(hsw_render_ring_cmds);
709 } else {
Brad Volkin44e895a2014-05-10 14:10:43 -0700710 cmd_tables = gen7_render_cmds;
711 cmd_table_count = ARRAY_SIZE(gen7_render_cmds);
Brad Volkin3a6fa982014-02-18 10:15:47 -0800712 }
713
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000714 engine->reg_table = gen7_render_regs;
715 engine->reg_count = ARRAY_SIZE(gen7_render_regs);
Brad Volkin5947de92014-02-18 10:15:50 -0800716
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000717 if (IS_HASWELL(engine->dev)) {
718 engine->master_reg_table = hsw_master_regs;
719 engine->master_reg_count = ARRAY_SIZE(hsw_master_regs);
Brad Volkin220375a2014-02-18 10:15:51 -0800720 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000721 engine->master_reg_table = ivb_master_regs;
722 engine->master_reg_count = ARRAY_SIZE(ivb_master_regs);
Brad Volkin220375a2014-02-18 10:15:51 -0800723 }
724
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000725 engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800726 break;
727 case VCS:
Brad Volkin44e895a2014-05-10 14:10:43 -0700728 cmd_tables = gen7_video_cmds;
729 cmd_table_count = ARRAY_SIZE(gen7_video_cmds);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000730 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800731 break;
732 case BCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000733 if (IS_HASWELL(engine->dev)) {
Brad Volkin44e895a2014-05-10 14:10:43 -0700734 cmd_tables = hsw_blt_ring_cmds;
735 cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds);
Brad Volkin9c640d12014-02-18 10:15:48 -0800736 } else {
Brad Volkin44e895a2014-05-10 14:10:43 -0700737 cmd_tables = gen7_blt_cmds;
738 cmd_table_count = ARRAY_SIZE(gen7_blt_cmds);
Brad Volkin9c640d12014-02-18 10:15:48 -0800739 }
740
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000741 engine->reg_table = gen7_blt_regs;
742 engine->reg_count = ARRAY_SIZE(gen7_blt_regs);
Brad Volkin5947de92014-02-18 10:15:50 -0800743
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000744 if (IS_HASWELL(engine->dev)) {
745 engine->master_reg_table = hsw_master_regs;
746 engine->master_reg_count = ARRAY_SIZE(hsw_master_regs);
Brad Volkin220375a2014-02-18 10:15:51 -0800747 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000748 engine->master_reg_table = ivb_master_regs;
749 engine->master_reg_count = ARRAY_SIZE(ivb_master_regs);
Brad Volkin220375a2014-02-18 10:15:51 -0800750 }
751
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000752 engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800753 break;
754 case VECS:
Brad Volkin44e895a2014-05-10 14:10:43 -0700755 cmd_tables = hsw_vebox_cmds;
756 cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds);
Brad Volkin351e3db2014-02-18 10:15:46 -0800757 /* VECS can use the same length_mask function as VCS */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000758 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800759 break;
760 default:
761 DRM_ERROR("CMD: cmd_parser_init with unknown ring: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000762 engine->id);
Brad Volkin351e3db2014-02-18 10:15:46 -0800763 BUG();
764 }
765
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000766 BUG_ON(!validate_cmds_sorted(engine, cmd_tables, cmd_table_count));
767 BUG_ON(!validate_regs_sorted(engine));
Brad Volkin44e895a2014-05-10 14:10:43 -0700768
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000769 WARN_ON(!hash_empty(engine->cmd_hash));
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100770
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000771 ret = init_hash_table(engine, cmd_tables, cmd_table_count);
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100772 if (ret) {
773 DRM_ERROR("CMD: cmd_parser_init failed!\n");
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000774 fini_hash_table(engine);
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100775 return ret;
Brad Volkin44e895a2014-05-10 14:10:43 -0700776 }
777
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000778 engine->needs_cmd_parser = true;
Brad Volkin44e895a2014-05-10 14:10:43 -0700779
780 return 0;
781}
782
783/**
784 * i915_cmd_parser_fini_ring() - clean up cmd parser related fields
785 * @ring: the ringbuffer to clean up
786 *
787 * Releases any resources related to command parsing that may have been
788 * initialized for the specified ring.
789 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000790void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine)
Brad Volkin44e895a2014-05-10 14:10:43 -0700791{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000792 if (!engine->needs_cmd_parser)
Brad Volkin44e895a2014-05-10 14:10:43 -0700793 return;
794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795 fini_hash_table(engine);
Brad Volkin351e3db2014-02-18 10:15:46 -0800796}
797
798static const struct drm_i915_cmd_descriptor*
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000799find_cmd_in_table(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -0800800 u32 cmd_header)
801{
Brad Volkin44e895a2014-05-10 14:10:43 -0700802 struct cmd_node *desc_node;
Brad Volkin351e3db2014-02-18 10:15:46 -0800803
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 hash_for_each_possible(engine->cmd_hash, desc_node, node,
Brad Volkin44e895a2014-05-10 14:10:43 -0700805 cmd_header & CMD_HASH_MASK) {
806 const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
Brad Volkin351e3db2014-02-18 10:15:46 -0800807 u32 masked_cmd = desc->cmd.mask & cmd_header;
808 u32 masked_value = desc->cmd.value & desc->cmd.mask;
809
810 if (masked_cmd == masked_value)
811 return desc;
812 }
813
814 return NULL;
815}
816
817/*
818 * Returns a pointer to a descriptor for the command specified by cmd_header.
819 *
820 * The caller must supply space for a default descriptor via the default_desc
821 * parameter. If no descriptor for the specified command exists in the ring's
822 * command parser tables, this function fills in default_desc based on the
823 * ring's default length encoding and returns default_desc.
824 */
825static const struct drm_i915_cmd_descriptor*
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000826find_cmd(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -0800827 u32 cmd_header,
828 struct drm_i915_cmd_descriptor *default_desc)
829{
Brad Volkin44e895a2014-05-10 14:10:43 -0700830 const struct drm_i915_cmd_descriptor *desc;
Brad Volkin351e3db2014-02-18 10:15:46 -0800831 u32 mask;
Brad Volkin351e3db2014-02-18 10:15:46 -0800832
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000833 desc = find_cmd_in_table(engine, cmd_header);
Brad Volkin44e895a2014-05-10 14:10:43 -0700834 if (desc)
835 return desc;
Brad Volkin351e3db2014-02-18 10:15:46 -0800836
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000837 mask = engine->get_cmd_length_mask(cmd_header);
Brad Volkin351e3db2014-02-18 10:15:46 -0800838 if (!mask)
839 return NULL;
840
841 BUG_ON(!default_desc);
842 default_desc->flags = CMD_DESC_SKIP;
843 default_desc->length.mask = mask;
844
845 return default_desc;
846}
847
Francisco Jerez4e86f722015-05-29 16:44:14 +0300848static const struct drm_i915_reg_descriptor *
849find_reg(const struct drm_i915_reg_descriptor *table,
850 int count, u32 addr)
Brad Volkin351e3db2014-02-18 10:15:46 -0800851{
Francisco Jerez4e86f722015-05-29 16:44:14 +0300852 if (table) {
Brad Volkin351e3db2014-02-18 10:15:46 -0800853 int i;
854
855 for (i = 0; i < count; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200856 if (i915_mmio_reg_offset(table[i].addr) == addr)
Francisco Jerez4e86f722015-05-29 16:44:14 +0300857 return &table[i];
Brad Volkin351e3db2014-02-18 10:15:46 -0800858 }
859 }
860
Francisco Jerez4e86f722015-05-29 16:44:14 +0300861 return NULL;
Brad Volkin351e3db2014-02-18 10:15:46 -0800862}
863
Chris Wilson17cabf52015-01-14 11:20:57 +0000864static u32 *vmap_batch(struct drm_i915_gem_object *obj,
865 unsigned start, unsigned len)
Brad Volkin351e3db2014-02-18 10:15:46 -0800866{
867 int i;
868 void *addr = NULL;
869 struct sg_page_iter sg_iter;
Chris Wilson17cabf52015-01-14 11:20:57 +0000870 int first_page = start >> PAGE_SHIFT;
871 int last_page = (len + start + 4095) >> PAGE_SHIFT;
872 int npages = last_page - first_page;
Brad Volkin351e3db2014-02-18 10:15:46 -0800873 struct page **pages;
874
Chris Wilson17cabf52015-01-14 11:20:57 +0000875 pages = drm_malloc_ab(npages, sizeof(*pages));
Brad Volkin351e3db2014-02-18 10:15:46 -0800876 if (pages == NULL) {
877 DRM_DEBUG_DRIVER("Failed to get space for pages\n");
878 goto finish;
879 }
880
881 i = 0;
Mika Kuoppala72c5ba92015-03-13 15:21:53 +0200882 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, first_page) {
Chris Wilson17cabf52015-01-14 11:20:57 +0000883 pages[i++] = sg_page_iter_page(&sg_iter);
Mika Kuoppala72c5ba92015-03-13 15:21:53 +0200884 if (i == npages)
885 break;
886 }
Brad Volkin351e3db2014-02-18 10:15:46 -0800887
888 addr = vmap(pages, i, 0, PAGE_KERNEL);
889 if (addr == NULL) {
890 DRM_DEBUG_DRIVER("Failed to vmap pages\n");
891 goto finish;
892 }
893
894finish:
895 if (pages)
896 drm_free_large(pages);
897 return (u32*)addr;
898}
899
Brad Volkin78a42372014-12-11 12:13:09 -0800900/* Returns a vmap'd pointer to dest_obj, which the caller must unmap */
901static u32 *copy_batch(struct drm_i915_gem_object *dest_obj,
Brad Volkinb9ffd802014-12-11 12:13:10 -0800902 struct drm_i915_gem_object *src_obj,
903 u32 batch_start_offset,
904 u32 batch_len)
Brad Volkin78a42372014-12-11 12:13:09 -0800905{
Brad Volkin78a42372014-12-11 12:13:09 -0800906 int needs_clflush = 0;
Chris Wilson17cabf52015-01-14 11:20:57 +0000907 void *src_base, *src;
908 void *dst = NULL;
909 int ret;
Brad Volkinb9ffd802014-12-11 12:13:10 -0800910
Chris Wilson17cabf52015-01-14 11:20:57 +0000911 if (batch_len > dest_obj->base.size ||
912 batch_len + batch_start_offset > src_obj->base.size)
Brad Volkinb9ffd802014-12-11 12:13:10 -0800913 return ERR_PTR(-E2BIG);
Brad Volkin78a42372014-12-11 12:13:09 -0800914
Chris Wilsonde4e7832015-04-07 16:20:35 +0100915 if (WARN_ON(dest_obj->pages_pin_count == 0))
916 return ERR_PTR(-ENODEV);
917
Brad Volkin78a42372014-12-11 12:13:09 -0800918 ret = i915_gem_obj_prepare_shmem_read(src_obj, &needs_clflush);
919 if (ret) {
Chris Wilson17cabf52015-01-14 11:20:57 +0000920 DRM_DEBUG_DRIVER("CMD: failed to prepare shadow batch\n");
Brad Volkin78a42372014-12-11 12:13:09 -0800921 return ERR_PTR(ret);
922 }
923
Chris Wilson17cabf52015-01-14 11:20:57 +0000924 src_base = vmap_batch(src_obj, batch_start_offset, batch_len);
Brad Volkinb9ffd802014-12-11 12:13:10 -0800925 if (!src_base) {
Brad Volkin78a42372014-12-11 12:13:09 -0800926 DRM_DEBUG_DRIVER("CMD: Failed to vmap batch\n");
927 ret = -ENOMEM;
928 goto unpin_src;
929 }
930
Brad Volkin78a42372014-12-11 12:13:09 -0800931 ret = i915_gem_object_set_to_cpu_domain(dest_obj, true);
932 if (ret) {
Chris Wilson17cabf52015-01-14 11:20:57 +0000933 DRM_DEBUG_DRIVER("CMD: Failed to set shadow batch to CPU\n");
Brad Volkin78a42372014-12-11 12:13:09 -0800934 goto unmap_src;
935 }
936
Chris Wilson17cabf52015-01-14 11:20:57 +0000937 dst = vmap_batch(dest_obj, 0, batch_len);
938 if (!dst) {
Brad Volkin78a42372014-12-11 12:13:09 -0800939 DRM_DEBUG_DRIVER("CMD: Failed to vmap shadow batch\n");
940 ret = -ENOMEM;
941 goto unmap_src;
942 }
943
Chris Wilson17cabf52015-01-14 11:20:57 +0000944 src = src_base + offset_in_page(batch_start_offset);
945 if (needs_clflush)
946 drm_clflush_virt_range(src, batch_len);
Brad Volkinb9ffd802014-12-11 12:13:10 -0800947
Chris Wilson17cabf52015-01-14 11:20:57 +0000948 memcpy(dst, src, batch_len);
Brad Volkin78a42372014-12-11 12:13:09 -0800949
950unmap_src:
Brad Volkinb9ffd802014-12-11 12:13:10 -0800951 vunmap(src_base);
Brad Volkin78a42372014-12-11 12:13:09 -0800952unpin_src:
953 i915_gem_object_unpin_pages(src_obj);
954
Chris Wilson17cabf52015-01-14 11:20:57 +0000955 return ret ? ERR_PTR(ret) : dst;
Brad Volkin78a42372014-12-11 12:13:09 -0800956}
957
Brad Volkin351e3db2014-02-18 10:15:46 -0800958/**
959 * i915_needs_cmd_parser() - should a given ring use software command parsing?
960 * @ring: the ring in question
961 *
962 * Only certain platforms require software batch buffer command parsing, and
Masanari Iida32197aa2014-10-20 23:53:13 +0900963 * only when enabled via module parameter.
Brad Volkin351e3db2014-02-18 10:15:46 -0800964 *
965 * Return: true if the ring requires software command parsing
966 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967bool i915_needs_cmd_parser(struct intel_engine_cs *engine)
Brad Volkin351e3db2014-02-18 10:15:46 -0800968{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000969 if (!engine->needs_cmd_parser)
Brad Volkin351e3db2014-02-18 10:15:46 -0800970 return false;
971
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000972 if (!USES_PPGTT(engine->dev))
Brad Volkind4d48032014-02-18 10:15:54 -0800973 return false;
974
Brad Volkin351e3db2014-02-18 10:15:46 -0800975 return (i915.enable_cmd_parser == 1);
976}
977
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000978static bool check_cmd(const struct intel_engine_cs *engine,
Brad Volkinb6510002014-03-27 11:43:39 -0700979 const struct drm_i915_cmd_descriptor *desc,
Francisco Jerez6a65c5b2015-05-29 16:44:13 +0300980 const u32 *cmd, u32 length,
Brad Volkin6e66ea12014-03-28 10:21:50 -0700981 const bool is_master,
982 bool *oacontrol_set)
Brad Volkinb6510002014-03-27 11:43:39 -0700983{
984 if (desc->flags & CMD_DESC_REJECT) {
985 DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
986 return false;
987 }
988
989 if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
990 DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
991 *cmd);
992 return false;
993 }
994
995 if (desc->flags & CMD_DESC_REGISTER) {
Brad Volkin6e66ea12014-03-28 10:21:50 -0700996 /*
Francisco Jerez6a65c5b2015-05-29 16:44:13 +0300997 * Get the distance between individual register offset
998 * fields if the command can perform more than one
999 * access at a time.
Brad Volkin6e66ea12014-03-28 10:21:50 -07001000 */
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001001 const u32 step = desc->reg.step ? desc->reg.step : length;
1002 u32 offset;
1003
1004 for (offset = desc->reg.offset; offset < length;
1005 offset += step) {
1006 const u32 reg_addr = cmd[offset] & desc->reg.mask;
Francisco Jerez4e86f722015-05-29 16:44:14 +03001007 const struct drm_i915_reg_descriptor *reg =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001008 find_reg(engine->reg_table, engine->reg_count,
Francisco Jerez4e86f722015-05-29 16:44:14 +03001009 reg_addr);
1010
1011 if (!reg && is_master)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001012 reg = find_reg(engine->master_reg_table,
1013 engine->master_reg_count,
Francisco Jerez4e86f722015-05-29 16:44:14 +03001014 reg_addr);
1015
1016 if (!reg) {
1017 DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (ring=%d)\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001018 reg_addr, *cmd, engine->id);
Francisco Jerez4e86f722015-05-29 16:44:14 +03001019 return false;
1020 }
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001021
1022 /*
1023 * OACONTROL requires some special handling for
1024 * writes. We want to make sure that any batch which
1025 * enables OA also disables it before the end of the
1026 * batch. The goal is to prevent one process from
1027 * snooping on the perf data from another process. To do
1028 * that, we need to check the value that will be written
1029 * to the register. Hence, limit OACONTROL writes to
1030 * only MI_LOAD_REGISTER_IMM commands.
1031 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001032 if (reg_addr == i915_mmio_reg_offset(OACONTROL)) {
Arun Siluveryf1afe242015-08-04 16:22:20 +01001033 if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001034 DRM_DEBUG_DRIVER("CMD: Rejected LRM to OACONTROL\n");
1035 return false;
1036 }
1037
1038 if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1))
1039 *oacontrol_set = (cmd[offset + 1] != 0);
Brad Volkin00caf012014-09-18 16:26:27 -07001040 }
Brad Volkin6e66ea12014-03-28 10:21:50 -07001041
Francisco Jerez4e86f722015-05-29 16:44:14 +03001042 /*
1043 * Check the value written to the register against the
1044 * allowed mask/value pair given in the whitelist entry.
1045 */
1046 if (reg->mask) {
Arun Siluveryf1afe242015-08-04 16:22:20 +01001047 if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
Francisco Jerez4e86f722015-05-29 16:44:14 +03001048 DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n",
1049 reg_addr);
1050 return false;
1051 }
1052
1053 if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) &&
1054 (offset + 2 > length ||
1055 (cmd[offset + 1] & reg->mask) != reg->value)) {
1056 DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n",
1057 reg_addr);
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001058 return false;
1059 }
Brad Volkinb6510002014-03-27 11:43:39 -07001060 }
1061 }
1062 }
1063
1064 if (desc->flags & CMD_DESC_BITMASK) {
1065 int i;
1066
1067 for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
1068 u32 dword;
1069
1070 if (desc->bits[i].mask == 0)
1071 break;
1072
1073 if (desc->bits[i].condition_mask != 0) {
1074 u32 offset =
1075 desc->bits[i].condition_offset;
1076 u32 condition = cmd[offset] &
1077 desc->bits[i].condition_mask;
1078
1079 if (condition == 0)
1080 continue;
1081 }
1082
1083 dword = cmd[desc->bits[i].offset] &
1084 desc->bits[i].mask;
1085
1086 if (dword != desc->bits[i].expected) {
1087 DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (ring=%d)\n",
1088 *cmd,
1089 desc->bits[i].mask,
1090 desc->bits[i].expected,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001091 dword, engine->id);
Brad Volkinb6510002014-03-27 11:43:39 -07001092 return false;
1093 }
1094 }
1095 }
1096
1097 return true;
1098}
1099
Brad Volkin351e3db2014-02-18 10:15:46 -08001100#define LENGTH_BIAS 2
1101
1102/**
1103 * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
1104 * @ring: the ring on which the batch is to execute
1105 * @batch_obj: the batch buffer in question
Brad Volkin78a42372014-12-11 12:13:09 -08001106 * @shadow_batch_obj: copy of the batch buffer in question
Brad Volkin351e3db2014-02-18 10:15:46 -08001107 * @batch_start_offset: byte offset in the batch at which execution starts
Brad Volkinb9ffd802014-12-11 12:13:10 -08001108 * @batch_len: length of the commands in batch_obj
Brad Volkin351e3db2014-02-18 10:15:46 -08001109 * @is_master: is the submitting process the drm master?
1110 *
1111 * Parses the specified batch buffer looking for privilege violations as
1112 * described in the overview.
1113 *
Brad Volkin42c71562014-10-16 12:24:42 -07001114 * Return: non-zero if the parser finds violations or otherwise fails; -EACCES
1115 * if the batch appears legal but should use hardware parsing
Brad Volkin351e3db2014-02-18 10:15:46 -08001116 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001117int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08001118 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08001119 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08001120 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08001121 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08001122 bool is_master)
1123{
Brad Volkin351e3db2014-02-18 10:15:46 -08001124 u32 *cmd, *batch_base, *batch_end;
1125 struct drm_i915_cmd_descriptor default_desc = { 0 };
Brad Volkin6e66ea12014-03-28 10:21:50 -07001126 bool oacontrol_set = false; /* OACONTROL tracking. See check_cmd() */
Chris Wilson17cabf52015-01-14 11:20:57 +00001127 int ret = 0;
Brad Volkin71745372014-12-11 12:13:12 -08001128
Brad Volkinb9ffd802014-12-11 12:13:10 -08001129 batch_base = copy_batch(shadow_batch_obj, batch_obj,
1130 batch_start_offset, batch_len);
Brad Volkin78a42372014-12-11 12:13:09 -08001131 if (IS_ERR(batch_base)) {
1132 DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n");
1133 return PTR_ERR(batch_base);
Brad Volkin351e3db2014-02-18 10:15:46 -08001134 }
1135
Brad Volkin78a42372014-12-11 12:13:09 -08001136 /*
Brad Volkinb9ffd802014-12-11 12:13:10 -08001137 * We use the batch length as size because the shadow object is as
Brad Volkin78a42372014-12-11 12:13:09 -08001138 * large or larger and copy_batch() will write MI_NOPs to the extra
1139 * space. Parsing should be faster in some cases this way.
1140 */
Chris Wilson17cabf52015-01-14 11:20:57 +00001141 batch_end = batch_base + (batch_len / sizeof(*batch_end));
Brad Volkin351e3db2014-02-18 10:15:46 -08001142
Chris Wilson17cabf52015-01-14 11:20:57 +00001143 cmd = batch_base;
Brad Volkin351e3db2014-02-18 10:15:46 -08001144 while (cmd < batch_end) {
1145 const struct drm_i915_cmd_descriptor *desc;
1146 u32 length;
1147
1148 if (*cmd == MI_BATCH_BUFFER_END)
1149 break;
1150
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001151 desc = find_cmd(engine, *cmd, &default_desc);
Brad Volkin351e3db2014-02-18 10:15:46 -08001152 if (!desc) {
1153 DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
1154 *cmd);
1155 ret = -EINVAL;
1156 break;
1157 }
1158
Brad Volkin42c71562014-10-16 12:24:42 -07001159 /*
1160 * If the batch buffer contains a chained batch, return an
1161 * error that tells the caller to abort and dispatch the
1162 * workload as a non-secure batch.
1163 */
1164 if (desc->cmd.value == MI_BATCH_BUFFER_START) {
1165 ret = -EACCES;
1166 break;
1167 }
1168
Brad Volkin351e3db2014-02-18 10:15:46 -08001169 if (desc->flags & CMD_DESC_FIXED)
1170 length = desc->length.fixed;
1171 else
1172 length = ((*cmd & desc->length.mask) + LENGTH_BIAS);
1173
1174 if ((batch_end - cmd) < length) {
Jani Nikula86a25122014-04-02 11:24:20 +03001175 DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
Brad Volkin351e3db2014-02-18 10:15:46 -08001176 *cmd,
1177 length,
Jan Moskyto Matejka4b6eab52014-04-28 15:03:23 +02001178 batch_end - cmd);
Brad Volkin351e3db2014-02-18 10:15:46 -08001179 ret = -EINVAL;
1180 break;
1181 }
1182
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001183 if (!check_cmd(engine, desc, cmd, length, is_master,
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03001184 &oacontrol_set)) {
Brad Volkin351e3db2014-02-18 10:15:46 -08001185 ret = -EINVAL;
1186 break;
1187 }
1188
Brad Volkin351e3db2014-02-18 10:15:46 -08001189 cmd += length;
1190 }
1191
Brad Volkin6e66ea12014-03-28 10:21:50 -07001192 if (oacontrol_set) {
1193 DRM_DEBUG_DRIVER("CMD: batch set OACONTROL but did not clear it\n");
1194 ret = -EINVAL;
1195 }
1196
Brad Volkin351e3db2014-02-18 10:15:46 -08001197 if (cmd >= batch_end) {
1198 DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
1199 ret = -EINVAL;
1200 }
1201
1202 vunmap(batch_base);
1203
Brad Volkin351e3db2014-02-18 10:15:46 -08001204 return ret;
1205}
Brad Volkind728c8e2014-02-18 10:15:56 -08001206
1207/**
1208 * i915_cmd_parser_get_version() - get the cmd parser version number
1209 *
1210 * The cmd parser maintains a simple increasing integer version number suitable
1211 * for passing to userspace clients to determine what operations are permitted.
1212 *
1213 * Return: the current version number of the cmd parser
1214 */
1215int i915_cmd_parser_get_version(void)
1216{
1217 /*
1218 * Command parser version history
1219 *
1220 * 1. Initial version. Checks batches and reports violations, but leaves
1221 * hardware parsing enabled (so does not allow new use cases).
Neil Robertsf1f55cc2014-11-07 19:00:26 +00001222 * 2. Allow access to the MI_PREDICATE_SRC0 and
1223 * MI_PREDICATE_SRC1 registers.
Jordan Justenc61200c2014-12-11 13:28:09 -08001224 * 3. Allow access to the GPGPU_THREADS_DISPATCHED register.
Francisco Jerez2bbe6bb2015-06-15 14:03:29 +03001225 * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3.
Jordan Justen7b9748c2015-10-01 23:09:58 -07001226 * 5. GPGPU dispatch compute indirect registers.
Brad Volkind728c8e2014-02-18 10:15:56 -08001227 */
Jordan Justen7b9748c2015-10-01 23:09:58 -07001228 return 5;
Brad Volkind728c8e2014-02-18 10:15:56 -08001229}