Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Driver for CSR SiRFprimaII onboard UARTs. |
| 3 | * |
| 4 | * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company. |
| 5 | * |
| 6 | * Licensed under GPLv2 or later. |
| 7 | */ |
| 8 | |
| 9 | #include <linux/module.h> |
| 10 | #include <linux/ioport.h> |
| 11 | #include <linux/platform_device.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/sysrq.h> |
| 14 | #include <linux/console.h> |
| 15 | #include <linux/tty.h> |
| 16 | #include <linux/tty_flip.h> |
| 17 | #include <linux/serial_core.h> |
| 18 | #include <linux/serial.h> |
| 19 | #include <linux/clk.h> |
| 20 | #include <linux/of.h> |
| 21 | #include <linux/slab.h> |
| 22 | #include <linux/io.h> |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 23 | #include <linux/of_gpio.h> |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 24 | #include <linux/dmaengine.h> |
| 25 | #include <linux/dma-direction.h> |
| 26 | #include <linux/dma-mapping.h> |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 27 | #include <asm/irq.h> |
| 28 | #include <asm/mach/irq.h> |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 29 | |
| 30 | #include "sirfsoc_uart.h" |
| 31 | |
| 32 | static unsigned int |
| 33 | sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count); |
| 34 | static unsigned int |
| 35 | sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count); |
| 36 | static struct uart_driver sirfsoc_uart_drv; |
| 37 | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 38 | static void sirfsoc_uart_tx_dma_complete_callback(void *param); |
| 39 | static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port); |
| 40 | static void sirfsoc_uart_rx_dma_complete_callback(void *param); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 41 | static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = { |
| 42 | {4000000, 2359296}, |
| 43 | {3500000, 1310721}, |
| 44 | {3000000, 1572865}, |
| 45 | {2500000, 1245186}, |
| 46 | {2000000, 1572866}, |
| 47 | {1500000, 1245188}, |
| 48 | {1152000, 1638404}, |
| 49 | {1000000, 1572869}, |
| 50 | {921600, 1114120}, |
| 51 | {576000, 1245196}, |
| 52 | {500000, 1245198}, |
| 53 | {460800, 1572876}, |
| 54 | {230400, 1310750}, |
| 55 | {115200, 1310781}, |
| 56 | {57600, 1310843}, |
| 57 | {38400, 1114328}, |
| 58 | {19200, 1114545}, |
| 59 | {9600, 1114979}, |
| 60 | }; |
| 61 | |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 62 | static struct sirfsoc_uart_port *sirf_ports[SIRFSOC_UART_NR]; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 63 | |
| 64 | static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port) |
| 65 | { |
| 66 | return container_of(port, struct sirfsoc_uart_port, port); |
| 67 | } |
| 68 | |
| 69 | static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port) |
| 70 | { |
| 71 | unsigned long reg; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 72 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 73 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 74 | struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status; |
| 75 | reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status); |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 76 | return (reg & ufifo_st->ff_empty(port)) ? TIOCSER_TEMT : 0; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 77 | } |
| 78 | |
| 79 | static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port) |
| 80 | { |
| 81 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 82 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 83 | if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 84 | goto cts_asserted; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 85 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 86 | if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) & |
| 87 | SIRFUART_AFC_CTS_STATUS)) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 88 | goto cts_asserted; |
| 89 | else |
| 90 | goto cts_deasserted; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 91 | } else { |
| 92 | if (!gpio_get_value(sirfport->cts_gpio)) |
| 93 | goto cts_asserted; |
| 94 | else |
| 95 | goto cts_deasserted; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 96 | } |
| 97 | cts_deasserted: |
| 98 | return TIOCM_CAR | TIOCM_DSR; |
| 99 | cts_asserted: |
| 100 | return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; |
| 101 | } |
| 102 | |
| 103 | static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 104 | { |
| 105 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 106 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 107 | unsigned int assert = mctrl & TIOCM_RTS; |
| 108 | unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0; |
| 109 | unsigned int current_val; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 110 | |
| 111 | if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled) |
| 112 | return; |
| 113 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 114 | current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 115 | val |= current_val; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 116 | wr_regl(port, ureg->sirfsoc_afc_ctrl, val); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 117 | } else { |
| 118 | if (!val) |
| 119 | gpio_set_value(sirfport->rts_gpio, 1); |
| 120 | else |
| 121 | gpio_set_value(sirfport->rts_gpio, 0); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 122 | } |
| 123 | } |
| 124 | |
| 125 | static void sirfsoc_uart_stop_tx(struct uart_port *port) |
| 126 | { |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 127 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 128 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 129 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 130 | |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 131 | if (sirfport->tx_dma_chan) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 132 | if (sirfport->tx_dma_state == TX_DMA_RUNNING) { |
| 133 | dmaengine_pause(sirfport->tx_dma_chan); |
| 134 | sirfport->tx_dma_state = TX_DMA_PAUSE; |
| 135 | } else { |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 136 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 137 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 138 | rd_regl(port, ureg->sirfsoc_int_en_reg) & |
| 139 | ~uint_en->sirfsoc_txfifo_empty_en); |
| 140 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 141 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 142 | uint_en->sirfsoc_txfifo_empty_en); |
| 143 | } |
| 144 | } else { |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 145 | if (sirfport->uart_reg->uart_type == SIRF_USP_UART) |
| 146 | wr_regl(port, ureg->sirfsoc_tx_rx_en, rd_regl(port, |
| 147 | ureg->sirfsoc_tx_rx_en) & ~SIRFUART_TX_EN); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 148 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 149 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 150 | rd_regl(port, ureg->sirfsoc_int_en_reg) & |
| 151 | ~uint_en->sirfsoc_txfifo_empty_en); |
| 152 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 153 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 154 | uint_en->sirfsoc_txfifo_empty_en); |
| 155 | } |
| 156 | } |
| 157 | |
| 158 | static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport) |
| 159 | { |
| 160 | struct uart_port *port = &sirfport->port; |
| 161 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 162 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
| 163 | struct circ_buf *xmit = &port->state->xmit; |
| 164 | unsigned long tran_size; |
| 165 | unsigned long tran_start; |
| 166 | unsigned long pio_tx_size; |
| 167 | |
| 168 | tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE); |
| 169 | tran_start = (unsigned long)(xmit->buf + xmit->tail); |
| 170 | if (uart_circ_empty(xmit) || uart_tx_stopped(port) || |
| 171 | !tran_size) |
| 172 | return; |
| 173 | if (sirfport->tx_dma_state == TX_DMA_PAUSE) { |
| 174 | dmaengine_resume(sirfport->tx_dma_chan); |
| 175 | return; |
| 176 | } |
| 177 | if (sirfport->tx_dma_state == TX_DMA_RUNNING) |
| 178 | return; |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 179 | if (!sirfport->is_atlas7) |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 180 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 181 | rd_regl(port, ureg->sirfsoc_int_en_reg)& |
| 182 | ~(uint_en->sirfsoc_txfifo_empty_en)); |
| 183 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 184 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 185 | uint_en->sirfsoc_txfifo_empty_en); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 186 | /* |
| 187 | * DMA requires buffer address and buffer length are both aligned with |
| 188 | * 4 bytes, so we use PIO for |
| 189 | * 1. if address is not aligned with 4bytes, use PIO for the first 1~3 |
| 190 | * bytes, and move to DMA for the left part aligned with 4bytes |
| 191 | * 2. if buffer length is not aligned with 4bytes, use DMA for aligned |
| 192 | * part first, move to PIO for the left 1~3 bytes |
| 193 | */ |
| 194 | if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) { |
| 195 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP); |
| 196 | wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, |
| 197 | rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)| |
| 198 | SIRFUART_IO_MODE); |
| 199 | if (BYTES_TO_ALIGN(tran_start)) { |
| 200 | pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport, |
| 201 | BYTES_TO_ALIGN(tran_start)); |
| 202 | tran_size -= pio_tx_size; |
| 203 | } |
| 204 | if (tran_size < 4) |
| 205 | sirfsoc_uart_pio_tx_chars(sirfport, tran_size); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 206 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 207 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 208 | rd_regl(port, ureg->sirfsoc_int_en_reg)| |
| 209 | uint_en->sirfsoc_txfifo_empty_en); |
| 210 | else |
| 211 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 212 | uint_en->sirfsoc_txfifo_empty_en); |
| 213 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START); |
| 214 | } else { |
| 215 | /* tx transfer mode switch into dma mode */ |
| 216 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP); |
| 217 | wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, |
| 218 | rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)& |
| 219 | ~SIRFUART_IO_MODE); |
| 220 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START); |
| 221 | tran_size &= ~(0x3); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 222 | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 223 | sirfport->tx_dma_addr = dma_map_single(port->dev, |
| 224 | xmit->buf + xmit->tail, |
| 225 | tran_size, DMA_TO_DEVICE); |
| 226 | sirfport->tx_dma_desc = dmaengine_prep_slave_single( |
| 227 | sirfport->tx_dma_chan, sirfport->tx_dma_addr, |
| 228 | tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); |
| 229 | if (!sirfport->tx_dma_desc) { |
| 230 | dev_err(port->dev, "DMA prep slave single fail\n"); |
| 231 | return; |
| 232 | } |
| 233 | sirfport->tx_dma_desc->callback = |
| 234 | sirfsoc_uart_tx_dma_complete_callback; |
| 235 | sirfport->tx_dma_desc->callback_param = (void *)sirfport; |
| 236 | sirfport->transfer_size = tran_size; |
| 237 | |
| 238 | dmaengine_submit(sirfport->tx_dma_desc); |
| 239 | dma_async_issue_pending(sirfport->tx_dma_chan); |
| 240 | sirfport->tx_dma_state = TX_DMA_RUNNING; |
| 241 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 242 | } |
| 243 | |
Jingoo Han | ada1f443d | 2013-08-08 17:41:43 +0900 | [diff] [blame] | 244 | static void sirfsoc_uart_start_tx(struct uart_port *port) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 245 | { |
| 246 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 247 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 248 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 249 | if (sirfport->tx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 250 | sirfsoc_uart_tx_with_dma(sirfport); |
| 251 | else { |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 252 | if (sirfport->uart_reg->uart_type == SIRF_USP_UART) |
| 253 | wr_regl(port, ureg->sirfsoc_tx_rx_en, rd_regl(port, |
| 254 | ureg->sirfsoc_tx_rx_en) | SIRFUART_TX_EN); |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 255 | sirfsoc_uart_pio_tx_chars(sirfport, port->fifosize); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 256 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 257 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 258 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 259 | rd_regl(port, ureg->sirfsoc_int_en_reg)| |
| 260 | uint_en->sirfsoc_txfifo_empty_en); |
| 261 | else |
| 262 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 263 | uint_en->sirfsoc_txfifo_empty_en); |
| 264 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 265 | } |
| 266 | |
| 267 | static void sirfsoc_uart_stop_rx(struct uart_port *port) |
| 268 | { |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 269 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 270 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 271 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 272 | |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 273 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0); |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 274 | if (sirfport->rx_dma_chan) { |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 275 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 276 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 277 | rd_regl(port, ureg->sirfsoc_int_en_reg) & |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 278 | ~(SIRFUART_RX_DMA_INT_EN(uint_en, |
| 279 | sirfport->uart_reg->uart_type) | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 280 | uint_en->sirfsoc_rx_done_en)); |
| 281 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 282 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
| 283 | SIRFUART_RX_DMA_INT_EN(uint_en, |
| 284 | sirfport->uart_reg->uart_type)| |
| 285 | uint_en->sirfsoc_rx_done_en); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 286 | dmaengine_terminate_all(sirfport->rx_dma_chan); |
| 287 | } else { |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 288 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 289 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 290 | rd_regl(port, ureg->sirfsoc_int_en_reg)& |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 291 | ~(SIRFUART_RX_IO_INT_EN(uint_en, |
| 292 | sirfport->uart_reg->uart_type))); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 293 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 294 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
| 295 | SIRFUART_RX_IO_INT_EN(uint_en, |
| 296 | sirfport->uart_reg->uart_type)); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 297 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 298 | } |
| 299 | |
| 300 | static void sirfsoc_uart_disable_ms(struct uart_port *port) |
| 301 | { |
| 302 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 303 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 304 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 305 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 306 | if (!sirfport->hw_flow_ctrl) |
| 307 | return; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 308 | sirfport->ms_enabled = false; |
| 309 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
| 310 | wr_regl(port, ureg->sirfsoc_afc_ctrl, |
| 311 | rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 312 | if (!sirfport->is_atlas7) |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 313 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 314 | rd_regl(port, ureg->sirfsoc_int_en_reg)& |
| 315 | ~uint_en->sirfsoc_cts_en); |
| 316 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 317 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 318 | uint_en->sirfsoc_cts_en); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 319 | } else |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 320 | disable_irq(gpio_to_irq(sirfport->cts_gpio)); |
| 321 | } |
| 322 | |
| 323 | static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id) |
| 324 | { |
| 325 | struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id; |
| 326 | struct uart_port *port = &sirfport->port; |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 327 | spin_lock(&port->lock); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 328 | if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled) |
| 329 | uart_handle_cts_change(port, |
| 330 | !gpio_get_value(sirfport->cts_gpio)); |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 331 | spin_unlock(&port->lock); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 332 | return IRQ_HANDLED; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 333 | } |
| 334 | |
| 335 | static void sirfsoc_uart_enable_ms(struct uart_port *port) |
| 336 | { |
| 337 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 338 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 339 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 340 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 341 | if (!sirfport->hw_flow_ctrl) |
| 342 | return; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 343 | sirfport->ms_enabled = true; |
| 344 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
| 345 | wr_regl(port, ureg->sirfsoc_afc_ctrl, |
| 346 | rd_regl(port, ureg->sirfsoc_afc_ctrl) | |
Qipan Li | eab192a | 2015-05-14 06:45:22 +0000 | [diff] [blame] | 347 | SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN | |
| 348 | SIRFUART_AFC_CTRL_RX_THD); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 349 | if (!sirfport->is_atlas7) |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 350 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 351 | rd_regl(port, ureg->sirfsoc_int_en_reg) |
| 352 | | uint_en->sirfsoc_cts_en); |
| 353 | else |
| 354 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 355 | uint_en->sirfsoc_cts_en); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 356 | } else |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 357 | enable_irq(gpio_to_irq(sirfport->cts_gpio)); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 358 | } |
| 359 | |
| 360 | static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state) |
| 361 | { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 362 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 363 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 364 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
| 365 | unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl); |
| 366 | if (break_state) |
| 367 | ulcon |= SIRFUART_SET_BREAK; |
| 368 | else |
| 369 | ulcon &= ~SIRFUART_SET_BREAK; |
| 370 | wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon); |
| 371 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 372 | } |
| 373 | |
| 374 | static unsigned int |
| 375 | sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count) |
| 376 | { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 377 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 378 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 379 | struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 380 | unsigned int ch, rx_count = 0; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 381 | struct tty_struct *tty; |
| 382 | tty = tty_port_tty_get(&port->state->port); |
| 383 | if (!tty) |
| 384 | return -ENODEV; |
| 385 | while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) & |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 386 | ufifo_st->ff_empty(port))) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 387 | ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) | |
| 388 | SIRFUART_DUMMY_READ; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 389 | if (unlikely(uart_handle_sysrq_char(port, ch))) |
| 390 | continue; |
| 391 | uart_insert_char(port, 0, 0, ch, TTY_NORMAL); |
| 392 | rx_count++; |
| 393 | if (rx_count >= max_rx_count) |
| 394 | break; |
| 395 | } |
| 396 | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 397 | sirfport->rx_io_count += rx_count; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 398 | port->icount.rx += rx_count; |
Viresh Kumar | 8b9ade9 | 2013-08-19 20:14:28 +0530 | [diff] [blame] | 399 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 400 | return rx_count; |
| 401 | } |
| 402 | |
| 403 | static unsigned int |
| 404 | sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count) |
| 405 | { |
| 406 | struct uart_port *port = &sirfport->port; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 407 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 408 | struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 409 | struct circ_buf *xmit = &port->state->xmit; |
| 410 | unsigned int num_tx = 0; |
| 411 | while (!uart_circ_empty(xmit) && |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 412 | !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) & |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 413 | ufifo_st->ff_full(port)) && |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 414 | count--) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 415 | wr_regl(port, ureg->sirfsoc_tx_fifo_data, |
| 416 | xmit->buf[xmit->tail]); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 417 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
| 418 | port->icount.tx++; |
| 419 | num_tx++; |
| 420 | } |
| 421 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 422 | uart_write_wakeup(port); |
| 423 | return num_tx; |
| 424 | } |
| 425 | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 426 | static void sirfsoc_uart_tx_dma_complete_callback(void *param) |
| 427 | { |
| 428 | struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param; |
| 429 | struct uart_port *port = &sirfport->port; |
| 430 | struct circ_buf *xmit = &port->state->xmit; |
| 431 | unsigned long flags; |
| 432 | |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 433 | spin_lock_irqsave(&port->lock, flags); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 434 | xmit->tail = (xmit->tail + sirfport->transfer_size) & |
| 435 | (UART_XMIT_SIZE - 1); |
| 436 | port->icount.tx += sirfport->transfer_size; |
| 437 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 438 | uart_write_wakeup(port); |
| 439 | if (sirfport->tx_dma_addr) |
| 440 | dma_unmap_single(port->dev, sirfport->tx_dma_addr, |
| 441 | sirfport->transfer_size, DMA_TO_DEVICE); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 442 | sirfport->tx_dma_state = TX_DMA_IDLE; |
| 443 | sirfsoc_uart_tx_with_dma(sirfport); |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 444 | spin_unlock_irqrestore(&port->lock, flags); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 445 | } |
| 446 | |
| 447 | static void sirfsoc_uart_insert_rx_buf_to_tty( |
| 448 | struct sirfsoc_uart_port *sirfport, int count) |
| 449 | { |
| 450 | struct uart_port *port = &sirfport->port; |
| 451 | struct tty_port *tport = &port->state->port; |
| 452 | int inserted; |
| 453 | |
| 454 | inserted = tty_insert_flip_string(tport, |
| 455 | sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count); |
| 456 | port->icount.rx += inserted; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index) |
| 460 | { |
| 461 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 462 | |
| 463 | sirfport->rx_dma_items[index].xmit.tail = |
| 464 | sirfport->rx_dma_items[index].xmit.head = 0; |
| 465 | sirfport->rx_dma_items[index].desc = |
| 466 | dmaengine_prep_slave_single(sirfport->rx_dma_chan, |
| 467 | sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE, |
| 468 | DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 469 | if (IS_ERR_OR_NULL(sirfport->rx_dma_items[index].desc)) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 470 | dev_err(port->dev, "DMA slave single fail\n"); |
| 471 | return; |
| 472 | } |
| 473 | sirfport->rx_dma_items[index].desc->callback = |
| 474 | sirfsoc_uart_rx_dma_complete_callback; |
| 475 | sirfport->rx_dma_items[index].desc->callback_param = sirfport; |
| 476 | sirfport->rx_dma_items[index].cookie = |
| 477 | dmaengine_submit(sirfport->rx_dma_items[index].desc); |
| 478 | dma_async_issue_pending(sirfport->rx_dma_chan); |
| 479 | } |
| 480 | |
| 481 | static void sirfsoc_rx_tmo_process_tl(unsigned long param) |
| 482 | { |
| 483 | struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param; |
| 484 | struct uart_port *port = &sirfport->port; |
| 485 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 486 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
| 487 | struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st; |
| 488 | unsigned int count; |
Qipan Li | df8d4aa | 2014-01-03 15:44:08 +0800 | [diff] [blame] | 489 | struct dma_tx_state tx_state; |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 490 | unsigned long flags; |
Qipan Li | 36c0991 | 2015-05-14 06:45:23 +0000 | [diff] [blame^] | 491 | int i = 0; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 492 | |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 493 | spin_lock_irqsave(&port->lock, flags); |
Qipan Li | df8d4aa | 2014-01-03 15:44:08 +0800 | [diff] [blame] | 494 | while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan, |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 495 | sirfport->rx_dma_items[sirfport->rx_completed].cookie, |
| 496 | &tx_state)) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 497 | sirfsoc_uart_insert_rx_buf_to_tty(sirfport, |
| 498 | SIRFSOC_RX_DMA_BUF_SIZE); |
Qipan Li | 59f8a62 | 2013-09-21 09:02:10 +0800 | [diff] [blame] | 499 | sirfport->rx_completed++; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 500 | sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT; |
Qipan Li | 36c0991 | 2015-05-14 06:45:23 +0000 | [diff] [blame^] | 501 | i++; |
| 502 | if (i > SIRFSOC_RX_LOOP_BUF_CNT) |
| 503 | break; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 504 | } |
| 505 | count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head, |
| 506 | sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail, |
| 507 | SIRFSOC_RX_DMA_BUF_SIZE); |
| 508 | if (count > 0) |
| 509 | sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count); |
| 510 | wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, |
| 511 | rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) | |
| 512 | SIRFUART_IO_MODE); |
Qipan Li | fb78b81 | 2014-01-27 14:23:39 +0800 | [diff] [blame] | 513 | sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 514 | if (sirfport->rx_io_count == 4) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 515 | sirfport->rx_io_count = 0; |
| 516 | wr_regl(port, ureg->sirfsoc_int_st_reg, |
| 517 | uint_st->sirfsoc_rx_done); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 518 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 519 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 520 | rd_regl(port, ureg->sirfsoc_int_en_reg) & |
| 521 | ~(uint_en->sirfsoc_rx_done_en)); |
| 522 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 523 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 524 | uint_en->sirfsoc_rx_done_en); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 525 | sirfsoc_uart_start_next_rx_dma(port); |
| 526 | } else { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 527 | wr_regl(port, ureg->sirfsoc_int_st_reg, |
| 528 | uint_st->sirfsoc_rx_done); |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 529 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 530 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 531 | rd_regl(port, ureg->sirfsoc_int_en_reg) | |
| 532 | (uint_en->sirfsoc_rx_done_en)); |
| 533 | else |
| 534 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 535 | uint_en->sirfsoc_rx_done_en); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 536 | } |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 537 | spin_unlock_irqrestore(&port->lock, flags); |
| 538 | tty_flip_buffer_push(&port->state->port); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 539 | } |
| 540 | |
| 541 | static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport) |
| 542 | { |
| 543 | struct uart_port *port = &sirfport->port; |
| 544 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 545 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
| 546 | struct dma_tx_state tx_state; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 547 | dmaengine_tx_status(sirfport->rx_dma_chan, |
| 548 | sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state); |
| 549 | dmaengine_terminate_all(sirfport->rx_dma_chan); |
| 550 | sirfport->rx_dma_items[sirfport->rx_issued].xmit.head = |
| 551 | SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue; |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 552 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 553 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 554 | rd_regl(port, ureg->sirfsoc_int_en_reg) & |
| 555 | ~(uint_en->sirfsoc_rx_timeout_en)); |
| 556 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 557 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 558 | uint_en->sirfsoc_rx_timeout_en); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 559 | tasklet_schedule(&sirfport->rx_tmo_process_tasklet); |
| 560 | } |
| 561 | |
| 562 | static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport) |
| 563 | { |
| 564 | struct uart_port *port = &sirfport->port; |
| 565 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 566 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
| 567 | struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st; |
| 568 | |
| 569 | sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count); |
| 570 | if (sirfport->rx_io_count == 4) { |
| 571 | sirfport->rx_io_count = 0; |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 572 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 573 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 574 | rd_regl(port, ureg->sirfsoc_int_en_reg) & |
| 575 | ~(uint_en->sirfsoc_rx_done_en)); |
| 576 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 577 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 578 | uint_en->sirfsoc_rx_done_en); |
| 579 | wr_regl(port, ureg->sirfsoc_int_st_reg, |
| 580 | uint_st->sirfsoc_rx_timeout); |
| 581 | sirfsoc_uart_start_next_rx_dma(port); |
| 582 | } |
| 583 | } |
| 584 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 585 | static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id) |
| 586 | { |
| 587 | unsigned long intr_status; |
| 588 | unsigned long cts_status; |
| 589 | unsigned long flag = TTY_NORMAL; |
| 590 | struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id; |
| 591 | struct uart_port *port = &sirfport->port; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 592 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 593 | struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status; |
| 594 | struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st; |
| 595 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 596 | struct uart_state *state = port->state; |
| 597 | struct circ_buf *xmit = &port->state->xmit; |
Barry Song | 5425e03 | 2012-12-25 17:32:04 +0800 | [diff] [blame] | 598 | spin_lock(&port->lock); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 599 | intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg); |
| 600 | wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 601 | intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg); |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 602 | if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(uint_st, |
| 603 | sirfport->uart_reg->uart_type)))) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 604 | if (intr_status & uint_st->sirfsoc_rxd_brk) { |
| 605 | port->icount.brk++; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 606 | if (uart_handle_break(port)) |
| 607 | goto recv_char; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 608 | } |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 609 | if (intr_status & uint_st->sirfsoc_rx_oflow) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 610 | port->icount.overrun++; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 611 | if (intr_status & uint_st->sirfsoc_frm_err) { |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 612 | port->icount.frame++; |
| 613 | flag = TTY_FRAME; |
| 614 | } |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 615 | if (intr_status & uint_st->sirfsoc_parity_err) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 616 | flag = TTY_PARITY; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 617 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET); |
| 618 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0); |
| 619 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 620 | intr_status &= port->read_status_mask; |
| 621 | uart_insert_char(port, intr_status, |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 622 | uint_en->sirfsoc_rx_oflow_en, 0, flag); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 623 | } |
| 624 | recv_char: |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 625 | if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) && |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 626 | (intr_status & SIRFUART_CTS_INT_ST(uint_st)) && |
| 627 | !sirfport->tx_dma_state) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 628 | cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) & |
| 629 | SIRFUART_AFC_CTS_STATUS; |
| 630 | if (cts_status != 0) |
| 631 | cts_status = 0; |
| 632 | else |
| 633 | cts_status = 1; |
| 634 | uart_handle_cts_change(port, cts_status); |
| 635 | wake_up_interruptible(&state->port.delta_msr_wait); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 636 | } |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 637 | if (sirfport->rx_dma_chan) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 638 | if (intr_status & uint_st->sirfsoc_rx_timeout) |
| 639 | sirfsoc_uart_handle_rx_tmo(sirfport); |
| 640 | if (intr_status & uint_st->sirfsoc_rx_done) |
| 641 | sirfsoc_uart_handle_rx_done(sirfport); |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 642 | } else if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st)) { |
| 643 | /* |
| 644 | * chip will trigger continuous RX_TIMEOUT interrupt |
| 645 | * in RXFIFO empty and not trigger if RXFIFO recevice |
| 646 | * data in limit time, original method use RX_TIMEOUT |
| 647 | * will trigger lots of useless interrupt in RXFIFO |
| 648 | * empty.RXFIFO received one byte will trigger RX_DONE |
| 649 | * interrupt.use RX_DONE to wait for data received |
| 650 | * into RXFIFO, use RX_THD/RX_FULL for lots data receive |
| 651 | * and use RX_TIMEOUT for the last left data. |
| 652 | */ |
| 653 | if (intr_status & uint_st->sirfsoc_rx_done) { |
| 654 | if (!sirfport->is_atlas7) { |
| 655 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 656 | rd_regl(port, ureg->sirfsoc_int_en_reg) |
| 657 | & ~(uint_en->sirfsoc_rx_done_en)); |
| 658 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 659 | rd_regl(port, ureg->sirfsoc_int_en_reg) |
| 660 | | (uint_en->sirfsoc_rx_timeout_en)); |
| 661 | } else { |
| 662 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, |
| 663 | uint_en->sirfsoc_rx_done_en); |
| 664 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 665 | uint_en->sirfsoc_rx_timeout_en); |
| 666 | } |
| 667 | } else { |
| 668 | if (intr_status & uint_st->sirfsoc_rx_timeout) { |
| 669 | if (!sirfport->is_atlas7) { |
| 670 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 671 | rd_regl(port, ureg->sirfsoc_int_en_reg) |
| 672 | & ~(uint_en->sirfsoc_rx_timeout_en)); |
| 673 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 674 | rd_regl(port, ureg->sirfsoc_int_en_reg) |
| 675 | | (uint_en->sirfsoc_rx_done_en)); |
| 676 | } else { |
| 677 | wr_regl(port, |
| 678 | ureg->sirfsoc_int_en_clr_reg, |
| 679 | uint_en->sirfsoc_rx_timeout_en); |
| 680 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 681 | uint_en->sirfsoc_rx_done_en); |
| 682 | } |
| 683 | } |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 684 | sirfsoc_uart_pio_rx_chars(port, port->fifosize); |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 685 | } |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 686 | } |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 687 | spin_unlock(&port->lock); |
| 688 | tty_flip_buffer_push(&state->port); |
| 689 | spin_lock(&port->lock); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 690 | if (intr_status & uint_st->sirfsoc_txfifo_empty) { |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 691 | if (sirfport->tx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 692 | sirfsoc_uart_tx_with_dma(sirfport); |
| 693 | else { |
| 694 | if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { |
| 695 | spin_unlock(&port->lock); |
| 696 | return IRQ_HANDLED; |
| 697 | } else { |
| 698 | sirfsoc_uart_pio_tx_chars(sirfport, |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 699 | port->fifosize); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 700 | if ((uart_circ_empty(xmit)) && |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 701 | (rd_regl(port, ureg->sirfsoc_tx_fifo_status) & |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 702 | ufifo_st->ff_empty(port))) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 703 | sirfsoc_uart_stop_tx(port); |
| 704 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 705 | } |
| 706 | } |
Barry Song | 5425e03 | 2012-12-25 17:32:04 +0800 | [diff] [blame] | 707 | spin_unlock(&port->lock); |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 708 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 709 | return IRQ_HANDLED; |
| 710 | } |
| 711 | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 712 | static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param) |
| 713 | { |
| 714 | struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param; |
| 715 | struct uart_port *port = &sirfport->port; |
Qipan Li | 59f8a62 | 2013-09-21 09:02:10 +0800 | [diff] [blame] | 716 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 717 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Qipan Li | df8d4aa | 2014-01-03 15:44:08 +0800 | [diff] [blame] | 718 | struct dma_tx_state tx_state; |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 719 | unsigned long flags; |
Qipan Li | 36c0991 | 2015-05-14 06:45:23 +0000 | [diff] [blame^] | 720 | int i = 0; |
| 721 | |
Daniel Thompson | 58eb97c | 2014-05-29 11:13:43 +0100 | [diff] [blame] | 722 | spin_lock_irqsave(&port->lock, flags); |
Qipan Li | df8d4aa | 2014-01-03 15:44:08 +0800 | [diff] [blame] | 723 | while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan, |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 724 | sirfport->rx_dma_items[sirfport->rx_completed].cookie, |
| 725 | &tx_state)) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 726 | sirfsoc_uart_insert_rx_buf_to_tty(sirfport, |
| 727 | SIRFSOC_RX_DMA_BUF_SIZE); |
Qipan Li | 59f8a62 | 2013-09-21 09:02:10 +0800 | [diff] [blame] | 728 | if (rd_regl(port, ureg->sirfsoc_int_en_reg) & |
| 729 | uint_en->sirfsoc_rx_timeout_en) |
| 730 | sirfsoc_rx_submit_one_dma_desc(port, |
| 731 | sirfport->rx_completed++); |
| 732 | else |
| 733 | sirfport->rx_completed++; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 734 | sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT; |
Qipan Li | 36c0991 | 2015-05-14 06:45:23 +0000 | [diff] [blame^] | 735 | i++; |
| 736 | if (i > SIRFSOC_RX_LOOP_BUF_CNT) |
| 737 | break; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 738 | } |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 739 | spin_unlock_irqrestore(&port->lock, flags); |
| 740 | tty_flip_buffer_push(&port->state->port); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 741 | } |
| 742 | |
| 743 | static void sirfsoc_uart_rx_dma_complete_callback(void *param) |
| 744 | { |
| 745 | struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param; |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 746 | unsigned long flags; |
| 747 | |
| 748 | spin_lock_irqsave(&sirfport->port.lock, flags); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 749 | sirfport->rx_issued++; |
| 750 | sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 751 | tasklet_schedule(&sirfport->rx_dma_complete_tasklet); |
Qipan Li | 07d410e | 2014-05-26 19:02:07 +0800 | [diff] [blame] | 752 | spin_unlock_irqrestore(&sirfport->port.lock, flags); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 753 | } |
| 754 | |
| 755 | /* submit rx dma task into dmaengine */ |
| 756 | static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port) |
| 757 | { |
| 758 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 759 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 760 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 761 | int i; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 762 | sirfport->rx_io_count = 0; |
| 763 | wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, |
| 764 | rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) & |
| 765 | ~SIRFUART_IO_MODE); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 766 | for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++) |
| 767 | sirfsoc_rx_submit_one_dma_desc(port, i); |
| 768 | sirfport->rx_completed = sirfport->rx_issued = 0; |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 769 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 770 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 771 | rd_regl(port, ureg->sirfsoc_int_en_reg) | |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 772 | SIRFUART_RX_DMA_INT_EN(uint_en, |
| 773 | sirfport->uart_reg->uart_type)); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 774 | else |
| 775 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 776 | SIRFUART_RX_DMA_INT_EN(uint_en, |
| 777 | sirfport->uart_reg->uart_type)); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 778 | } |
| 779 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 780 | static void sirfsoc_uart_start_rx(struct uart_port *port) |
| 781 | { |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 782 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 783 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 784 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 785 | |
| 786 | sirfport->rx_io_count = 0; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 787 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET); |
| 788 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0); |
| 789 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START); |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 790 | if (sirfport->rx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 791 | sirfsoc_uart_start_next_rx_dma(port); |
| 792 | else { |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 793 | if (!sirfport->is_atlas7) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 794 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
| 795 | rd_regl(port, ureg->sirfsoc_int_en_reg) | |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 796 | SIRFUART_RX_IO_INT_EN(uint_en, |
| 797 | sirfport->uart_reg->uart_type)); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 798 | else |
| 799 | wr_regl(port, ureg->sirfsoc_int_en_reg, |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 800 | SIRFUART_RX_IO_INT_EN(uint_en, |
| 801 | sirfport->uart_reg->uart_type)); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 802 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 803 | } |
| 804 | |
| 805 | static unsigned int |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 806 | sirfsoc_usp_calc_sample_div(unsigned long set_rate, |
| 807 | unsigned long ioclk_rate, unsigned long *sample_reg) |
| 808 | { |
| 809 | unsigned long min_delta = ~0UL; |
| 810 | unsigned short sample_div; |
| 811 | unsigned long ioclk_div = 0; |
| 812 | unsigned long temp_delta; |
| 813 | |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 814 | for (sample_div = SIRF_USP_MIN_SAMPLE_DIV; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 815 | sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) { |
| 816 | temp_delta = ioclk_rate - |
| 817 | (ioclk_rate + (set_rate * sample_div) / 2) |
| 818 | / (set_rate * sample_div) * set_rate * sample_div; |
| 819 | |
| 820 | temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta; |
| 821 | if (temp_delta < min_delta) { |
| 822 | ioclk_div = (2 * ioclk_rate / |
| 823 | (set_rate * sample_div) + 1) / 2 - 1; |
| 824 | if (ioclk_div > SIRF_IOCLK_DIV_MAX) |
| 825 | continue; |
| 826 | min_delta = temp_delta; |
| 827 | *sample_reg = sample_div; |
| 828 | if (!temp_delta) |
| 829 | break; |
| 830 | } |
| 831 | } |
| 832 | return ioclk_div; |
| 833 | } |
| 834 | |
| 835 | static unsigned int |
| 836 | sirfsoc_uart_calc_sample_div(unsigned long baud_rate, |
| 837 | unsigned long ioclk_rate, unsigned long *set_baud) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 838 | { |
| 839 | unsigned long min_delta = ~0UL; |
| 840 | unsigned short sample_div; |
| 841 | unsigned int regv = 0; |
| 842 | unsigned long ioclk_div; |
| 843 | unsigned long baud_tmp; |
| 844 | int temp_delta; |
| 845 | |
| 846 | for (sample_div = SIRF_MIN_SAMPLE_DIV; |
| 847 | sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) { |
| 848 | ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1; |
| 849 | if (ioclk_div > SIRF_IOCLK_DIV_MAX) |
| 850 | continue; |
| 851 | baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1)); |
| 852 | temp_delta = baud_tmp - baud_rate; |
| 853 | temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta; |
| 854 | if (temp_delta < min_delta) { |
| 855 | regv = regv & (~SIRF_IOCLK_DIV_MASK); |
| 856 | regv = regv | ioclk_div; |
| 857 | regv = regv & (~SIRF_SAMPLE_DIV_MASK); |
| 858 | regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT); |
| 859 | min_delta = temp_delta; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 860 | *set_baud = baud_tmp; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 861 | } |
| 862 | } |
| 863 | return regv; |
| 864 | } |
| 865 | |
| 866 | static void sirfsoc_uart_set_termios(struct uart_port *port, |
| 867 | struct ktermios *termios, |
| 868 | struct ktermios *old) |
| 869 | { |
| 870 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 871 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 872 | struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 873 | unsigned long config_reg = 0; |
| 874 | unsigned long baud_rate; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 875 | unsigned long set_baud; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 876 | unsigned long flags; |
| 877 | unsigned long ic; |
| 878 | unsigned int clk_div_reg = 0; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 879 | unsigned long txfifo_op_reg, ioclk_rate; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 880 | unsigned long rx_time_out; |
| 881 | int threshold_div; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 882 | u32 data_bit_len, stop_bit_len, len_val; |
| 883 | unsigned long sample_div_reg = 0xf; |
| 884 | ioclk_rate = port->uartclk; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 885 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 886 | switch (termios->c_cflag & CSIZE) { |
| 887 | default: |
| 888 | case CS8: |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 889 | data_bit_len = 8; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 890 | config_reg |= SIRFUART_DATA_BIT_LEN_8; |
| 891 | break; |
| 892 | case CS7: |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 893 | data_bit_len = 7; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 894 | config_reg |= SIRFUART_DATA_BIT_LEN_7; |
| 895 | break; |
| 896 | case CS6: |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 897 | data_bit_len = 6; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 898 | config_reg |= SIRFUART_DATA_BIT_LEN_6; |
| 899 | break; |
| 900 | case CS5: |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 901 | data_bit_len = 5; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 902 | config_reg |= SIRFUART_DATA_BIT_LEN_5; |
| 903 | break; |
| 904 | } |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 905 | if (termios->c_cflag & CSTOPB) { |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 906 | config_reg |= SIRFUART_STOP_BIT_LEN_2; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 907 | stop_bit_len = 2; |
| 908 | } else |
| 909 | stop_bit_len = 1; |
| 910 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 911 | spin_lock_irqsave(&port->lock, flags); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 912 | port->read_status_mask = uint_en->sirfsoc_rx_oflow_en; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 913 | port->ignore_status_mask = 0; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 914 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
| 915 | if (termios->c_iflag & INPCK) |
| 916 | port->read_status_mask |= uint_en->sirfsoc_frm_err_en | |
| 917 | uint_en->sirfsoc_parity_err_en; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 918 | } else { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 919 | if (termios->c_iflag & INPCK) |
| 920 | port->read_status_mask |= uint_en->sirfsoc_frm_err_en; |
| 921 | } |
Peter Hurley | ef8b9dd | 2014-06-16 08:10:41 -0400 | [diff] [blame] | 922 | if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 923 | port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en; |
| 924 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
| 925 | if (termios->c_iflag & IGNPAR) |
| 926 | port->ignore_status_mask |= |
| 927 | uint_en->sirfsoc_frm_err_en | |
| 928 | uint_en->sirfsoc_parity_err_en; |
| 929 | if (termios->c_cflag & PARENB) { |
| 930 | if (termios->c_cflag & CMSPAR) { |
| 931 | if (termios->c_cflag & PARODD) |
| 932 | config_reg |= SIRFUART_STICK_BIT_MARK; |
| 933 | else |
| 934 | config_reg |= SIRFUART_STICK_BIT_SPACE; |
| 935 | } else if (termios->c_cflag & PARODD) { |
| 936 | config_reg |= SIRFUART_STICK_BIT_ODD; |
| 937 | } else { |
| 938 | config_reg |= SIRFUART_STICK_BIT_EVEN; |
| 939 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 940 | } |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 941 | } else { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 942 | if (termios->c_iflag & IGNPAR) |
| 943 | port->ignore_status_mask |= |
| 944 | uint_en->sirfsoc_frm_err_en; |
| 945 | if (termios->c_cflag & PARENB) |
| 946 | dev_warn(port->dev, |
| 947 | "USP-UART not support parity err\n"); |
| 948 | } |
| 949 | if (termios->c_iflag & IGNBRK) { |
| 950 | port->ignore_status_mask |= |
| 951 | uint_en->sirfsoc_rxd_brk_en; |
| 952 | if (termios->c_iflag & IGNPAR) |
| 953 | port->ignore_status_mask |= |
| 954 | uint_en->sirfsoc_rx_oflow_en; |
| 955 | } |
| 956 | if ((termios->c_cflag & CREAD) == 0) |
| 957 | port->ignore_status_mask |= SIRFUART_DUMMY_READ; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 958 | /* Hardware Flow Control Settings */ |
| 959 | if (UART_ENABLE_MS(port, termios->c_cflag)) { |
| 960 | if (!sirfport->ms_enabled) |
| 961 | sirfsoc_uart_enable_ms(port); |
| 962 | } else { |
| 963 | if (sirfport->ms_enabled) |
| 964 | sirfsoc_uart_disable_ms(port); |
| 965 | } |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 966 | baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000); |
| 967 | if (ioclk_rate == 150000000) { |
Barry Song | ac4ce71 | 2013-01-16 14:49:27 +0800 | [diff] [blame] | 968 | for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++) |
| 969 | if (baud_rate == baudrate_to_regv[ic].baud_rate) |
| 970 | clk_div_reg = baudrate_to_regv[ic].reg_val; |
| 971 | } |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 972 | set_baud = baud_rate; |
| 973 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
| 974 | if (unlikely(clk_div_reg == 0)) |
| 975 | clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate, |
| 976 | ioclk_rate, &set_baud); |
| 977 | wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 978 | } else { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 979 | clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate, |
| 980 | ioclk_rate, &sample_div_reg); |
| 981 | sample_div_reg--; |
| 982 | set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) / |
| 983 | (sample_div_reg + 1)); |
| 984 | /* setting usp mode 2 */ |
Qipan Li | 459f15c | 2013-08-25 20:18:40 +0800 | [diff] [blame] | 985 | len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) | |
| 986 | (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET)); |
| 987 | len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK) |
| 988 | << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET); |
| 989 | wr_regl(port, ureg->sirfsoc_mode2, len_val); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 990 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 991 | if (tty_termios_baud_rate(termios)) |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 992 | tty_termios_encode_baud_rate(termios, set_baud, set_baud); |
| 993 | /* set receive timeout && data bits len */ |
| 994 | rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000); |
| 995 | rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out); |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 996 | txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op); |
Qipan Li | 459f15c | 2013-08-25 20:18:40 +0800 | [diff] [blame] | 997 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 998 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 999 | (txfifo_op_reg & ~SIRFUART_FIFO_START)); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1000 | if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) { |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1001 | config_reg |= SIRFUART_UART_RECV_TIMEOUT(rx_time_out); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1002 | wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1003 | } else { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1004 | /*tx frame ctrl*/ |
Qipan Li | 459f15c | 2013-08-25 20:18:40 +0800 | [diff] [blame] | 1005 | len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET; |
| 1006 | len_val |= (data_bit_len + 1 + stop_bit_len - 1) << |
| 1007 | SIRFSOC_USP_TX_FRAME_LEN_OFFSET; |
| 1008 | len_val |= ((data_bit_len - 1) << |
| 1009 | SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET); |
| 1010 | len_val |= (((clk_div_reg & 0xc00) >> 10) << |
| 1011 | SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1012 | wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val); |
| 1013 | /*rx frame ctrl*/ |
Qipan Li | 459f15c | 2013-08-25 20:18:40 +0800 | [diff] [blame] | 1014 | len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET; |
| 1015 | len_val |= (data_bit_len + 1 + stop_bit_len - 1) << |
| 1016 | SIRFSOC_USP_RX_FRAME_LEN_OFFSET; |
| 1017 | len_val |= (data_bit_len - 1) << |
| 1018 | SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET; |
| 1019 | len_val |= (((clk_div_reg & 0xf000) >> 12) << |
| 1020 | SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1021 | wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val); |
| 1022 | /*async param*/ |
| 1023 | wr_regl(port, ureg->sirfsoc_async_param_reg, |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1024 | (SIRFUART_USP_RECV_TIMEOUT(rx_time_out)) | |
Qipan Li | 459f15c | 2013-08-25 20:18:40 +0800 | [diff] [blame] | 1025 | (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) << |
| 1026 | SIRFSOC_USP_ASYNC_DIV2_OFFSET); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1027 | } |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1028 | if (sirfport->tx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1029 | wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE); |
| 1030 | else |
| 1031 | wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE); |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1032 | if (sirfport->rx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1033 | wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE); |
| 1034 | else |
| 1035 | wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1036 | /* Reset Rx/Tx FIFO Threshold level for proper baudrate */ |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1037 | if (set_baud < 1000000) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1038 | threshold_div = 1; |
| 1039 | else |
| 1040 | threshold_div = 2; |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1041 | wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, |
| 1042 | SIRFUART_FIFO_THD(port) / threshold_div); |
| 1043 | wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, |
| 1044 | SIRFUART_FIFO_THD(port) / threshold_div); |
| 1045 | txfifo_op_reg |= SIRFUART_FIFO_START; |
| 1046 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1047 | uart_update_timeout(port, termios->c_cflag, set_baud); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1048 | sirfsoc_uart_start_rx(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1049 | wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1050 | spin_unlock_irqrestore(&port->lock, flags); |
| 1051 | } |
| 1052 | |
Qipan Li | 388faf9 | 2014-01-03 15:44:07 +0800 | [diff] [blame] | 1053 | static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state, |
| 1054 | unsigned int oldstate) |
| 1055 | { |
| 1056 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 4b8038d | 2015-04-20 08:10:22 +0000 | [diff] [blame] | 1057 | if (!state) |
Qipan Li | 388faf9 | 2014-01-03 15:44:07 +0800 | [diff] [blame] | 1058 | clk_prepare_enable(sirfport->clk); |
Qipan Li | 4b8038d | 2015-04-20 08:10:22 +0000 | [diff] [blame] | 1059 | else |
Qipan Li | 388faf9 | 2014-01-03 15:44:07 +0800 | [diff] [blame] | 1060 | clk_disable_unprepare(sirfport->clk); |
| 1061 | } |
| 1062 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1063 | static int sirfsoc_uart_startup(struct uart_port *port) |
| 1064 | { |
| 1065 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 15cdcb1 | 2013-08-19 11:47:52 +0800 | [diff] [blame] | 1066 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1067 | unsigned int index = port->line; |
| 1068 | int ret; |
| 1069 | set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN); |
| 1070 | ret = request_irq(port->irq, |
| 1071 | sirfsoc_uart_isr, |
| 1072 | 0, |
| 1073 | SIRFUART_PORT_NAME, |
| 1074 | sirfport); |
| 1075 | if (ret != 0) { |
| 1076 | dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n", |
| 1077 | index, port->irq); |
| 1078 | goto irq_err; |
| 1079 | } |
Qipan Li | 15cdcb1 | 2013-08-19 11:47:52 +0800 | [diff] [blame] | 1080 | /* initial hardware settings */ |
| 1081 | wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, |
| 1082 | rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) | |
| 1083 | SIRFUART_IO_MODE); |
| 1084 | wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, |
| 1085 | rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) | |
| 1086 | SIRFUART_IO_MODE); |
| 1087 | wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0); |
| 1088 | wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0); |
| 1089 | wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN); |
| 1090 | if (sirfport->uart_reg->uart_type == SIRF_USP_UART) |
| 1091 | wr_regl(port, ureg->sirfsoc_mode1, |
| 1092 | SIRFSOC_USP_ENDIAN_CTRL_LSBF | |
| 1093 | SIRFSOC_USP_EN); |
| 1094 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET); |
| 1095 | wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0); |
| 1096 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET); |
| 1097 | wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0); |
| 1098 | wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port)); |
| 1099 | wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port)); |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1100 | if (sirfport->rx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1101 | wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk, |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1102 | SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) | |
| 1103 | SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) | |
| 1104 | SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b)); |
| 1105 | if (sirfport->tx_dma_chan) { |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1106 | sirfport->tx_dma_state = TX_DMA_IDLE; |
| 1107 | wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk, |
| 1108 | SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) | |
| 1109 | SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) | |
| 1110 | SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4)); |
| 1111 | } |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1112 | sirfport->ms_enabled = false; |
| 1113 | if (sirfport->uart_reg->uart_type == SIRF_USP_UART && |
| 1114 | sirfport->hw_flow_ctrl) { |
| 1115 | set_irq_flags(gpio_to_irq(sirfport->cts_gpio), |
| 1116 | IRQF_VALID | IRQF_NOAUTOEN); |
| 1117 | ret = request_irq(gpio_to_irq(sirfport->cts_gpio), |
| 1118 | sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING | |
| 1119 | IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport); |
| 1120 | if (ret != 0) { |
| 1121 | dev_err(port->dev, "UART-USP:request gpio irq fail\n"); |
| 1122 | goto init_rx_err; |
| 1123 | } |
| 1124 | } |
| 1125 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1126 | enable_irq(port->irq); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1127 | |
Qipan Li | 15cdcb1 | 2013-08-19 11:47:52 +0800 | [diff] [blame] | 1128 | return 0; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1129 | init_rx_err: |
| 1130 | free_irq(port->irq, sirfport); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1131 | irq_err: |
| 1132 | return ret; |
| 1133 | } |
| 1134 | |
| 1135 | static void sirfsoc_uart_shutdown(struct uart_port *port) |
| 1136 | { |
| 1137 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1138 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 1139 | if (!sirfport->is_atlas7) |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1140 | wr_regl(port, ureg->sirfsoc_int_en_reg, 0); |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 1141 | else |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1142 | wr_regl(port, ureg->sirfsoc_int_en_clr_reg, ~0UL); |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 1143 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1144 | free_irq(port->irq, sirfport); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1145 | if (sirfport->ms_enabled) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1146 | sirfsoc_uart_disable_ms(port); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1147 | if (sirfport->uart_reg->uart_type == SIRF_USP_UART && |
| 1148 | sirfport->hw_flow_ctrl) { |
| 1149 | gpio_set_value(sirfport->rts_gpio, 1); |
| 1150 | free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1151 | } |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1152 | if (sirfport->tx_dma_chan) |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1153 | sirfport->tx_dma_state = TX_DMA_IDLE; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1154 | } |
| 1155 | |
| 1156 | static const char *sirfsoc_uart_type(struct uart_port *port) |
| 1157 | { |
| 1158 | return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL; |
| 1159 | } |
| 1160 | |
| 1161 | static int sirfsoc_uart_request_port(struct uart_port *port) |
| 1162 | { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1163 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 1164 | struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1165 | void *ret; |
| 1166 | ret = request_mem_region(port->mapbase, |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1167 | SIRFUART_MAP_SIZE, uart_param->port_name); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1168 | return ret ? 0 : -EBUSY; |
| 1169 | } |
| 1170 | |
| 1171 | static void sirfsoc_uart_release_port(struct uart_port *port) |
| 1172 | { |
| 1173 | release_mem_region(port->mapbase, SIRFUART_MAP_SIZE); |
| 1174 | } |
| 1175 | |
| 1176 | static void sirfsoc_uart_config_port(struct uart_port *port, int flags) |
| 1177 | { |
| 1178 | if (flags & UART_CONFIG_TYPE) { |
| 1179 | port->type = SIRFSOC_PORT_TYPE; |
| 1180 | sirfsoc_uart_request_port(port); |
| 1181 | } |
| 1182 | } |
| 1183 | |
| 1184 | static struct uart_ops sirfsoc_uart_ops = { |
| 1185 | .tx_empty = sirfsoc_uart_tx_empty, |
| 1186 | .get_mctrl = sirfsoc_uart_get_mctrl, |
| 1187 | .set_mctrl = sirfsoc_uart_set_mctrl, |
| 1188 | .stop_tx = sirfsoc_uart_stop_tx, |
| 1189 | .start_tx = sirfsoc_uart_start_tx, |
| 1190 | .stop_rx = sirfsoc_uart_stop_rx, |
| 1191 | .enable_ms = sirfsoc_uart_enable_ms, |
| 1192 | .break_ctl = sirfsoc_uart_break_ctl, |
| 1193 | .startup = sirfsoc_uart_startup, |
| 1194 | .shutdown = sirfsoc_uart_shutdown, |
| 1195 | .set_termios = sirfsoc_uart_set_termios, |
Qipan Li | 388faf9 | 2014-01-03 15:44:07 +0800 | [diff] [blame] | 1196 | .pm = sirfsoc_uart_pm, |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1197 | .type = sirfsoc_uart_type, |
| 1198 | .release_port = sirfsoc_uart_release_port, |
| 1199 | .request_port = sirfsoc_uart_request_port, |
| 1200 | .config_port = sirfsoc_uart_config_port, |
| 1201 | }; |
| 1202 | |
| 1203 | #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1204 | static int __init |
| 1205 | sirfsoc_uart_console_setup(struct console *co, char *options) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1206 | { |
| 1207 | unsigned int baud = 115200; |
| 1208 | unsigned int bits = 8; |
| 1209 | unsigned int parity = 'n'; |
| 1210 | unsigned int flow = 'n'; |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1211 | struct sirfsoc_uart_port *sirfport; |
| 1212 | struct sirfsoc_register *ureg; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1213 | if (co->index < 0 || co->index >= SIRFSOC_UART_NR) |
| 1214 | return -EINVAL; |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1215 | sirfport = sirf_ports[co->index]; |
| 1216 | if (!sirfport) |
| 1217 | return -ENODEV; |
| 1218 | ureg = &sirfport->uart_reg->uart_reg; |
| 1219 | if (!sirfport->port.mapbase) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1220 | return -ENODEV; |
| 1221 | |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1222 | /* enable usp in mode1 register */ |
| 1223 | if (sirfport->uart_reg->uart_type == SIRF_USP_UART) |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1224 | wr_regl(&sirfport->port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN | |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1225 | SIRFSOC_USP_ENDIAN_CTRL_LSBF); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1226 | if (options) |
| 1227 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1228 | sirfport->port.cons = co; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1229 | |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1230 | /* default console tx/rx transfer using io mode */ |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1231 | sirfport->rx_dma_chan = NULL; |
| 1232 | sirfport->tx_dma_chan = NULL; |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1233 | return uart_set_options(&sirfport->port, co, baud, parity, bits, flow); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1234 | } |
| 1235 | |
| 1236 | static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch) |
| 1237 | { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1238 | struct sirfsoc_uart_port *sirfport = to_sirfport(port); |
| 1239 | struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg; |
| 1240 | struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status; |
Qipan Li | cb4595a | 2015-04-29 06:45:09 +0000 | [diff] [blame] | 1241 | while (rd_regl(port, ureg->sirfsoc_tx_fifo_status) & |
| 1242 | ufifo_st->ff_full(port)) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1243 | cpu_relax(); |
Barry Song | 205c384 | 2014-05-05 08:05:51 +0800 | [diff] [blame] | 1244 | wr_regl(port, ureg->sirfsoc_tx_fifo_data, ch); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1245 | } |
| 1246 | |
| 1247 | static void sirfsoc_uart_console_write(struct console *co, const char *s, |
| 1248 | unsigned int count) |
| 1249 | { |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1250 | struct sirfsoc_uart_port *sirfport = sirf_ports[co->index]; |
| 1251 | |
| 1252 | uart_console_write(&sirfport->port, s, count, |
| 1253 | sirfsoc_uart_console_putchar); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1254 | } |
| 1255 | |
| 1256 | static struct console sirfsoc_uart_console = { |
| 1257 | .name = SIRFSOC_UART_NAME, |
| 1258 | .device = uart_console_device, |
| 1259 | .flags = CON_PRINTBUFFER, |
| 1260 | .index = -1, |
| 1261 | .write = sirfsoc_uart_console_write, |
| 1262 | .setup = sirfsoc_uart_console_setup, |
| 1263 | .data = &sirfsoc_uart_drv, |
| 1264 | }; |
| 1265 | |
| 1266 | static int __init sirfsoc_uart_console_init(void) |
| 1267 | { |
| 1268 | register_console(&sirfsoc_uart_console); |
| 1269 | return 0; |
| 1270 | } |
| 1271 | console_initcall(sirfsoc_uart_console_init); |
| 1272 | #endif |
| 1273 | |
| 1274 | static struct uart_driver sirfsoc_uart_drv = { |
| 1275 | .owner = THIS_MODULE, |
| 1276 | .driver_name = SIRFUART_PORT_NAME, |
| 1277 | .nr = SIRFSOC_UART_NR, |
| 1278 | .dev_name = SIRFSOC_UART_NAME, |
| 1279 | .major = SIRFSOC_UART_MAJOR, |
| 1280 | .minor = SIRFSOC_UART_MINOR, |
| 1281 | #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE |
| 1282 | .cons = &sirfsoc_uart_console, |
| 1283 | #else |
| 1284 | .cons = NULL, |
| 1285 | #endif |
| 1286 | }; |
| 1287 | |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1288 | static struct of_device_id sirfsoc_uart_ids[] = { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1289 | { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,}, |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 1290 | { .compatible = "sirf,atlas7-uart", .data = &sirfsoc_uart}, |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1291 | { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp}, |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1292 | { .compatible = "sirf,atlas7-usp-uart", .data = &sirfsoc_usp}, |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1293 | {} |
| 1294 | }; |
| 1295 | MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids); |
| 1296 | |
Jingoo Han | ada1f443d | 2013-08-08 17:41:43 +0900 | [diff] [blame] | 1297 | static int sirfsoc_uart_probe(struct platform_device *pdev) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1298 | { |
| 1299 | struct sirfsoc_uart_port *sirfport; |
| 1300 | struct uart_port *port; |
| 1301 | struct resource *res; |
| 1302 | int ret; |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1303 | int i, j; |
| 1304 | struct dma_slave_config slv_cfg = { |
| 1305 | .src_maxburst = 2, |
| 1306 | }; |
| 1307 | struct dma_slave_config tx_slv_cfg = { |
| 1308 | .dst_maxburst = 2, |
| 1309 | }; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1310 | const struct of_device_id *match; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1311 | |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1312 | match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node); |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1313 | sirfport = devm_kzalloc(&pdev->dev, sizeof(*sirfport), GFP_KERNEL); |
| 1314 | if (!sirfport) { |
| 1315 | ret = -ENOMEM; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1316 | goto err; |
| 1317 | } |
Qipan Li | a6ffe89 | 2015-04-29 06:45:08 +0000 | [diff] [blame] | 1318 | sirfport->port.line = of_alias_get_id(pdev->dev.of_node, "serial"); |
| 1319 | sirf_ports[sirfport->port.line] = sirfport; |
| 1320 | sirfport->port.iotype = UPIO_MEM; |
| 1321 | sirfport->port.flags = UPF_BOOT_AUTOCONF; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1322 | port = &sirfport->port; |
| 1323 | port->dev = &pdev->dev; |
| 1324 | port->private_data = sirfport; |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1325 | sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1326 | |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1327 | sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node, |
| 1328 | "sirf,uart-has-rtscts"); |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1329 | if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart") || |
| 1330 | of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-uart")) |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1331 | sirfport->uart_reg->uart_type = SIRF_REAL_UART; |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1332 | if (of_device_is_compatible(pdev->dev.of_node, |
| 1333 | "sirf,prima2-usp-uart") || of_device_is_compatible( |
| 1334 | pdev->dev.of_node, "sirf,atlas7-usp-uart")) { |
Qipan Li | 5df8311 | 2013-08-12 18:15:35 +0800 | [diff] [blame] | 1335 | sirfport->uart_reg->uart_type = SIRF_USP_UART; |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1336 | if (!sirfport->hw_flow_ctrl) |
| 1337 | goto usp_no_flow_control; |
| 1338 | if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL)) |
| 1339 | sirfport->cts_gpio = of_get_named_gpio( |
| 1340 | pdev->dev.of_node, "cts-gpios", 0); |
| 1341 | else |
| 1342 | sirfport->cts_gpio = -1; |
| 1343 | if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL)) |
| 1344 | sirfport->rts_gpio = of_get_named_gpio( |
| 1345 | pdev->dev.of_node, "rts-gpios", 0); |
| 1346 | else |
| 1347 | sirfport->rts_gpio = -1; |
| 1348 | |
| 1349 | if ((!gpio_is_valid(sirfport->cts_gpio) || |
| 1350 | !gpio_is_valid(sirfport->rts_gpio))) { |
| 1351 | ret = -EINVAL; |
| 1352 | dev_err(&pdev->dev, |
Qipan Li | 67bc306 | 2013-08-19 11:47:51 +0800 | [diff] [blame] | 1353 | "Usp flow control must have cts and rts gpio"); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1354 | goto err; |
| 1355 | } |
| 1356 | ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio, |
Qipan Li | 67bc306 | 2013-08-19 11:47:51 +0800 | [diff] [blame] | 1357 | "usp-cts-gpio"); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1358 | if (ret) { |
Qipan Li | 67bc306 | 2013-08-19 11:47:51 +0800 | [diff] [blame] | 1359 | dev_err(&pdev->dev, "Unable request cts gpio"); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1360 | goto err; |
| 1361 | } |
| 1362 | gpio_direction_input(sirfport->cts_gpio); |
| 1363 | ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio, |
Qipan Li | 67bc306 | 2013-08-19 11:47:51 +0800 | [diff] [blame] | 1364 | "usp-rts-gpio"); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1365 | if (ret) { |
Qipan Li | 67bc306 | 2013-08-19 11:47:51 +0800 | [diff] [blame] | 1366 | dev_err(&pdev->dev, "Unable request rts gpio"); |
Qipan Li | 2eb5618 | 2013-08-15 06:52:15 +0800 | [diff] [blame] | 1367 | goto err; |
| 1368 | } |
| 1369 | gpio_direction_output(sirfport->rts_gpio, 1); |
| 1370 | } |
| 1371 | usp_no_flow_control: |
Qipan Li | c1b7ac6 | 2015-05-14 06:45:21 +0000 | [diff] [blame] | 1372 | if (of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-uart") || |
| 1373 | of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-usp-uart")) |
Barry Song | 057badd | 2015-01-03 17:02:57 +0800 | [diff] [blame] | 1374 | sirfport->is_atlas7 = true; |
Barry Song | 909102d | 2013-08-07 13:35:38 +0800 | [diff] [blame] | 1375 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1376 | if (of_property_read_u32(pdev->dev.of_node, |
| 1377 | "fifosize", |
| 1378 | &port->fifosize)) { |
| 1379 | dev_err(&pdev->dev, |
| 1380 | "Unable to find fifosize in uart node.\n"); |
| 1381 | ret = -EFAULT; |
| 1382 | goto err; |
| 1383 | } |
| 1384 | |
| 1385 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1386 | if (res == NULL) { |
| 1387 | dev_err(&pdev->dev, "Insufficient resources.\n"); |
| 1388 | ret = -EFAULT; |
| 1389 | goto err; |
| 1390 | } |
Qipan Li | 8316d04 | 2013-08-19 11:47:53 +0800 | [diff] [blame] | 1391 | tasklet_init(&sirfport->rx_dma_complete_tasklet, |
| 1392 | sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport); |
| 1393 | tasklet_init(&sirfport->rx_tmo_process_tasklet, |
| 1394 | sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1395 | port->mapbase = res->start; |
| 1396 | port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res)); |
| 1397 | if (!port->membase) { |
| 1398 | dev_err(&pdev->dev, "Cannot remap resource.\n"); |
| 1399 | ret = -ENOMEM; |
| 1400 | goto err; |
| 1401 | } |
| 1402 | res = platform_get_resource(pdev, IORESOURCE_IRQ, 0); |
| 1403 | if (res == NULL) { |
| 1404 | dev_err(&pdev->dev, "Insufficient resources.\n"); |
| 1405 | ret = -EFAULT; |
Julia Lawall | 9250dd5 | 2012-09-01 18:33:09 +0200 | [diff] [blame] | 1406 | goto err; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1407 | } |
| 1408 | port->irq = res->start; |
| 1409 | |
Qipan Li | adeede7 | 2015-04-20 08:10:23 +0000 | [diff] [blame] | 1410 | sirfport->clk = devm_clk_get(&pdev->dev, NULL); |
Barry Song | ac4ce71 | 2013-01-16 14:49:27 +0800 | [diff] [blame] | 1411 | if (IS_ERR(sirfport->clk)) { |
| 1412 | ret = PTR_ERR(sirfport->clk); |
Barry Song | a343756 | 2013-08-15 06:52:14 +0800 | [diff] [blame] | 1413 | goto err; |
Barry Song | ac4ce71 | 2013-01-16 14:49:27 +0800 | [diff] [blame] | 1414 | } |
Barry Song | ac4ce71 | 2013-01-16 14:49:27 +0800 | [diff] [blame] | 1415 | port->uartclk = clk_get_rate(sirfport->clk); |
| 1416 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1417 | port->ops = &sirfsoc_uart_ops; |
| 1418 | spin_lock_init(&port->lock); |
| 1419 | |
| 1420 | platform_set_drvdata(pdev, sirfport); |
| 1421 | ret = uart_add_one_port(&sirfsoc_uart_drv, port); |
| 1422 | if (ret != 0) { |
| 1423 | dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id); |
Qipan Li | adeede7 | 2015-04-20 08:10:23 +0000 | [diff] [blame] | 1424 | goto err; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1425 | } |
| 1426 | |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1427 | sirfport->rx_dma_chan = dma_request_slave_channel(port->dev, "rx"); |
| 1428 | for (i = 0; sirfport->rx_dma_chan && i < SIRFSOC_RX_LOOP_BUF_CNT; i++) { |
| 1429 | sirfport->rx_dma_items[i].xmit.buf = |
| 1430 | dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE, |
| 1431 | &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL); |
| 1432 | if (!sirfport->rx_dma_items[i].xmit.buf) { |
| 1433 | dev_err(port->dev, "Uart alloc bufa failed\n"); |
| 1434 | ret = -ENOMEM; |
| 1435 | goto alloc_coherent_err; |
| 1436 | } |
| 1437 | sirfport->rx_dma_items[i].xmit.head = |
| 1438 | sirfport->rx_dma_items[i].xmit.tail = 0; |
| 1439 | } |
| 1440 | if (sirfport->rx_dma_chan) |
| 1441 | dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg); |
| 1442 | sirfport->tx_dma_chan = dma_request_slave_channel(port->dev, "tx"); |
| 1443 | if (sirfport->tx_dma_chan) |
| 1444 | dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1445 | |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1446 | return 0; |
| 1447 | alloc_coherent_err: |
| 1448 | for (j = 0; j < i; j++) |
| 1449 | dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE, |
| 1450 | sirfport->rx_dma_items[j].xmit.buf, |
| 1451 | sirfport->rx_dma_items[j].dma_addr); |
| 1452 | dma_release_channel(sirfport->rx_dma_chan); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1453 | err: |
| 1454 | return ret; |
| 1455 | } |
| 1456 | |
| 1457 | static int sirfsoc_uart_remove(struct platform_device *pdev) |
| 1458 | { |
| 1459 | struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev); |
| 1460 | struct uart_port *port = &sirfport->port; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1461 | uart_remove_one_port(&sirfsoc_uart_drv, port); |
Qipan Li | 9be16b3 | 2014-01-30 13:57:29 +0800 | [diff] [blame] | 1462 | if (sirfport->rx_dma_chan) { |
| 1463 | int i; |
| 1464 | dmaengine_terminate_all(sirfport->rx_dma_chan); |
| 1465 | dma_release_channel(sirfport->rx_dma_chan); |
| 1466 | for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++) |
| 1467 | dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE, |
| 1468 | sirfport->rx_dma_items[i].xmit.buf, |
| 1469 | sirfport->rx_dma_items[i].dma_addr); |
| 1470 | } |
| 1471 | if (sirfport->tx_dma_chan) { |
| 1472 | dmaengine_terminate_all(sirfport->tx_dma_chan); |
| 1473 | dma_release_channel(sirfport->tx_dma_chan); |
| 1474 | } |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1475 | return 0; |
| 1476 | } |
| 1477 | |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1478 | #ifdef CONFIG_PM_SLEEP |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1479 | static int |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1480 | sirfsoc_uart_suspend(struct device *pdev) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1481 | { |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1482 | struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1483 | struct uart_port *port = &sirfport->port; |
| 1484 | uart_suspend_port(&sirfsoc_uart_drv, port); |
| 1485 | return 0; |
| 1486 | } |
| 1487 | |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1488 | static int sirfsoc_uart_resume(struct device *pdev) |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1489 | { |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1490 | struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev); |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1491 | struct uart_port *port = &sirfport->port; |
| 1492 | uart_resume_port(&sirfsoc_uart_drv, port); |
| 1493 | return 0; |
| 1494 | } |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1495 | #endif |
| 1496 | |
| 1497 | static const struct dev_pm_ops sirfsoc_uart_pm_ops = { |
| 1498 | SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume) |
| 1499 | }; |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1500 | |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1501 | static struct platform_driver sirfsoc_uart_driver = { |
| 1502 | .probe = sirfsoc_uart_probe, |
Bill Pemberton | 2d47b71 | 2012-11-19 13:21:34 -0500 | [diff] [blame] | 1503 | .remove = sirfsoc_uart_remove, |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1504 | .driver = { |
| 1505 | .name = SIRFUART_PORT_NAME, |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1506 | .of_match_table = sirfsoc_uart_ids, |
Qipan Li | 99e626f | 2014-01-03 15:44:06 +0800 | [diff] [blame] | 1507 | .pm = &sirfsoc_uart_pm_ops, |
Rong Wang | 161e773 | 2011-11-17 23:17:04 +0800 | [diff] [blame] | 1508 | }, |
| 1509 | }; |
| 1510 | |
| 1511 | static int __init sirfsoc_uart_init(void) |
| 1512 | { |
| 1513 | int ret = 0; |
| 1514 | |
| 1515 | ret = uart_register_driver(&sirfsoc_uart_drv); |
| 1516 | if (ret) |
| 1517 | goto out; |
| 1518 | |
| 1519 | ret = platform_driver_register(&sirfsoc_uart_driver); |
| 1520 | if (ret) |
| 1521 | uart_unregister_driver(&sirfsoc_uart_drv); |
| 1522 | out: |
| 1523 | return ret; |
| 1524 | } |
| 1525 | module_init(sirfsoc_uart_init); |
| 1526 | |
| 1527 | static void __exit sirfsoc_uart_exit(void) |
| 1528 | { |
| 1529 | platform_driver_unregister(&sirfsoc_uart_driver); |
| 1530 | uart_unregister_driver(&sirfsoc_uart_drv); |
| 1531 | } |
| 1532 | module_exit(sirfsoc_uart_exit); |
| 1533 | |
| 1534 | MODULE_LICENSE("GPL v2"); |
| 1535 | MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>"); |
| 1536 | MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver"); |