blob: b61cdadf8623d6ae807b7473d51213eb1eca50d3 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
190 int cpu;
191 int launched;
192 struct list_head loaded_vmcss_on_cpu_link;
193};
194
Avi Kivity26bb0982009-09-07 11:14:12 +0300195struct shared_msr_entry {
196 unsigned index;
197 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200198 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300199};
200
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300201/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300202 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
203 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
204 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
205 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
206 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
207 * More than one of these structures may exist, if L1 runs multiple L2 guests.
208 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
209 * underlying hardware which will be used to run L2.
210 * This structure is packed to ensure that its layout is identical across
211 * machines (necessary for live migration).
212 * If there are changes in this struct, VMCS12_REVISION must be changed.
213 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215struct __packed vmcs12 {
216 /* According to the Intel spec, a VMCS region must start with the
217 * following two fields. Then follow implementation-specific data.
218 */
219 u32 revision_id;
220 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221
Nadav Har'El27d6c862011-05-25 23:06:59 +0300222 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
223 u32 padding[7]; /* room for future expansion */
224
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 io_bitmap_a;
226 u64 io_bitmap_b;
227 u64 msr_bitmap;
228 u64 vm_exit_msr_store_addr;
229 u64 vm_exit_msr_load_addr;
230 u64 vm_entry_msr_load_addr;
231 u64 tsc_offset;
232 u64 virtual_apic_page_addr;
233 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800234 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800236 u64 eoi_exit_bitmap0;
237 u64 eoi_exit_bitmap1;
238 u64 eoi_exit_bitmap2;
239 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800240 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300241 u64 guest_physical_address;
242 u64 vmcs_link_pointer;
243 u64 guest_ia32_debugctl;
244 u64 guest_ia32_pat;
245 u64 guest_ia32_efer;
246 u64 guest_ia32_perf_global_ctrl;
247 u64 guest_pdptr0;
248 u64 guest_pdptr1;
249 u64 guest_pdptr2;
250 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100251 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 host_ia32_pat;
253 u64 host_ia32_efer;
254 u64 host_ia32_perf_global_ctrl;
255 u64 padding64[8]; /* room for future expansion */
256 /*
257 * To allow migration of L1 (complete with its L2 guests) between
258 * machines of different natural widths (32 or 64 bit), we cannot have
259 * unsigned long fields with no explict size. We use u64 (aliased
260 * natural_width) instead. Luckily, x86 is little-endian.
261 */
262 natural_width cr0_guest_host_mask;
263 natural_width cr4_guest_host_mask;
264 natural_width cr0_read_shadow;
265 natural_width cr4_read_shadow;
266 natural_width cr3_target_value0;
267 natural_width cr3_target_value1;
268 natural_width cr3_target_value2;
269 natural_width cr3_target_value3;
270 natural_width exit_qualification;
271 natural_width guest_linear_address;
272 natural_width guest_cr0;
273 natural_width guest_cr3;
274 natural_width guest_cr4;
275 natural_width guest_es_base;
276 natural_width guest_cs_base;
277 natural_width guest_ss_base;
278 natural_width guest_ds_base;
279 natural_width guest_fs_base;
280 natural_width guest_gs_base;
281 natural_width guest_ldtr_base;
282 natural_width guest_tr_base;
283 natural_width guest_gdtr_base;
284 natural_width guest_idtr_base;
285 natural_width guest_dr7;
286 natural_width guest_rsp;
287 natural_width guest_rip;
288 natural_width guest_rflags;
289 natural_width guest_pending_dbg_exceptions;
290 natural_width guest_sysenter_esp;
291 natural_width guest_sysenter_eip;
292 natural_width host_cr0;
293 natural_width host_cr3;
294 natural_width host_cr4;
295 natural_width host_fs_base;
296 natural_width host_gs_base;
297 natural_width host_tr_base;
298 natural_width host_gdtr_base;
299 natural_width host_idtr_base;
300 natural_width host_ia32_sysenter_esp;
301 natural_width host_ia32_sysenter_eip;
302 natural_width host_rsp;
303 natural_width host_rip;
304 natural_width paddingl[8]; /* room for future expansion */
305 u32 pin_based_vm_exec_control;
306 u32 cpu_based_vm_exec_control;
307 u32 exception_bitmap;
308 u32 page_fault_error_code_mask;
309 u32 page_fault_error_code_match;
310 u32 cr3_target_count;
311 u32 vm_exit_controls;
312 u32 vm_exit_msr_store_count;
313 u32 vm_exit_msr_load_count;
314 u32 vm_entry_controls;
315 u32 vm_entry_msr_load_count;
316 u32 vm_entry_intr_info_field;
317 u32 vm_entry_exception_error_code;
318 u32 vm_entry_instruction_len;
319 u32 tpr_threshold;
320 u32 secondary_vm_exec_control;
321 u32 vm_instruction_error;
322 u32 vm_exit_reason;
323 u32 vm_exit_intr_info;
324 u32 vm_exit_intr_error_code;
325 u32 idt_vectoring_info_field;
326 u32 idt_vectoring_error_code;
327 u32 vm_exit_instruction_len;
328 u32 vmx_instruction_info;
329 u32 guest_es_limit;
330 u32 guest_cs_limit;
331 u32 guest_ss_limit;
332 u32 guest_ds_limit;
333 u32 guest_fs_limit;
334 u32 guest_gs_limit;
335 u32 guest_ldtr_limit;
336 u32 guest_tr_limit;
337 u32 guest_gdtr_limit;
338 u32 guest_idtr_limit;
339 u32 guest_es_ar_bytes;
340 u32 guest_cs_ar_bytes;
341 u32 guest_ss_ar_bytes;
342 u32 guest_ds_ar_bytes;
343 u32 guest_fs_ar_bytes;
344 u32 guest_gs_ar_bytes;
345 u32 guest_ldtr_ar_bytes;
346 u32 guest_tr_ar_bytes;
347 u32 guest_interruptibility_info;
348 u32 guest_activity_state;
349 u32 guest_sysenter_cs;
350 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100351 u32 vmx_preemption_timer_value;
352 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300353 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800354 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 guest_es_selector;
356 u16 guest_cs_selector;
357 u16 guest_ss_selector;
358 u16 guest_ds_selector;
359 u16 guest_fs_selector;
360 u16 guest_gs_selector;
361 u16 guest_ldtr_selector;
362 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800363 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 host_es_selector;
365 u16 host_cs_selector;
366 u16 host_ss_selector;
367 u16 host_ds_selector;
368 u16 host_fs_selector;
369 u16 host_gs_selector;
370 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300371};
372
373/*
374 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
375 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
376 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
377 */
378#define VMCS12_REVISION 0x11e57ed0
379
380/*
381 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
382 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
383 * current implementation, 4K are reserved to avoid future complications.
384 */
385#define VMCS12_SIZE 0x1000
386
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300387/* Used to remember the last vmcs02 used for some recently used vmcs12s */
388struct vmcs02_list {
389 struct list_head list;
390 gpa_t vmptr;
391 struct loaded_vmcs vmcs02;
392};
393
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300394/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300395 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
396 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
397 */
398struct nested_vmx {
399 /* Has the level1 guest done vmxon? */
400 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400401 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300402
403 /* The guest-physical address of the current VMCS L1 keeps for L2 */
404 gpa_t current_vmptr;
405 /* The host-usable pointer to the above */
406 struct page *current_vmcs12_page;
407 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300408 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300409 /*
410 * Indicates if the shadow vmcs must be updated with the
411 * data hold by vmcs12
412 */
413 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300414
415 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
416 struct list_head vmcs02_pool;
417 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300418 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300419 /* L2 must run next, and mustn't decide to exit to L1. */
420 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300421 /*
422 * Guest pages referred to in vmcs02 with host-physical pointers, so
423 * we must keep them pinned while L2 runs.
424 */
425 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800426 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800427 struct page *pi_desc_page;
428 struct pi_desc *pi_desc;
429 bool pi_pending;
430 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100431
432 struct hrtimer preemption_timer;
433 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200434
435 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
436 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800437
Wanpeng Li5c614b32015-10-13 09:18:36 -0700438 u16 vpid02;
439 u16 last_vpid;
440
Wincy Vanb9c237b2015-02-03 23:56:30 +0800441 u32 nested_vmx_procbased_ctls_low;
442 u32 nested_vmx_procbased_ctls_high;
443 u32 nested_vmx_true_procbased_ctls_low;
444 u32 nested_vmx_secondary_ctls_low;
445 u32 nested_vmx_secondary_ctls_high;
446 u32 nested_vmx_pinbased_ctls_low;
447 u32 nested_vmx_pinbased_ctls_high;
448 u32 nested_vmx_exit_ctls_low;
449 u32 nested_vmx_exit_ctls_high;
450 u32 nested_vmx_true_exit_ctls_low;
451 u32 nested_vmx_entry_ctls_low;
452 u32 nested_vmx_entry_ctls_high;
453 u32 nested_vmx_true_entry_ctls_low;
454 u32 nested_vmx_misc_low;
455 u32 nested_vmx_misc_high;
456 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700457 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300458};
459
Yang Zhang01e439b2013-04-11 19:25:12 +0800460#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800461#define POSTED_INTR_SN 1
462
Yang Zhang01e439b2013-04-11 19:25:12 +0800463/* Posted-Interrupt Descriptor */
464struct pi_desc {
465 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800466 union {
467 struct {
468 /* bit 256 - Outstanding Notification */
469 u16 on : 1,
470 /* bit 257 - Suppress Notification */
471 sn : 1,
472 /* bit 271:258 - Reserved */
473 rsvd_1 : 14;
474 /* bit 279:272 - Notification Vector */
475 u8 nv;
476 /* bit 287:280 - Reserved */
477 u8 rsvd_2;
478 /* bit 319:288 - Notification Destination */
479 u32 ndst;
480 };
481 u64 control;
482 };
483 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800484} __aligned(64);
485
Yang Zhanga20ed542013-04-11 19:25:15 +0800486static bool pi_test_and_set_on(struct pi_desc *pi_desc)
487{
488 return test_and_set_bit(POSTED_INTR_ON,
489 (unsigned long *)&pi_desc->control);
490}
491
492static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
493{
494 return test_and_clear_bit(POSTED_INTR_ON,
495 (unsigned long *)&pi_desc->control);
496}
497
498static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
499{
500 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
501}
502
Feng Wuebbfc762015-09-18 22:29:46 +0800503static inline void pi_clear_sn(struct pi_desc *pi_desc)
504{
505 return clear_bit(POSTED_INTR_SN,
506 (unsigned long *)&pi_desc->control);
507}
508
509static inline void pi_set_sn(struct pi_desc *pi_desc)
510{
511 return set_bit(POSTED_INTR_SN,
512 (unsigned long *)&pi_desc->control);
513}
514
515static inline int pi_test_on(struct pi_desc *pi_desc)
516{
517 return test_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static inline int pi_test_sn(struct pi_desc *pi_desc)
522{
523 return test_bit(POSTED_INTR_SN,
524 (unsigned long *)&pi_desc->control);
525}
526
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400527struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000528 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300529 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300530 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200531 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300532 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200533 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200534 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300535 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536 int nmsrs;
537 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800538 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400539#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300540 u64 msr_host_kernel_gs_base;
541 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400542#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200543 u32 vm_entry_controls_shadow;
544 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300545 /*
546 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
547 * non-nested (L1) guest, it always points to vmcs01. For a nested
548 * guest (L2), it points to a different VMCS.
549 */
550 struct loaded_vmcs vmcs01;
551 struct loaded_vmcs *loaded_vmcs;
552 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300553 struct msr_autoload {
554 unsigned nr;
555 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
556 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
557 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400558 struct {
559 int loaded;
560 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300561#ifdef CONFIG_X86_64
562 u16 ds_sel, es_sel;
563#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200564 int gs_ldt_reload_needed;
565 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000566 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700567 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400568 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200569 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300570 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300571 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300572 struct kvm_segment segs[8];
573 } rmode;
574 struct {
575 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300576 struct kvm_save_segment {
577 u16 selector;
578 unsigned long base;
579 u32 limit;
580 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300581 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300582 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800583 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300584 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200585
586 /* Support for vnmi-less CPUs */
587 int soft_vnmi_blocked;
588 ktime_t entry_time;
589 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800590 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800591
Yang Zhang01e439b2013-04-11 19:25:12 +0800592 /* Posted interrupt descriptor */
593 struct pi_desc pi_desc;
594
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300595 /* Support for a guest hypervisor (nested VMX) */
596 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200597
598 /* Dynamic PLE window. */
599 int ple_window;
600 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800601
602 /* Support for PML */
603#define PML_ENTITY_NUM 512
604 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800605
Yunhong Jiang64672c92016-06-13 14:19:59 -0700606 /* apic deadline value in host tsc */
607 u64 hv_deadline_tsc;
608
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800609 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800610
611 bool guest_pkru_valid;
612 u32 guest_pkru;
613 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800614
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800615 /*
616 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
617 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
618 * in msr_ia32_feature_control_valid_bits.
619 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800620 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800621 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400622};
623
Avi Kivity2fb92db2011-04-27 19:42:18 +0300624enum segment_cache_field {
625 SEG_FIELD_SEL = 0,
626 SEG_FIELD_BASE = 1,
627 SEG_FIELD_LIMIT = 2,
628 SEG_FIELD_AR = 3,
629
630 SEG_FIELD_NR = 4
631};
632
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400633static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
634{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000635 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636}
637
Feng Wuefc64402015-09-18 22:29:51 +0800638static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
639{
640 return &(to_vmx(vcpu)->pi_desc);
641}
642
Nadav Har'El22bd0352011-05-25 23:05:57 +0300643#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
644#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
645#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
646 [number##_HIGH] = VMCS12_OFFSET(name)+4
647
Abel Gordon4607c2d2013-04-18 14:35:55 +0300648
Bandan Dasfe2b2012014-04-21 15:20:14 -0400649static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300650 /*
651 * We do NOT shadow fields that are modified when L0
652 * traps and emulates any vmx instruction (e.g. VMPTRLD,
653 * VMXON...) executed by L1.
654 * For example, VM_INSTRUCTION_ERROR is read
655 * by L1 if a vmx instruction fails (part of the error path).
656 * Note the code assumes this logic. If for some reason
657 * we start shadowing these fields then we need to
658 * force a shadow sync when L0 emulates vmx instructions
659 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
660 * by nested_vmx_failValid)
661 */
662 VM_EXIT_REASON,
663 VM_EXIT_INTR_INFO,
664 VM_EXIT_INSTRUCTION_LEN,
665 IDT_VECTORING_INFO_FIELD,
666 IDT_VECTORING_ERROR_CODE,
667 VM_EXIT_INTR_ERROR_CODE,
668 EXIT_QUALIFICATION,
669 GUEST_LINEAR_ADDRESS,
670 GUEST_PHYSICAL_ADDRESS
671};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400672static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300673 ARRAY_SIZE(shadow_read_only_fields);
674
Bandan Dasfe2b2012014-04-21 15:20:14 -0400675static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800676 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300677 GUEST_RIP,
678 GUEST_RSP,
679 GUEST_CR0,
680 GUEST_CR3,
681 GUEST_CR4,
682 GUEST_INTERRUPTIBILITY_INFO,
683 GUEST_RFLAGS,
684 GUEST_CS_SELECTOR,
685 GUEST_CS_AR_BYTES,
686 GUEST_CS_LIMIT,
687 GUEST_CS_BASE,
688 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100689 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300690 CR0_GUEST_HOST_MASK,
691 CR0_READ_SHADOW,
692 CR4_READ_SHADOW,
693 TSC_OFFSET,
694 EXCEPTION_BITMAP,
695 CPU_BASED_VM_EXEC_CONTROL,
696 VM_ENTRY_EXCEPTION_ERROR_CODE,
697 VM_ENTRY_INTR_INFO_FIELD,
698 VM_ENTRY_INSTRUCTION_LEN,
699 VM_ENTRY_EXCEPTION_ERROR_CODE,
700 HOST_FS_BASE,
701 HOST_GS_BASE,
702 HOST_FS_SELECTOR,
703 HOST_GS_SELECTOR
704};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400705static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300706 ARRAY_SIZE(shadow_read_write_fields);
707
Mathias Krause772e0312012-08-30 01:30:19 +0200708static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300709 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800710 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300711 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
712 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
713 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
714 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
715 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
716 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
717 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
718 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800719 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300720 FIELD(HOST_ES_SELECTOR, host_es_selector),
721 FIELD(HOST_CS_SELECTOR, host_cs_selector),
722 FIELD(HOST_SS_SELECTOR, host_ss_selector),
723 FIELD(HOST_DS_SELECTOR, host_ds_selector),
724 FIELD(HOST_FS_SELECTOR, host_fs_selector),
725 FIELD(HOST_GS_SELECTOR, host_gs_selector),
726 FIELD(HOST_TR_SELECTOR, host_tr_selector),
727 FIELD64(IO_BITMAP_A, io_bitmap_a),
728 FIELD64(IO_BITMAP_B, io_bitmap_b),
729 FIELD64(MSR_BITMAP, msr_bitmap),
730 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
731 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
732 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
733 FIELD64(TSC_OFFSET, tsc_offset),
734 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
735 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800736 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800738 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
739 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
740 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
741 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800742 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300743 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
744 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
745 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
746 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
747 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
748 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
749 FIELD64(GUEST_PDPTR0, guest_pdptr0),
750 FIELD64(GUEST_PDPTR1, guest_pdptr1),
751 FIELD64(GUEST_PDPTR2, guest_pdptr2),
752 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100753 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300754 FIELD64(HOST_IA32_PAT, host_ia32_pat),
755 FIELD64(HOST_IA32_EFER, host_ia32_efer),
756 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
757 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
758 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
759 FIELD(EXCEPTION_BITMAP, exception_bitmap),
760 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
761 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
762 FIELD(CR3_TARGET_COUNT, cr3_target_count),
763 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
764 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
765 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
766 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
767 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
768 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
769 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
770 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
771 FIELD(TPR_THRESHOLD, tpr_threshold),
772 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
773 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
774 FIELD(VM_EXIT_REASON, vm_exit_reason),
775 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
776 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
777 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
778 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
779 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
780 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
781 FIELD(GUEST_ES_LIMIT, guest_es_limit),
782 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
783 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
784 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
785 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
786 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
787 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
788 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
789 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
790 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
791 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
792 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
793 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
794 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
795 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
796 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
797 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
798 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
799 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
800 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
801 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
802 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100803 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300804 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
805 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
806 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
807 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
808 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
809 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
810 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
811 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
812 FIELD(EXIT_QUALIFICATION, exit_qualification),
813 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
814 FIELD(GUEST_CR0, guest_cr0),
815 FIELD(GUEST_CR3, guest_cr3),
816 FIELD(GUEST_CR4, guest_cr4),
817 FIELD(GUEST_ES_BASE, guest_es_base),
818 FIELD(GUEST_CS_BASE, guest_cs_base),
819 FIELD(GUEST_SS_BASE, guest_ss_base),
820 FIELD(GUEST_DS_BASE, guest_ds_base),
821 FIELD(GUEST_FS_BASE, guest_fs_base),
822 FIELD(GUEST_GS_BASE, guest_gs_base),
823 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
824 FIELD(GUEST_TR_BASE, guest_tr_base),
825 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
826 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
827 FIELD(GUEST_DR7, guest_dr7),
828 FIELD(GUEST_RSP, guest_rsp),
829 FIELD(GUEST_RIP, guest_rip),
830 FIELD(GUEST_RFLAGS, guest_rflags),
831 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
832 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
833 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
834 FIELD(HOST_CR0, host_cr0),
835 FIELD(HOST_CR3, host_cr3),
836 FIELD(HOST_CR4, host_cr4),
837 FIELD(HOST_FS_BASE, host_fs_base),
838 FIELD(HOST_GS_BASE, host_gs_base),
839 FIELD(HOST_TR_BASE, host_tr_base),
840 FIELD(HOST_GDTR_BASE, host_gdtr_base),
841 FIELD(HOST_IDTR_BASE, host_idtr_base),
842 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
843 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
844 FIELD(HOST_RSP, host_rsp),
845 FIELD(HOST_RIP, host_rip),
846};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300847
848static inline short vmcs_field_to_offset(unsigned long field)
849{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100850 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
851
852 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
853 vmcs_field_to_offset_table[field] == 0)
854 return -ENOENT;
855
Nadav Har'El22bd0352011-05-25 23:05:57 +0300856 return vmcs_field_to_offset_table[field];
857}
858
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300859static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
860{
861 return to_vmx(vcpu)->nested.current_vmcs12;
862}
863
864static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
865{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200866 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800867 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300868 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800869
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300870 return page;
871}
872
873static void nested_release_page(struct page *page)
874{
875 kvm_release_page_dirty(page);
876}
877
878static void nested_release_page_clean(struct page *page)
879{
880 kvm_release_page_clean(page);
881}
882
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300883static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800884static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800885static void kvm_cpu_vmxon(u64 addr);
886static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800887static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200888static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300889static void vmx_set_segment(struct kvm_vcpu *vcpu,
890 struct kvm_segment *var, int seg);
891static void vmx_get_segment(struct kvm_vcpu *vcpu,
892 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200893static bool guest_state_valid(struct kvm_vcpu *vcpu);
894static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300895static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300896static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800897static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300898
Avi Kivity6aa8b732006-12-10 02:21:36 -0800899static DEFINE_PER_CPU(struct vmcs *, vmxarea);
900static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300901/*
902 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
903 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
904 */
905static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300906static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907
Feng Wubf9f6ac2015-09-18 22:29:55 +0800908/*
909 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
910 * can find which vCPU should be waken up.
911 */
912static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
913static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
914
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200915static unsigned long *vmx_io_bitmap_a;
916static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200917static unsigned long *vmx_msr_bitmap_legacy;
918static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800919static unsigned long *vmx_msr_bitmap_legacy_x2apic;
920static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800921static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300922static unsigned long *vmx_vmread_bitmap;
923static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300924
Avi Kivity110312c2010-12-21 12:54:20 +0200925static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200926static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200927
Sheng Yang2384d2b2008-01-17 15:14:33 +0800928static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
929static DEFINE_SPINLOCK(vmx_vpid_lock);
930
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300931static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800932 int size;
933 int order;
934 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300935 u32 pin_based_exec_ctrl;
936 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800937 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300938 u32 vmexit_ctrl;
939 u32 vmentry_ctrl;
940} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941
Hannes Ederefff9e52008-11-28 17:02:06 +0100942static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800943 u32 ept;
944 u32 vpid;
945} vmx_capability;
946
Avi Kivity6aa8b732006-12-10 02:21:36 -0800947#define VMX_SEGMENT_FIELD(seg) \
948 [VCPU_SREG_##seg] = { \
949 .selector = GUEST_##seg##_SELECTOR, \
950 .base = GUEST_##seg##_BASE, \
951 .limit = GUEST_##seg##_LIMIT, \
952 .ar_bytes = GUEST_##seg##_AR_BYTES, \
953 }
954
Mathias Krause772e0312012-08-30 01:30:19 +0200955static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956 unsigned selector;
957 unsigned base;
958 unsigned limit;
959 unsigned ar_bytes;
960} kvm_vmx_segment_fields[] = {
961 VMX_SEGMENT_FIELD(CS),
962 VMX_SEGMENT_FIELD(DS),
963 VMX_SEGMENT_FIELD(ES),
964 VMX_SEGMENT_FIELD(FS),
965 VMX_SEGMENT_FIELD(GS),
966 VMX_SEGMENT_FIELD(SS),
967 VMX_SEGMENT_FIELD(TR),
968 VMX_SEGMENT_FIELD(LDTR),
969};
970
Avi Kivity26bb0982009-09-07 11:14:12 +0300971static u64 host_efer;
972
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300973static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
974
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300975/*
Brian Gerst8c065852010-07-17 09:03:26 -0400976 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300977 * away by decrementing the array size.
978 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800980#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300981 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800982#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400983 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985
Jan Kiszka5bb16012016-02-09 20:14:21 +0100986static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987{
988 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
989 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100990 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
991}
992
Jan Kiszka6f054852016-02-09 20:15:18 +0100993static inline bool is_debug(u32 intr_info)
994{
995 return is_exception_n(intr_info, DB_VECTOR);
996}
997
998static inline bool is_breakpoint(u32 intr_info)
999{
1000 return is_exception_n(intr_info, BP_VECTOR);
1001}
1002
Jan Kiszka5bb16012016-02-09 20:14:21 +01001003static inline bool is_page_fault(u32 intr_info)
1004{
1005 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006}
1007
Gui Jianfeng31299942010-03-15 17:29:09 +08001008static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001009{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001010 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001011}
1012
Gui Jianfeng31299942010-03-15 17:29:09 +08001013static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001014{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001015 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001016}
1017
Gui Jianfeng31299942010-03-15 17:29:09 +08001018static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001019{
1020 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1021 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1022}
1023
Gui Jianfeng31299942010-03-15 17:29:09 +08001024static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001025{
1026 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1027 INTR_INFO_VALID_MASK)) ==
1028 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1029}
1030
Gui Jianfeng31299942010-03-15 17:29:09 +08001031static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001032{
Sheng Yang04547152009-04-01 15:52:31 +08001033 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001034}
1035
Gui Jianfeng31299942010-03-15 17:29:09 +08001036static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001037{
Sheng Yang04547152009-04-01 15:52:31 +08001038 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001039}
1040
Paolo Bonzini35754c92015-07-29 12:05:37 +02001041static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001042{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001043 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001044}
1045
Gui Jianfeng31299942010-03-15 17:29:09 +08001046static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001047{
Sheng Yang04547152009-04-01 15:52:31 +08001048 return vmcs_config.cpu_based_exec_ctrl &
1049 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001050}
1051
Avi Kivity774ead32007-12-26 13:57:04 +02001052static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001053{
Sheng Yang04547152009-04-01 15:52:31 +08001054 return vmcs_config.cpu_based_2nd_exec_ctrl &
1055 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1056}
1057
Yang Zhang8d146952013-01-25 10:18:50 +08001058static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1059{
1060 return vmcs_config.cpu_based_2nd_exec_ctrl &
1061 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1062}
1063
Yang Zhang83d4c282013-01-25 10:18:49 +08001064static inline bool cpu_has_vmx_apic_register_virt(void)
1065{
1066 return vmcs_config.cpu_based_2nd_exec_ctrl &
1067 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1068}
1069
Yang Zhangc7c9c562013-01-25 10:18:51 +08001070static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1071{
1072 return vmcs_config.cpu_based_2nd_exec_ctrl &
1073 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1074}
1075
Yunhong Jiang64672c92016-06-13 14:19:59 -07001076/*
1077 * Comment's format: document - errata name - stepping - processor name.
1078 * Refer from
1079 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1080 */
1081static u32 vmx_preemption_cpu_tfms[] = {
1082/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10830x000206E6,
1084/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1085/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1086/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10870x00020652,
1088/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10890x00020655,
1090/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1091/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1092/*
1093 * 320767.pdf - AAP86 - B1 -
1094 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1095 */
10960x000106E5,
1097/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
10980x000106A0,
1099/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11000x000106A1,
1101/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11020x000106A4,
1103 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1104 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1105 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11060x000106A5,
1107};
1108
1109static inline bool cpu_has_broken_vmx_preemption_timer(void)
1110{
1111 u32 eax = cpuid_eax(0x00000001), i;
1112
1113 /* Clear the reserved bits */
1114 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001115 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001116 if (eax == vmx_preemption_cpu_tfms[i])
1117 return true;
1118
1119 return false;
1120}
1121
1122static inline bool cpu_has_vmx_preemption_timer(void)
1123{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001124 return vmcs_config.pin_based_exec_ctrl &
1125 PIN_BASED_VMX_PREEMPTION_TIMER;
1126}
1127
Yang Zhang01e439b2013-04-11 19:25:12 +08001128static inline bool cpu_has_vmx_posted_intr(void)
1129{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001130 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1131 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001132}
1133
1134static inline bool cpu_has_vmx_apicv(void)
1135{
1136 return cpu_has_vmx_apic_register_virt() &&
1137 cpu_has_vmx_virtual_intr_delivery() &&
1138 cpu_has_vmx_posted_intr();
1139}
1140
Sheng Yang04547152009-04-01 15:52:31 +08001141static inline bool cpu_has_vmx_flexpriority(void)
1142{
1143 return cpu_has_vmx_tpr_shadow() &&
1144 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001145}
1146
Marcelo Tosattie7997942009-06-11 12:07:40 -03001147static inline bool cpu_has_vmx_ept_execute_only(void)
1148{
Gui Jianfeng31299942010-03-15 17:29:09 +08001149 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001150}
1151
Marcelo Tosattie7997942009-06-11 12:07:40 -03001152static inline bool cpu_has_vmx_ept_2m_page(void)
1153{
Gui Jianfeng31299942010-03-15 17:29:09 +08001154 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001155}
1156
Sheng Yang878403b2010-01-05 19:02:29 +08001157static inline bool cpu_has_vmx_ept_1g_page(void)
1158{
Gui Jianfeng31299942010-03-15 17:29:09 +08001159 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001160}
1161
Sheng Yang4bc9b982010-06-02 14:05:24 +08001162static inline bool cpu_has_vmx_ept_4levels(void)
1163{
1164 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1165}
1166
Xudong Hao83c3a332012-05-28 19:33:35 +08001167static inline bool cpu_has_vmx_ept_ad_bits(void)
1168{
1169 return vmx_capability.ept & VMX_EPT_AD_BIT;
1170}
1171
Gui Jianfeng31299942010-03-15 17:29:09 +08001172static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001173{
Gui Jianfeng31299942010-03-15 17:29:09 +08001174 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001175}
1176
Gui Jianfeng31299942010-03-15 17:29:09 +08001177static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001178{
Gui Jianfeng31299942010-03-15 17:29:09 +08001179 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001180}
1181
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001182static inline bool cpu_has_vmx_invvpid_single(void)
1183{
1184 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1185}
1186
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001187static inline bool cpu_has_vmx_invvpid_global(void)
1188{
1189 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1190}
1191
Gui Jianfeng31299942010-03-15 17:29:09 +08001192static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001193{
Sheng Yang04547152009-04-01 15:52:31 +08001194 return vmcs_config.cpu_based_2nd_exec_ctrl &
1195 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001196}
1197
Gui Jianfeng31299942010-03-15 17:29:09 +08001198static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001199{
1200 return vmcs_config.cpu_based_2nd_exec_ctrl &
1201 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1202}
1203
Gui Jianfeng31299942010-03-15 17:29:09 +08001204static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001205{
1206 return vmcs_config.cpu_based_2nd_exec_ctrl &
1207 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1208}
1209
Paolo Bonzini35754c92015-07-29 12:05:37 +02001210static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001211{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001212 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001213}
1214
Gui Jianfeng31299942010-03-15 17:29:09 +08001215static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001216{
Sheng Yang04547152009-04-01 15:52:31 +08001217 return vmcs_config.cpu_based_2nd_exec_ctrl &
1218 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001219}
1220
Gui Jianfeng31299942010-03-15 17:29:09 +08001221static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001222{
1223 return vmcs_config.cpu_based_2nd_exec_ctrl &
1224 SECONDARY_EXEC_RDTSCP;
1225}
1226
Mao, Junjiead756a12012-07-02 01:18:48 +00001227static inline bool cpu_has_vmx_invpcid(void)
1228{
1229 return vmcs_config.cpu_based_2nd_exec_ctrl &
1230 SECONDARY_EXEC_ENABLE_INVPCID;
1231}
1232
Gui Jianfeng31299942010-03-15 17:29:09 +08001233static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001234{
1235 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1236}
1237
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001238static inline bool cpu_has_vmx_wbinvd_exit(void)
1239{
1240 return vmcs_config.cpu_based_2nd_exec_ctrl &
1241 SECONDARY_EXEC_WBINVD_EXITING;
1242}
1243
Abel Gordonabc4fc52013-04-18 14:35:25 +03001244static inline bool cpu_has_vmx_shadow_vmcs(void)
1245{
1246 u64 vmx_msr;
1247 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1248 /* check if the cpu supports writing r/o exit information fields */
1249 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1250 return false;
1251
1252 return vmcs_config.cpu_based_2nd_exec_ctrl &
1253 SECONDARY_EXEC_SHADOW_VMCS;
1254}
1255
Kai Huang843e4332015-01-28 10:54:28 +08001256static inline bool cpu_has_vmx_pml(void)
1257{
1258 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1259}
1260
Haozhong Zhang64903d62015-10-20 15:39:09 +08001261static inline bool cpu_has_vmx_tsc_scaling(void)
1262{
1263 return vmcs_config.cpu_based_2nd_exec_ctrl &
1264 SECONDARY_EXEC_TSC_SCALING;
1265}
1266
Sheng Yang04547152009-04-01 15:52:31 +08001267static inline bool report_flexpriority(void)
1268{
1269 return flexpriority_enabled;
1270}
1271
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001272static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1273{
1274 return vmcs12->cpu_based_vm_exec_control & bit;
1275}
1276
1277static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1278{
1279 return (vmcs12->cpu_based_vm_exec_control &
1280 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1281 (vmcs12->secondary_vm_exec_control & bit);
1282}
1283
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001284static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001285{
1286 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1287}
1288
Jan Kiszkaf4124502014-03-07 20:03:13 +01001289static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1290{
1291 return vmcs12->pin_based_vm_exec_control &
1292 PIN_BASED_VMX_PREEMPTION_TIMER;
1293}
1294
Nadav Har'El155a97a2013-08-05 11:07:16 +03001295static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1296{
1297 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1298}
1299
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001300static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1301{
1302 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1303 vmx_xsaves_supported();
1304}
1305
Wincy Vanf2b93282015-02-03 23:56:03 +08001306static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1307{
1308 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1309}
1310
Wanpeng Li5c614b32015-10-13 09:18:36 -07001311static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1312{
1313 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1314}
1315
Wincy Van82f0dd42015-02-03 23:57:18 +08001316static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1317{
1318 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1319}
1320
Wincy Van608406e2015-02-03 23:57:51 +08001321static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1322{
1323 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1324}
1325
Wincy Van705699a2015-02-03 23:58:17 +08001326static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1327{
1328 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1329}
1330
Nadav Har'El644d7112011-05-25 23:12:35 +03001331static inline bool is_exception(u32 intr_info)
1332{
1333 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1334 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1335}
1336
Jan Kiszka533558b2014-01-04 18:47:20 +01001337static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1338 u32 exit_intr_info,
1339 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001340static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1341 struct vmcs12 *vmcs12,
1342 u32 reason, unsigned long qualification);
1343
Rusty Russell8b9cf982007-07-30 16:31:43 +10001344static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001345{
1346 int i;
1347
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001348 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001349 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001350 return i;
1351 return -1;
1352}
1353
Sheng Yang2384d2b2008-01-17 15:14:33 +08001354static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1355{
1356 struct {
1357 u64 vpid : 16;
1358 u64 rsvd : 48;
1359 u64 gva;
1360 } operand = { vpid, 0, gva };
1361
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001362 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001363 /* CF==1 or ZF==1 --> rc = -1 */
1364 "; ja 1f ; ud2 ; 1:"
1365 : : "a"(&operand), "c"(ext) : "cc", "memory");
1366}
1367
Sheng Yang14394422008-04-28 12:24:45 +08001368static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1369{
1370 struct {
1371 u64 eptp, gpa;
1372 } operand = {eptp, gpa};
1373
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001374 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001375 /* CF==1 or ZF==1 --> rc = -1 */
1376 "; ja 1f ; ud2 ; 1:\n"
1377 : : "a" (&operand), "c" (ext) : "cc", "memory");
1378}
1379
Avi Kivity26bb0982009-09-07 11:14:12 +03001380static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001381{
1382 int i;
1383
Rusty Russell8b9cf982007-07-30 16:31:43 +10001384 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001385 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001386 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001387 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001388}
1389
Avi Kivity6aa8b732006-12-10 02:21:36 -08001390static void vmcs_clear(struct vmcs *vmcs)
1391{
1392 u64 phys_addr = __pa(vmcs);
1393 u8 error;
1394
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001395 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001396 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397 : "cc", "memory");
1398 if (error)
1399 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1400 vmcs, phys_addr);
1401}
1402
Nadav Har'Eld462b812011-05-24 15:26:10 +03001403static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1404{
1405 vmcs_clear(loaded_vmcs->vmcs);
1406 loaded_vmcs->cpu = -1;
1407 loaded_vmcs->launched = 0;
1408}
1409
Dongxiao Xu7725b892010-05-11 18:29:38 +08001410static void vmcs_load(struct vmcs *vmcs)
1411{
1412 u64 phys_addr = __pa(vmcs);
1413 u8 error;
1414
1415 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001416 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001417 : "cc", "memory");
1418 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001419 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001420 vmcs, phys_addr);
1421}
1422
Dave Young2965faa2015-09-09 15:38:55 -07001423#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001424/*
1425 * This bitmap is used to indicate whether the vmclear
1426 * operation is enabled on all cpus. All disabled by
1427 * default.
1428 */
1429static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1430
1431static inline void crash_enable_local_vmclear(int cpu)
1432{
1433 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1434}
1435
1436static inline void crash_disable_local_vmclear(int cpu)
1437{
1438 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1439}
1440
1441static inline int crash_local_vmclear_enabled(int cpu)
1442{
1443 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1444}
1445
1446static void crash_vmclear_local_loaded_vmcss(void)
1447{
1448 int cpu = raw_smp_processor_id();
1449 struct loaded_vmcs *v;
1450
1451 if (!crash_local_vmclear_enabled(cpu))
1452 return;
1453
1454 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1455 loaded_vmcss_on_cpu_link)
1456 vmcs_clear(v->vmcs);
1457}
1458#else
1459static inline void crash_enable_local_vmclear(int cpu) { }
1460static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001461#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001462
Nadav Har'Eld462b812011-05-24 15:26:10 +03001463static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001464{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001465 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001466 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001467
Nadav Har'Eld462b812011-05-24 15:26:10 +03001468 if (loaded_vmcs->cpu != cpu)
1469 return; /* vcpu migration can race with cpu offline */
1470 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001472 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001473 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001474
1475 /*
1476 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1477 * is before setting loaded_vmcs->vcpu to -1 which is done in
1478 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1479 * then adds the vmcs into percpu list before it is deleted.
1480 */
1481 smp_wmb();
1482
Nadav Har'Eld462b812011-05-24 15:26:10 +03001483 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001484 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001485}
1486
Nadav Har'Eld462b812011-05-24 15:26:10 +03001487static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001488{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001489 int cpu = loaded_vmcs->cpu;
1490
1491 if (cpu != -1)
1492 smp_call_function_single(cpu,
1493 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001494}
1495
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001496static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001497{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001498 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001499 return;
1500
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001501 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001502 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001503}
1504
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001505static inline void vpid_sync_vcpu_global(void)
1506{
1507 if (cpu_has_vmx_invvpid_global())
1508 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1509}
1510
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001511static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001512{
1513 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001514 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001515 else
1516 vpid_sync_vcpu_global();
1517}
1518
Sheng Yang14394422008-04-28 12:24:45 +08001519static inline void ept_sync_global(void)
1520{
1521 if (cpu_has_vmx_invept_global())
1522 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1523}
1524
1525static inline void ept_sync_context(u64 eptp)
1526{
Avi Kivity089d0342009-03-23 18:26:32 +02001527 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001528 if (cpu_has_vmx_invept_context())
1529 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1530 else
1531 ept_sync_global();
1532 }
1533}
1534
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001535static __always_inline void vmcs_check16(unsigned long field)
1536{
1537 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1538 "16-bit accessor invalid for 64-bit field");
1539 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1540 "16-bit accessor invalid for 64-bit high field");
1541 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1542 "16-bit accessor invalid for 32-bit high field");
1543 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1544 "16-bit accessor invalid for natural width field");
1545}
1546
1547static __always_inline void vmcs_check32(unsigned long field)
1548{
1549 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1550 "32-bit accessor invalid for 16-bit field");
1551 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1552 "32-bit accessor invalid for natural width field");
1553}
1554
1555static __always_inline void vmcs_check64(unsigned long field)
1556{
1557 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1558 "64-bit accessor invalid for 16-bit field");
1559 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1560 "64-bit accessor invalid for 64-bit high field");
1561 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1562 "64-bit accessor invalid for 32-bit field");
1563 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1564 "64-bit accessor invalid for natural width field");
1565}
1566
1567static __always_inline void vmcs_checkl(unsigned long field)
1568{
1569 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1570 "Natural width accessor invalid for 16-bit field");
1571 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1572 "Natural width accessor invalid for 64-bit field");
1573 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1574 "Natural width accessor invalid for 64-bit high field");
1575 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1576 "Natural width accessor invalid for 32-bit field");
1577}
1578
1579static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001580{
Avi Kivity5e520e62011-05-15 10:13:12 -04001581 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001582
Avi Kivity5e520e62011-05-15 10:13:12 -04001583 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1584 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001585 return value;
1586}
1587
Avi Kivity96304212011-05-15 10:13:13 -04001588static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001589{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001590 vmcs_check16(field);
1591 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592}
1593
Avi Kivity96304212011-05-15 10:13:13 -04001594static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001595{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001596 vmcs_check32(field);
1597 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598}
1599
Avi Kivity96304212011-05-15 10:13:13 -04001600static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001602 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001603#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001604 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001605#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001606 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001607#endif
1608}
1609
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001610static __always_inline unsigned long vmcs_readl(unsigned long field)
1611{
1612 vmcs_checkl(field);
1613 return __vmcs_readl(field);
1614}
1615
Avi Kivitye52de1b2007-01-05 16:36:56 -08001616static noinline void vmwrite_error(unsigned long field, unsigned long value)
1617{
1618 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1619 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1620 dump_stack();
1621}
1622
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001623static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001624{
1625 u8 error;
1626
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001627 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001628 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001629 if (unlikely(error))
1630 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001631}
1632
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001633static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001634{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001635 vmcs_check16(field);
1636 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001637}
1638
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001639static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001640{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001641 vmcs_check32(field);
1642 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643}
1644
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001645static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001647 vmcs_check64(field);
1648 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001649#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001650 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001651 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652#endif
1653}
1654
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001656{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001657 vmcs_checkl(field);
1658 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001659}
1660
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001661static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001662{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1664 "vmcs_clear_bits does not support 64-bit fields");
1665 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1666}
1667
1668static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1669{
1670 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1671 "vmcs_set_bits does not support 64-bit fields");
1672 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001673}
1674
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001675static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1676{
1677 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1678}
1679
Gleb Natapov2961e8762013-11-25 15:37:13 +02001680static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1681{
1682 vmcs_write32(VM_ENTRY_CONTROLS, val);
1683 vmx->vm_entry_controls_shadow = val;
1684}
1685
1686static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1687{
1688 if (vmx->vm_entry_controls_shadow != val)
1689 vm_entry_controls_init(vmx, val);
1690}
1691
1692static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1693{
1694 return vmx->vm_entry_controls_shadow;
1695}
1696
1697
1698static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1699{
1700 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1701}
1702
1703static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1704{
1705 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1706}
1707
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001708static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1709{
1710 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1711}
1712
Gleb Natapov2961e8762013-11-25 15:37:13 +02001713static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1714{
1715 vmcs_write32(VM_EXIT_CONTROLS, val);
1716 vmx->vm_exit_controls_shadow = val;
1717}
1718
1719static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1720{
1721 if (vmx->vm_exit_controls_shadow != val)
1722 vm_exit_controls_init(vmx, val);
1723}
1724
1725static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1726{
1727 return vmx->vm_exit_controls_shadow;
1728}
1729
1730
1731static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1732{
1733 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1734}
1735
1736static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1737{
1738 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1739}
1740
Avi Kivity2fb92db2011-04-27 19:42:18 +03001741static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1742{
1743 vmx->segment_cache.bitmask = 0;
1744}
1745
1746static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1747 unsigned field)
1748{
1749 bool ret;
1750 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1751
1752 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1753 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1754 vmx->segment_cache.bitmask = 0;
1755 }
1756 ret = vmx->segment_cache.bitmask & mask;
1757 vmx->segment_cache.bitmask |= mask;
1758 return ret;
1759}
1760
1761static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1762{
1763 u16 *p = &vmx->segment_cache.seg[seg].selector;
1764
1765 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1766 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1767 return *p;
1768}
1769
1770static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1771{
1772 ulong *p = &vmx->segment_cache.seg[seg].base;
1773
1774 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1775 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1776 return *p;
1777}
1778
1779static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1780{
1781 u32 *p = &vmx->segment_cache.seg[seg].limit;
1782
1783 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1784 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1785 return *p;
1786}
1787
1788static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1789{
1790 u32 *p = &vmx->segment_cache.seg[seg].ar;
1791
1792 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1793 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1794 return *p;
1795}
1796
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001797static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1798{
1799 u32 eb;
1800
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001801 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001802 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001803 if ((vcpu->guest_debug &
1804 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1805 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1806 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001807 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001808 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001809 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001810 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001811 if (vcpu->fpu_active)
1812 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001813
1814 /* When we are running a nested L2 guest and L1 specified for it a
1815 * certain exception bitmap, we must trap the same exceptions and pass
1816 * them to L1. When running L2, we will only handle the exceptions
1817 * specified above if L1 did not want them.
1818 */
1819 if (is_guest_mode(vcpu))
1820 eb |= get_vmcs12(vcpu)->exception_bitmap;
1821
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001822 vmcs_write32(EXCEPTION_BITMAP, eb);
1823}
1824
Gleb Natapov2961e8762013-11-25 15:37:13 +02001825static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1826 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001827{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001828 vm_entry_controls_clearbit(vmx, entry);
1829 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001830}
1831
Avi Kivity61d2ef22010-04-28 16:40:38 +03001832static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1833{
1834 unsigned i;
1835 struct msr_autoload *m = &vmx->msr_autoload;
1836
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001837 switch (msr) {
1838 case MSR_EFER:
1839 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001840 clear_atomic_switch_msr_special(vmx,
1841 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001842 VM_EXIT_LOAD_IA32_EFER);
1843 return;
1844 }
1845 break;
1846 case MSR_CORE_PERF_GLOBAL_CTRL:
1847 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001848 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001849 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1850 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1851 return;
1852 }
1853 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001854 }
1855
Avi Kivity61d2ef22010-04-28 16:40:38 +03001856 for (i = 0; i < m->nr; ++i)
1857 if (m->guest[i].index == msr)
1858 break;
1859
1860 if (i == m->nr)
1861 return;
1862 --m->nr;
1863 m->guest[i] = m->guest[m->nr];
1864 m->host[i] = m->host[m->nr];
1865 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1866 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1867}
1868
Gleb Natapov2961e8762013-11-25 15:37:13 +02001869static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1870 unsigned long entry, unsigned long exit,
1871 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1872 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001873{
1874 vmcs_write64(guest_val_vmcs, guest_val);
1875 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001876 vm_entry_controls_setbit(vmx, entry);
1877 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001878}
1879
Avi Kivity61d2ef22010-04-28 16:40:38 +03001880static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1881 u64 guest_val, u64 host_val)
1882{
1883 unsigned i;
1884 struct msr_autoload *m = &vmx->msr_autoload;
1885
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001886 switch (msr) {
1887 case MSR_EFER:
1888 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001889 add_atomic_switch_msr_special(vmx,
1890 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001891 VM_EXIT_LOAD_IA32_EFER,
1892 GUEST_IA32_EFER,
1893 HOST_IA32_EFER,
1894 guest_val, host_val);
1895 return;
1896 }
1897 break;
1898 case MSR_CORE_PERF_GLOBAL_CTRL:
1899 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001900 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001901 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1902 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1903 GUEST_IA32_PERF_GLOBAL_CTRL,
1904 HOST_IA32_PERF_GLOBAL_CTRL,
1905 guest_val, host_val);
1906 return;
1907 }
1908 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001909 case MSR_IA32_PEBS_ENABLE:
1910 /* PEBS needs a quiescent period after being disabled (to write
1911 * a record). Disabling PEBS through VMX MSR swapping doesn't
1912 * provide that period, so a CPU could write host's record into
1913 * guest's memory.
1914 */
1915 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001916 }
1917
Avi Kivity61d2ef22010-04-28 16:40:38 +03001918 for (i = 0; i < m->nr; ++i)
1919 if (m->guest[i].index == msr)
1920 break;
1921
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001922 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001923 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001924 "Can't add msr %x\n", msr);
1925 return;
1926 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001927 ++m->nr;
1928 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1929 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1930 }
1931
1932 m->guest[i].index = msr;
1933 m->guest[i].value = guest_val;
1934 m->host[i].index = msr;
1935 m->host[i].value = host_val;
1936}
1937
Avi Kivity33ed6322007-05-02 16:54:03 +03001938static void reload_tss(void)
1939{
Avi Kivity33ed6322007-05-02 16:54:03 +03001940 /*
1941 * VT restores TR but not its size. Useless.
1942 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001943 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001944 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001945
Avi Kivityd3591922010-07-26 18:32:39 +03001946 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001947 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1948 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001949}
1950
Avi Kivity92c0d902009-10-29 11:00:16 +02001951static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001952{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001953 u64 guest_efer = vmx->vcpu.arch.efer;
1954 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001955
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001956 if (!enable_ept) {
1957 /*
1958 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1959 * host CPUID is more efficient than testing guest CPUID
1960 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1961 */
1962 if (boot_cpu_has(X86_FEATURE_SMEP))
1963 guest_efer |= EFER_NX;
1964 else if (!(guest_efer & EFER_NX))
1965 ignore_bits |= EFER_NX;
1966 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001967
Avi Kivity51c6cf62007-08-29 03:48:05 +03001968 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001969 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001970 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001971 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001972#ifdef CONFIG_X86_64
1973 ignore_bits |= EFER_LMA | EFER_LME;
1974 /* SCE is meaningful only in long mode on Intel */
1975 if (guest_efer & EFER_LMA)
1976 ignore_bits &= ~(u64)EFER_SCE;
1977#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001978
1979 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001980
1981 /*
1982 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1983 * On CPUs that support "load IA32_EFER", always switch EFER
1984 * atomically, since it's faster than switching it manually.
1985 */
1986 if (cpu_has_load_ia32_efer ||
1987 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001988 if (!(guest_efer & EFER_LMA))
1989 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001990 if (guest_efer != host_efer)
1991 add_atomic_switch_msr(vmx, MSR_EFER,
1992 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001993 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001994 } else {
1995 guest_efer &= ~ignore_bits;
1996 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001997
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001998 vmx->guest_msrs[efer_offset].data = guest_efer;
1999 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2000
2001 return true;
2002 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002003}
2004
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002005static unsigned long segment_base(u16 selector)
2006{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002007 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002008 struct desc_struct *d;
2009 unsigned long table_base;
2010 unsigned long v;
2011
2012 if (!(selector & ~3))
2013 return 0;
2014
Avi Kivityd3591922010-07-26 18:32:39 +03002015 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002016
2017 if (selector & 4) { /* from ldt */
2018 u16 ldt_selector = kvm_read_ldt();
2019
2020 if (!(ldt_selector & ~3))
2021 return 0;
2022
2023 table_base = segment_base(ldt_selector);
2024 }
2025 d = (struct desc_struct *)(table_base + (selector & ~7));
2026 v = get_desc_base(d);
2027#ifdef CONFIG_X86_64
2028 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2029 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2030#endif
2031 return v;
2032}
2033
2034static inline unsigned long kvm_read_tr_base(void)
2035{
2036 u16 tr;
2037 asm("str %0" : "=g"(tr));
2038 return segment_base(tr);
2039}
2040
Avi Kivity04d2cc72007-09-10 18:10:54 +03002041static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002042{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002043 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002044 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002045
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002046 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002047 return;
2048
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002049 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002050 /*
2051 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2052 * allow segment selectors with cpl > 0 or ti == 1.
2053 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002054 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002055 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002056 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002057 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002058 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002059 vmx->host_state.fs_reload_needed = 0;
2060 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002061 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002062 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002063 }
Avi Kivity9581d442010-10-19 16:46:55 +02002064 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002065 if (!(vmx->host_state.gs_sel & 7))
2066 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002067 else {
2068 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002069 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002070 }
2071
2072#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002073 savesegment(ds, vmx->host_state.ds_sel);
2074 savesegment(es, vmx->host_state.es_sel);
2075#endif
2076
2077#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002078 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2079 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2080#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002081 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2082 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002083#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002084
2085#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002086 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2087 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002088 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002089#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002090 if (boot_cpu_has(X86_FEATURE_MPX))
2091 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002092 for (i = 0; i < vmx->save_nmsrs; ++i)
2093 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002094 vmx->guest_msrs[i].data,
2095 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002096}
2097
Avi Kivitya9b21b62008-06-24 11:48:49 +03002098static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002099{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002100 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002101 return;
2102
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002103 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002104 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002105#ifdef CONFIG_X86_64
2106 if (is_long_mode(&vmx->vcpu))
2107 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2108#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002109 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002110 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002111#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002112 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002113#else
2114 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002115#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002116 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002117 if (vmx->host_state.fs_reload_needed)
2118 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002119#ifdef CONFIG_X86_64
2120 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2121 loadsegment(ds, vmx->host_state.ds_sel);
2122 loadsegment(es, vmx->host_state.es_sel);
2123 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002124#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002125 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002126#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002127 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002128#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002129 if (vmx->host_state.msr_host_bndcfgs)
2130 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002131 /*
2132 * If the FPU is not active (through the host task or
2133 * the guest vcpu), then restore the cr0.TS bit.
2134 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002135 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002136 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002137 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002138}
2139
Avi Kivitya9b21b62008-06-24 11:48:49 +03002140static void vmx_load_host_state(struct vcpu_vmx *vmx)
2141{
2142 preempt_disable();
2143 __vmx_load_host_state(vmx);
2144 preempt_enable();
2145}
2146
Feng Wu28b835d2015-09-18 22:29:54 +08002147static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2148{
2149 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2150 struct pi_desc old, new;
2151 unsigned int dest;
2152
2153 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2154 !irq_remapping_cap(IRQ_POSTING_CAP))
2155 return;
2156
2157 do {
2158 old.control = new.control = pi_desc->control;
2159
2160 /*
2161 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2162 * are two possible cases:
2163 * 1. After running 'pre_block', context switch
2164 * happened. For this case, 'sn' was set in
2165 * vmx_vcpu_put(), so we need to clear it here.
2166 * 2. After running 'pre_block', we were blocked,
2167 * and woken up by some other guy. For this case,
2168 * we don't need to do anything, 'pi_post_block'
2169 * will do everything for us. However, we cannot
2170 * check whether it is case #1 or case #2 here
2171 * (maybe, not needed), so we also clear sn here,
2172 * I think it is not a big deal.
2173 */
2174 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2175 if (vcpu->cpu != cpu) {
2176 dest = cpu_physical_id(cpu);
2177
2178 if (x2apic_enabled())
2179 new.ndst = dest;
2180 else
2181 new.ndst = (dest << 8) & 0xFF00;
2182 }
2183
2184 /* set 'NV' to 'notification vector' */
2185 new.nv = POSTED_INTR_VECTOR;
2186 }
2187
2188 /* Allow posting non-urgent interrupts */
2189 new.sn = 0;
2190 } while (cmpxchg(&pi_desc->control, old.control,
2191 new.control) != old.control);
2192}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002193
Avi Kivity6aa8b732006-12-10 02:21:36 -08002194/*
2195 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2196 * vcpu mutex is already taken.
2197 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002198static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002199{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002200 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002201 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002202
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002203 if (!vmm_exclusive)
2204 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002205 else if (vmx->loaded_vmcs->cpu != cpu)
2206 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207
Nadav Har'Eld462b812011-05-24 15:26:10 +03002208 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2209 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2210 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002211 }
2212
Nadav Har'Eld462b812011-05-24 15:26:10 +03002213 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002214 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002215 unsigned long sysenter_esp;
2216
Avi Kivitya8eeb042010-05-10 12:34:53 +03002217 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002218 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002219 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002220
2221 /*
2222 * Read loaded_vmcs->cpu should be before fetching
2223 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2224 * See the comments in __loaded_vmcs_clear().
2225 */
2226 smp_rmb();
2227
Nadav Har'Eld462b812011-05-24 15:26:10 +03002228 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2229 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002230 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002231 local_irq_enable();
2232
Avi Kivity6aa8b732006-12-10 02:21:36 -08002233 /*
2234 * Linux uses per-cpu TSS and GDT, so set these when switching
2235 * processors.
2236 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002237 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002238 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239
2240 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2241 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002242
Nadav Har'Eld462b812011-05-24 15:26:10 +03002243 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244 }
Feng Wu28b835d2015-09-18 22:29:54 +08002245
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002246 /* Setup TSC multiplier */
2247 if (kvm_has_tsc_control &&
2248 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2249 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2250 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2251 }
2252
Feng Wu28b835d2015-09-18 22:29:54 +08002253 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002254 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002255}
2256
2257static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2258{
2259 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2260
2261 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2262 !irq_remapping_cap(IRQ_POSTING_CAP))
2263 return;
2264
2265 /* Set SN when the vCPU is preempted */
2266 if (vcpu->preempted)
2267 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002268}
2269
2270static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2271{
Feng Wu28b835d2015-09-18 22:29:54 +08002272 vmx_vcpu_pi_put(vcpu);
2273
Avi Kivitya9b21b62008-06-24 11:48:49 +03002274 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002275 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002276 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2277 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002278 kvm_cpu_vmxoff();
2279 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002280}
2281
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002282static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2283{
Avi Kivity81231c62010-01-24 16:26:40 +02002284 ulong cr0;
2285
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002286 if (vcpu->fpu_active)
2287 return;
2288 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002289 cr0 = vmcs_readl(GUEST_CR0);
2290 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2291 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2292 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002293 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002294 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002295 if (is_guest_mode(vcpu))
2296 vcpu->arch.cr0_guest_owned_bits &=
2297 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002298 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002299}
2300
Avi Kivityedcafe32009-12-30 18:07:40 +02002301static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2302
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002303/*
2304 * Return the cr0 value that a nested guest would read. This is a combination
2305 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2306 * its hypervisor (cr0_read_shadow).
2307 */
2308static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2309{
2310 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2311 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2312}
2313static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2314{
2315 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2316 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2317}
2318
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002319static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2320{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002321 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2322 * set this *before* calling this function.
2323 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002324 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002325 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002326 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002327 vcpu->arch.cr0_guest_owned_bits = 0;
2328 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002329 if (is_guest_mode(vcpu)) {
2330 /*
2331 * L1's specified read shadow might not contain the TS bit,
2332 * so now that we turned on shadowing of this bit, we need to
2333 * set this bit of the shadow. Like in nested_vmx_run we need
2334 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2335 * up-to-date here because we just decached cr0.TS (and we'll
2336 * only update vmcs12->guest_cr0 on nested exit).
2337 */
2338 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2339 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2340 (vcpu->arch.cr0 & X86_CR0_TS);
2341 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2342 } else
2343 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002344}
2345
Avi Kivity6aa8b732006-12-10 02:21:36 -08002346static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2347{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002348 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002349
Avi Kivity6de12732011-03-07 12:51:22 +02002350 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2351 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2352 rflags = vmcs_readl(GUEST_RFLAGS);
2353 if (to_vmx(vcpu)->rmode.vm86_active) {
2354 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2355 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2356 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2357 }
2358 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002359 }
Avi Kivity6de12732011-03-07 12:51:22 +02002360 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002361}
2362
2363static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2364{
Avi Kivity6de12732011-03-07 12:51:22 +02002365 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2366 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002367 if (to_vmx(vcpu)->rmode.vm86_active) {
2368 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002369 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002370 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002371 vmcs_writel(GUEST_RFLAGS, rflags);
2372}
2373
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002374static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2375{
2376 return to_vmx(vcpu)->guest_pkru;
2377}
2378
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002379static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002380{
2381 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2382 int ret = 0;
2383
2384 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002385 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002386 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002387 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002388
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002389 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002390}
2391
2392static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2393{
2394 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2395 u32 interruptibility = interruptibility_old;
2396
2397 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2398
Jan Kiszka48005f62010-02-19 19:38:07 +01002399 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002400 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002401 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002402 interruptibility |= GUEST_INTR_STATE_STI;
2403
2404 if ((interruptibility != interruptibility_old))
2405 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2406}
2407
Avi Kivity6aa8b732006-12-10 02:21:36 -08002408static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2409{
2410 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002411
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002412 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002414 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002415
Glauber Costa2809f5d2009-05-12 16:21:05 -04002416 /* skipping an emulated instruction also counts */
2417 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002418}
2419
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002420/*
2421 * KVM wants to inject page-faults which it got to the guest. This function
2422 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002423 */
Gleb Natapove011c662013-09-25 12:51:35 +03002424static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002425{
2426 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2427
Gleb Natapove011c662013-09-25 12:51:35 +03002428 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002429 return 0;
2430
Jan Kiszka533558b2014-01-04 18:47:20 +01002431 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2432 vmcs_read32(VM_EXIT_INTR_INFO),
2433 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002434 return 1;
2435}
2436
Avi Kivity298101d2007-11-25 13:41:11 +02002437static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002438 bool has_error_code, u32 error_code,
2439 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002440{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002441 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002442 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002443
Gleb Natapove011c662013-09-25 12:51:35 +03002444 if (!reinject && is_guest_mode(vcpu) &&
2445 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002446 return;
2447
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002448 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002449 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002450 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2451 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002452
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002453 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002454 int inc_eip = 0;
2455 if (kvm_exception_is_soft(nr))
2456 inc_eip = vcpu->arch.event_exit_inst_len;
2457 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002458 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002459 return;
2460 }
2461
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002462 if (kvm_exception_is_soft(nr)) {
2463 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2464 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002465 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2466 } else
2467 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2468
2469 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002470}
2471
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002472static bool vmx_rdtscp_supported(void)
2473{
2474 return cpu_has_vmx_rdtscp();
2475}
2476
Mao, Junjiead756a12012-07-02 01:18:48 +00002477static bool vmx_invpcid_supported(void)
2478{
2479 return cpu_has_vmx_invpcid() && enable_ept;
2480}
2481
Avi Kivity6aa8b732006-12-10 02:21:36 -08002482/*
Eddie Donga75beee2007-05-17 18:55:15 +03002483 * Swap MSR entry in host/guest MSR entry array.
2484 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002485static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002486{
Avi Kivity26bb0982009-09-07 11:14:12 +03002487 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002488
2489 tmp = vmx->guest_msrs[to];
2490 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2491 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002492}
2493
Yang Zhang8d146952013-01-25 10:18:50 +08002494static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2495{
2496 unsigned long *msr_bitmap;
2497
Wincy Van670125b2015-03-04 14:31:56 +08002498 if (is_guest_mode(vcpu))
2499 msr_bitmap = vmx_msr_bitmap_nested;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002500 else if (cpu_has_secondary_exec_ctrls() &&
2501 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2502 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Yang Zhang8d146952013-01-25 10:18:50 +08002503 if (is_long_mode(vcpu))
2504 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2505 else
2506 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2507 } else {
2508 if (is_long_mode(vcpu))
2509 msr_bitmap = vmx_msr_bitmap_longmode;
2510 else
2511 msr_bitmap = vmx_msr_bitmap_legacy;
2512 }
2513
2514 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2515}
2516
Eddie Donga75beee2007-05-17 18:55:15 +03002517/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002518 * Set up the vmcs to automatically save and restore system
2519 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2520 * mode, as fiddling with msrs is very expensive.
2521 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002522static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002523{
Avi Kivity26bb0982009-09-07 11:14:12 +03002524 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002525
Eddie Donga75beee2007-05-17 18:55:15 +03002526 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002527#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002528 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002529 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002530 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002531 move_msr_up(vmx, index, save_nmsrs++);
2532 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002533 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002534 move_msr_up(vmx, index, save_nmsrs++);
2535 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002536 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002537 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002538 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002539 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002540 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002541 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002542 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002543 * if efer.sce is enabled.
2544 */
Brian Gerst8c065852010-07-17 09:03:26 -04002545 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002546 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002547 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002548 }
Eddie Donga75beee2007-05-17 18:55:15 +03002549#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002550 index = __find_msr_index(vmx, MSR_EFER);
2551 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002552 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002553
Avi Kivity26bb0982009-09-07 11:14:12 +03002554 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002555
Yang Zhang8d146952013-01-25 10:18:50 +08002556 if (cpu_has_vmx_msr_bitmap())
2557 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002558}
2559
2560/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002561 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002562 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2563 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002564 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002565static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002566{
2567 u64 host_tsc, tsc_offset;
2568
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002569 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002570 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002571 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002572}
2573
2574/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002575 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2576 * counter, even if a nested guest (L2) is currently running.
2577 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002578static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002579{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002580 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002581
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002582 tsc_offset = is_guest_mode(vcpu) ?
2583 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2584 vmcs_read64(TSC_OFFSET);
2585 return host_tsc + tsc_offset;
2586}
2587
Will Auldba904632012-11-29 12:42:50 -08002588static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2589{
2590 return vmcs_read64(TSC_OFFSET);
2591}
2592
Joerg Roedel4051b182011-03-25 09:44:49 +01002593/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002594 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002595 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002596static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002598 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002599 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002600 * We're here if L1 chose not to trap WRMSR to TSC. According
2601 * to the spec, this should set L1's TSC; The offset that L1
2602 * set for L2 remains unchanged, and still needs to be added
2603 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002604 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002605 struct vmcs12 *vmcs12;
2606 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2607 /* recalculate vmcs02.TSC_OFFSET: */
2608 vmcs12 = get_vmcs12(vcpu);
2609 vmcs_write64(TSC_OFFSET, offset +
2610 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2611 vmcs12->tsc_offset : 0));
2612 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002613 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2614 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002615 vmcs_write64(TSC_OFFSET, offset);
2616 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617}
2618
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002619static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002620{
2621 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002622
Zachary Amsdene48672f2010-08-19 22:07:23 -10002623 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002624 if (is_guest_mode(vcpu)) {
2625 /* Even when running L2, the adjustment needs to apply to L1 */
2626 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002627 } else
2628 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2629 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002630}
2631
Nadav Har'El801d3422011-05-25 23:02:23 +03002632static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2633{
2634 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2635 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2636}
2637
2638/*
2639 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2640 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2641 * all guests if the "nested" module option is off, and can also be disabled
2642 * for a single guest by disabling its VMX cpuid bit.
2643 */
2644static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2645{
2646 return nested && guest_cpuid_has_vmx(vcpu);
2647}
2648
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002650 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2651 * returned for the various VMX controls MSRs when nested VMX is enabled.
2652 * The same values should also be used to verify that vmcs12 control fields are
2653 * valid during nested entry from L1 to L2.
2654 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2655 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2656 * bit in the high half is on if the corresponding bit in the control field
2657 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002658 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002659static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002660{
2661 /*
2662 * Note that as a general rule, the high half of the MSRs (bits in
2663 * the control fields which may be 1) should be initialized by the
2664 * intersection of the underlying hardware's MSR (i.e., features which
2665 * can be supported) and the list of features we want to expose -
2666 * because they are known to be properly supported in our code.
2667 * Also, usually, the low half of the MSRs (bits which must be 1) can
2668 * be set to 0, meaning that L1 may turn off any of these bits. The
2669 * reason is that if one of these bits is necessary, it will appear
2670 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2671 * fields of vmcs01 and vmcs02, will turn these bits off - and
2672 * nested_vmx_exit_handled() will not pass related exits to L1.
2673 * These rules have exceptions below.
2674 */
2675
2676 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002677 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002678 vmx->nested.nested_vmx_pinbased_ctls_low,
2679 vmx->nested.nested_vmx_pinbased_ctls_high);
2680 vmx->nested.nested_vmx_pinbased_ctls_low |=
2681 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2682 vmx->nested.nested_vmx_pinbased_ctls_high &=
2683 PIN_BASED_EXT_INTR_MASK |
2684 PIN_BASED_NMI_EXITING |
2685 PIN_BASED_VIRTUAL_NMIS;
2686 vmx->nested.nested_vmx_pinbased_ctls_high |=
2687 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002688 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002689 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002690 vmx->nested.nested_vmx_pinbased_ctls_high |=
2691 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002692
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002693 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002694 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002695 vmx->nested.nested_vmx_exit_ctls_low,
2696 vmx->nested.nested_vmx_exit_ctls_high);
2697 vmx->nested.nested_vmx_exit_ctls_low =
2698 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002699
Wincy Vanb9c237b2015-02-03 23:56:30 +08002700 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002701#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002702 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002703#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002704 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002705 vmx->nested.nested_vmx_exit_ctls_high |=
2706 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002707 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002708 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2709
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002710 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002711 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002712
Jan Kiszka2996fca2014-06-16 13:59:43 +02002713 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002714 vmx->nested.nested_vmx_true_exit_ctls_low =
2715 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002716 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2717
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002718 /* entry controls */
2719 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002720 vmx->nested.nested_vmx_entry_ctls_low,
2721 vmx->nested.nested_vmx_entry_ctls_high);
2722 vmx->nested.nested_vmx_entry_ctls_low =
2723 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2724 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002725#ifdef CONFIG_X86_64
2726 VM_ENTRY_IA32E_MODE |
2727#endif
2728 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002729 vmx->nested.nested_vmx_entry_ctls_high |=
2730 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002731 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002732 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002733
Jan Kiszka2996fca2014-06-16 13:59:43 +02002734 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002735 vmx->nested.nested_vmx_true_entry_ctls_low =
2736 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002737 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2738
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739 /* cpu-based controls */
2740 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002741 vmx->nested.nested_vmx_procbased_ctls_low,
2742 vmx->nested.nested_vmx_procbased_ctls_high);
2743 vmx->nested.nested_vmx_procbased_ctls_low =
2744 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2745 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002746 CPU_BASED_VIRTUAL_INTR_PENDING |
2747 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002748 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2749 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2750 CPU_BASED_CR3_STORE_EXITING |
2751#ifdef CONFIG_X86_64
2752 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2753#endif
2754 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002755 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2756 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2757 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2758 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002759 /*
2760 * We can allow some features even when not supported by the
2761 * hardware. For example, L1 can specify an MSR bitmap - and we
2762 * can use it to avoid exits to L1 - even when L0 runs L2
2763 * without MSR bitmaps.
2764 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002765 vmx->nested.nested_vmx_procbased_ctls_high |=
2766 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002767 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002768
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002769 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002770 vmx->nested.nested_vmx_true_procbased_ctls_low =
2771 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002772 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2773
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002774 /* secondary cpu-based controls */
2775 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002776 vmx->nested.nested_vmx_secondary_ctls_low,
2777 vmx->nested.nested_vmx_secondary_ctls_high);
2778 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2779 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002780 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002781 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002782 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002783 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002784 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002785 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002786 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002787 SECONDARY_EXEC_XSAVES |
2788 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002789
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002790 if (enable_ept) {
2791 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002792 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002793 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002794 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002795 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2796 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002797 if (cpu_has_vmx_ept_execute_only())
2798 vmx->nested.nested_vmx_ept_caps |=
2799 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002800 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002801 /*
Bandan Das4b855072014-04-19 18:17:44 -04002802 * For nested guests, we don't do anything specific
2803 * for single context invalidation. Hence, only advertise
2804 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002805 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002806 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002807 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002809
Paolo Bonzinief697a72016-03-18 16:58:38 +01002810 /*
2811 * Old versions of KVM use the single-context version without
2812 * checking for support, so declare that it is supported even
2813 * though it is treated as global context. The alternative is
2814 * not failing the single-context invvpid, and it is worse.
2815 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002816 if (enable_vpid)
2817 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002818 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002819 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2820 else
2821 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002822
Radim Krčmář0790ec12015-03-17 14:02:32 +01002823 if (enable_unrestricted_guest)
2824 vmx->nested.nested_vmx_secondary_ctls_high |=
2825 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2826
Jan Kiszkac18911a2013-03-13 16:06:41 +01002827 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002828 rdmsr(MSR_IA32_VMX_MISC,
2829 vmx->nested.nested_vmx_misc_low,
2830 vmx->nested.nested_vmx_misc_high);
2831 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2832 vmx->nested.nested_vmx_misc_low |=
2833 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002834 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002835 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002836}
2837
2838static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2839{
2840 /*
2841 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2842 */
2843 return ((control & high) | low) == control;
2844}
2845
2846static inline u64 vmx_control_msr(u32 low, u32 high)
2847{
2848 return low | ((u64)high << 32);
2849}
2850
Jan Kiszkacae50132014-01-04 18:47:22 +01002851/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002852static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2853{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002854 struct vcpu_vmx *vmx = to_vmx(vcpu);
2855
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002856 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002857 case MSR_IA32_VMX_BASIC:
2858 /*
2859 * This MSR reports some information about VMX support. We
2860 * should return information about the VMX we emulate for the
2861 * guest, and the VMCS structure we give it - not about the
2862 * VMX support of the underlying hardware.
2863 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002864 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002865 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2866 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2867 break;
2868 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2869 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002870 *pdata = vmx_control_msr(
2871 vmx->nested.nested_vmx_pinbased_ctls_low,
2872 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002873 break;
2874 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002875 *pdata = vmx_control_msr(
2876 vmx->nested.nested_vmx_true_procbased_ctls_low,
2877 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002878 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002879 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002880 *pdata = vmx_control_msr(
2881 vmx->nested.nested_vmx_procbased_ctls_low,
2882 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002883 break;
2884 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002885 *pdata = vmx_control_msr(
2886 vmx->nested.nested_vmx_true_exit_ctls_low,
2887 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002888 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002889 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002890 *pdata = vmx_control_msr(
2891 vmx->nested.nested_vmx_exit_ctls_low,
2892 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002893 break;
2894 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002895 *pdata = vmx_control_msr(
2896 vmx->nested.nested_vmx_true_entry_ctls_low,
2897 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002898 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002899 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002900 *pdata = vmx_control_msr(
2901 vmx->nested.nested_vmx_entry_ctls_low,
2902 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002903 break;
2904 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002905 *pdata = vmx_control_msr(
2906 vmx->nested.nested_vmx_misc_low,
2907 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002908 break;
2909 /*
2910 * These MSRs specify bits which the guest must keep fixed (on or off)
2911 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2912 * We picked the standard core2 setting.
2913 */
2914#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2915#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2916 case MSR_IA32_VMX_CR0_FIXED0:
2917 *pdata = VMXON_CR0_ALWAYSON;
2918 break;
2919 case MSR_IA32_VMX_CR0_FIXED1:
2920 *pdata = -1ULL;
2921 break;
2922 case MSR_IA32_VMX_CR4_FIXED0:
2923 *pdata = VMXON_CR4_ALWAYSON;
2924 break;
2925 case MSR_IA32_VMX_CR4_FIXED1:
2926 *pdata = -1ULL;
2927 break;
2928 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002929 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002930 break;
2931 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002932 *pdata = vmx_control_msr(
2933 vmx->nested.nested_vmx_secondary_ctls_low,
2934 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002935 break;
2936 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002937 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002938 *pdata = vmx->nested.nested_vmx_ept_caps |
2939 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002940 break;
2941 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002942 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002943 }
2944
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002945 return 0;
2946}
2947
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002948static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2949 uint64_t val)
2950{
2951 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2952
2953 return !(val & ~valid_bits);
2954}
2955
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002956/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002957 * Reads an msr value (of 'msr_index') into 'pdata'.
2958 * Returns 0 on success, non-0 otherwise.
2959 * Assumes vcpu_load() was already called.
2960 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002961static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002962{
Avi Kivity26bb0982009-09-07 11:14:12 +03002963 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002965 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002966#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002968 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 break;
2970 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002971 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002973 case MSR_KERNEL_GS_BASE:
2974 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002975 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002976 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002977#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002979 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302980 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002981 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002982 break;
2983 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002984 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985 break;
2986 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002987 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988 break;
2989 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002990 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002992 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002993 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002994 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002995 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002996 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002997 case MSR_IA32_MCG_EXT_CTL:
2998 if (!msr_info->host_initiated &&
2999 !(to_vmx(vcpu)->msr_ia32_feature_control &
3000 FEATURE_CONTROL_LMCE))
3001 return 1;
3002 msr_info->data = vcpu->arch.mcg_ext_ctl;
3003 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003004 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003005 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003006 break;
3007 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3008 if (!nested_vmx_allowed(vcpu))
3009 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003010 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003011 case MSR_IA32_XSS:
3012 if (!vmx_xsaves_supported())
3013 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003014 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003015 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003016 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003017 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003018 return 1;
3019 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003021 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003022 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003023 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003024 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003026 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 }
3028
Avi Kivity6aa8b732006-12-10 02:21:36 -08003029 return 0;
3030}
3031
Jan Kiszkacae50132014-01-04 18:47:22 +01003032static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3033
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034/*
3035 * Writes msr value into into the appropriate "register".
3036 * Returns 0 on success, non-0 otherwise.
3037 * Assumes vcpu_load() was already called.
3038 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003039static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003041 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003042 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003043 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003044 u32 msr_index = msr_info->index;
3045 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003046
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003048 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003049 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003050 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003051#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003053 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 vmcs_writel(GUEST_FS_BASE, data);
3055 break;
3056 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003057 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003058 vmcs_writel(GUEST_GS_BASE, data);
3059 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003060 case MSR_KERNEL_GS_BASE:
3061 vmx_load_host_state(vmx);
3062 vmx->msr_guest_kernel_gs_base = data;
3063 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003064#endif
3065 case MSR_IA32_SYSENTER_CS:
3066 vmcs_write32(GUEST_SYSENTER_CS, data);
3067 break;
3068 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003069 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070 break;
3071 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003072 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003074 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003075 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003076 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003077 vmcs_write64(GUEST_BNDCFGS, data);
3078 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303079 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003080 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003081 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003082 case MSR_IA32_CR_PAT:
3083 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003084 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3085 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003086 vmcs_write64(GUEST_IA32_PAT, data);
3087 vcpu->arch.pat = data;
3088 break;
3089 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003090 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003091 break;
Will Auldba904632012-11-29 12:42:50 -08003092 case MSR_IA32_TSC_ADJUST:
3093 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003094 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003095 case MSR_IA32_MCG_EXT_CTL:
3096 if ((!msr_info->host_initiated &&
3097 !(to_vmx(vcpu)->msr_ia32_feature_control &
3098 FEATURE_CONTROL_LMCE)) ||
3099 (data & ~MCG_EXT_CTL_LMCE_EN))
3100 return 1;
3101 vcpu->arch.mcg_ext_ctl = data;
3102 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003103 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003104 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003105 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003106 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3107 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003108 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003109 if (msr_info->host_initiated && data == 0)
3110 vmx_leave_nested(vcpu);
3111 break;
3112 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3113 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003114 case MSR_IA32_XSS:
3115 if (!vmx_xsaves_supported())
3116 return 1;
3117 /*
3118 * The only supported bit as of Skylake is bit 8, but
3119 * it is not supported on KVM.
3120 */
3121 if (data != 0)
3122 return 1;
3123 vcpu->arch.ia32_xss = data;
3124 if (vcpu->arch.ia32_xss != host_xss)
3125 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3126 vcpu->arch.ia32_xss, host_xss);
3127 else
3128 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3129 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003130 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003131 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003132 return 1;
3133 /* Check reserved bit, higher 32 bits should be zero */
3134 if ((data >> 32) != 0)
3135 return 1;
3136 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003138 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003139 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003140 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003141 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003142 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3143 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003144 ret = kvm_set_shared_msr(msr->index, msr->data,
3145 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003146 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003147 if (ret)
3148 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003149 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003150 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003151 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003152 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003153 }
3154
Eddie Dong2cc51562007-05-21 07:28:09 +03003155 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003156}
3157
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003158static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003160 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3161 switch (reg) {
3162 case VCPU_REGS_RSP:
3163 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3164 break;
3165 case VCPU_REGS_RIP:
3166 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3167 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003168 case VCPU_EXREG_PDPTR:
3169 if (enable_ept)
3170 ept_save_pdptrs(vcpu);
3171 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003172 default:
3173 break;
3174 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175}
3176
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177static __init int cpu_has_kvm_support(void)
3178{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003179 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180}
3181
3182static __init int vmx_disabled_by_bios(void)
3183{
3184 u64 msr;
3185
3186 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003187 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003188 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003189 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3190 && tboot_enabled())
3191 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003192 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003193 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003194 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003195 && !tboot_enabled()) {
3196 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003197 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003198 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003199 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003200 /* launched w/o TXT and VMX disabled */
3201 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3202 && !tboot_enabled())
3203 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003204 }
3205
3206 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207}
3208
Dongxiao Xu7725b892010-05-11 18:29:38 +08003209static void kvm_cpu_vmxon(u64 addr)
3210{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003211 intel_pt_handle_vmx(1);
3212
Dongxiao Xu7725b892010-05-11 18:29:38 +08003213 asm volatile (ASM_VMX_VMXON_RAX
3214 : : "a"(&addr), "m"(addr)
3215 : "memory", "cc");
3216}
3217
Radim Krčmář13a34e02014-08-28 15:13:03 +02003218static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219{
3220 int cpu = raw_smp_processor_id();
3221 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003222 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003224 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003225 return -EBUSY;
3226
Nadav Har'Eld462b812011-05-24 15:26:10 +03003227 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003228 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3229 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003230
3231 /*
3232 * Now we can enable the vmclear operation in kdump
3233 * since the loaded_vmcss_on_cpu list on this cpu
3234 * has been initialized.
3235 *
3236 * Though the cpu is not in VMX operation now, there
3237 * is no problem to enable the vmclear operation
3238 * for the loaded_vmcss_on_cpu list is empty!
3239 */
3240 crash_enable_local_vmclear(cpu);
3241
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003243
3244 test_bits = FEATURE_CONTROL_LOCKED;
3245 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3246 if (tboot_enabled())
3247 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3248
3249 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003251 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3252 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003253 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003254
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003255 if (vmm_exclusive) {
3256 kvm_cpu_vmxon(phys_addr);
3257 ept_sync_global();
3258 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003259
Christoph Lameter89cbc762014-08-17 12:30:40 -05003260 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003261
Alexander Graf10474ae2009-09-15 11:37:46 +02003262 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263}
3264
Nadav Har'Eld462b812011-05-24 15:26:10 +03003265static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003266{
3267 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003268 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003269
Nadav Har'Eld462b812011-05-24 15:26:10 +03003270 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3271 loaded_vmcss_on_cpu_link)
3272 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003273}
3274
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003275
3276/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3277 * tricks.
3278 */
3279static void kvm_cpu_vmxoff(void)
3280{
3281 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003282
3283 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003284}
3285
Radim Krčmář13a34e02014-08-28 15:13:03 +02003286static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003287{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003288 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003289 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003290 kvm_cpu_vmxoff();
3291 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003292 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293}
3294
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003295static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003296 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297{
3298 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003299 u32 ctl = ctl_min | ctl_opt;
3300
3301 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3302
3303 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3304 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3305
3306 /* Ensure minimum (required) set of control bits are supported. */
3307 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003308 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003309
3310 *result = ctl;
3311 return 0;
3312}
3313
Avi Kivity110312c2010-12-21 12:54:20 +02003314static __init bool allow_1_setting(u32 msr, u32 ctl)
3315{
3316 u32 vmx_msr_low, vmx_msr_high;
3317
3318 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3319 return vmx_msr_high & ctl;
3320}
3321
Yang, Sheng002c7f72007-07-31 14:23:01 +03003322static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003323{
3324 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003325 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003326 u32 _pin_based_exec_control = 0;
3327 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003328 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003329 u32 _vmexit_control = 0;
3330 u32 _vmentry_control = 0;
3331
Raghavendra K T10166742012-02-07 23:19:20 +05303332 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003333#ifdef CONFIG_X86_64
3334 CPU_BASED_CR8_LOAD_EXITING |
3335 CPU_BASED_CR8_STORE_EXITING |
3336#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003337 CPU_BASED_CR3_LOAD_EXITING |
3338 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003339 CPU_BASED_USE_IO_BITMAPS |
3340 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003341 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003342 CPU_BASED_MWAIT_EXITING |
3343 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003344 CPU_BASED_INVLPG_EXITING |
3345 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003346
Sheng Yangf78e0e22007-10-29 09:40:42 +08003347 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003348 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003349 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003350 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3351 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003352 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003353#ifdef CONFIG_X86_64
3354 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3355 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3356 ~CPU_BASED_CR8_STORE_EXITING;
3357#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003358 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003359 min2 = 0;
3360 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003361 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003362 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003363 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003364 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003365 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003366 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003367 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003368 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003369 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003370 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003371 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003372 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003373 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003374 SECONDARY_EXEC_PCOMMIT |
3375 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003376 if (adjust_vmx_controls(min2, opt2,
3377 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003378 &_cpu_based_2nd_exec_control) < 0)
3379 return -EIO;
3380 }
3381#ifndef CONFIG_X86_64
3382 if (!(_cpu_based_2nd_exec_control &
3383 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3384 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3385#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003386
3387 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3388 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003389 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003390 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3391 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003392
Sheng Yangd56f5462008-04-25 10:13:16 +08003393 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003394 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3395 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003396 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3397 CPU_BASED_CR3_STORE_EXITING |
3398 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003399 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3400 vmx_capability.ept, vmx_capability.vpid);
3401 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003402
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003403 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003404#ifdef CONFIG_X86_64
3405 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3406#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003407 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003408 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003409 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3410 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003411 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003412
Yang Zhang01e439b2013-04-11 19:25:12 +08003413 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003414 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3415 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003416 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3417 &_pin_based_exec_control) < 0)
3418 return -EIO;
3419
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003420 if (cpu_has_broken_vmx_preemption_timer())
3421 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003422 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003423 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003424 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3425
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003426 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003427 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003428 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3429 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003430 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003431
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003432 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003433
3434 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3435 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003436 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003437
3438#ifdef CONFIG_X86_64
3439 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3440 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003441 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003442#endif
3443
3444 /* Require Write-Back (WB) memory type for VMCS accesses. */
3445 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003446 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003447
Yang, Sheng002c7f72007-07-31 14:23:01 +03003448 vmcs_conf->size = vmx_msr_high & 0x1fff;
3449 vmcs_conf->order = get_order(vmcs_config.size);
3450 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003451
Yang, Sheng002c7f72007-07-31 14:23:01 +03003452 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3453 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003454 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003455 vmcs_conf->vmexit_ctrl = _vmexit_control;
3456 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003457
Avi Kivity110312c2010-12-21 12:54:20 +02003458 cpu_has_load_ia32_efer =
3459 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3460 VM_ENTRY_LOAD_IA32_EFER)
3461 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3462 VM_EXIT_LOAD_IA32_EFER);
3463
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003464 cpu_has_load_perf_global_ctrl =
3465 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3466 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3467 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3468 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3469
3470 /*
3471 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003472 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003473 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3474 *
3475 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3476 *
3477 * AAK155 (model 26)
3478 * AAP115 (model 30)
3479 * AAT100 (model 37)
3480 * BC86,AAY89,BD102 (model 44)
3481 * BA97 (model 46)
3482 *
3483 */
3484 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3485 switch (boot_cpu_data.x86_model) {
3486 case 26:
3487 case 30:
3488 case 37:
3489 case 44:
3490 case 46:
3491 cpu_has_load_perf_global_ctrl = false;
3492 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3493 "does not work properly. Using workaround\n");
3494 break;
3495 default:
3496 break;
3497 }
3498 }
3499
Borislav Petkov782511b2016-04-04 22:25:03 +02003500 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003501 rdmsrl(MSR_IA32_XSS, host_xss);
3502
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003503 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003504}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505
3506static struct vmcs *alloc_vmcs_cpu(int cpu)
3507{
3508 int node = cpu_to_node(cpu);
3509 struct page *pages;
3510 struct vmcs *vmcs;
3511
Vlastimil Babka96db8002015-09-08 15:03:50 -07003512 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003513 if (!pages)
3514 return NULL;
3515 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003516 memset(vmcs, 0, vmcs_config.size);
3517 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518 return vmcs;
3519}
3520
3521static struct vmcs *alloc_vmcs(void)
3522{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003523 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524}
3525
3526static void free_vmcs(struct vmcs *vmcs)
3527{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003528 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529}
3530
Nadav Har'Eld462b812011-05-24 15:26:10 +03003531/*
3532 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3533 */
3534static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3535{
3536 if (!loaded_vmcs->vmcs)
3537 return;
3538 loaded_vmcs_clear(loaded_vmcs);
3539 free_vmcs(loaded_vmcs->vmcs);
3540 loaded_vmcs->vmcs = NULL;
3541}
3542
Sam Ravnborg39959582007-06-01 00:47:13 -07003543static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003544{
3545 int cpu;
3546
Zachary Amsden3230bb42009-09-29 11:38:37 -10003547 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003548 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003549 per_cpu(vmxarea, cpu) = NULL;
3550 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003551}
3552
Bandan Dasfe2b2012014-04-21 15:20:14 -04003553static void init_vmcs_shadow_fields(void)
3554{
3555 int i, j;
3556
3557 /* No checks for read only fields yet */
3558
3559 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3560 switch (shadow_read_write_fields[i]) {
3561 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003562 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003563 continue;
3564 break;
3565 default:
3566 break;
3567 }
3568
3569 if (j < i)
3570 shadow_read_write_fields[j] =
3571 shadow_read_write_fields[i];
3572 j++;
3573 }
3574 max_shadow_read_write_fields = j;
3575
3576 /* shadowed fields guest access without vmexit */
3577 for (i = 0; i < max_shadow_read_write_fields; i++) {
3578 clear_bit(shadow_read_write_fields[i],
3579 vmx_vmwrite_bitmap);
3580 clear_bit(shadow_read_write_fields[i],
3581 vmx_vmread_bitmap);
3582 }
3583 for (i = 0; i < max_shadow_read_only_fields; i++)
3584 clear_bit(shadow_read_only_fields[i],
3585 vmx_vmread_bitmap);
3586}
3587
Avi Kivity6aa8b732006-12-10 02:21:36 -08003588static __init int alloc_kvm_area(void)
3589{
3590 int cpu;
3591
Zachary Amsden3230bb42009-09-29 11:38:37 -10003592 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003593 struct vmcs *vmcs;
3594
3595 vmcs = alloc_vmcs_cpu(cpu);
3596 if (!vmcs) {
3597 free_kvm_area();
3598 return -ENOMEM;
3599 }
3600
3601 per_cpu(vmxarea, cpu) = vmcs;
3602 }
3603 return 0;
3604}
3605
Gleb Natapov14168782013-01-21 15:36:49 +02003606static bool emulation_required(struct kvm_vcpu *vcpu)
3607{
3608 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3609}
3610
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003611static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003612 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003614 if (!emulate_invalid_guest_state) {
3615 /*
3616 * CS and SS RPL should be equal during guest entry according
3617 * to VMX spec, but in reality it is not always so. Since vcpu
3618 * is in the middle of the transition from real mode to
3619 * protected mode it is safe to assume that RPL 0 is a good
3620 * default value.
3621 */
3622 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003623 save->selector &= ~SEGMENT_RPL_MASK;
3624 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003625 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003626 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003627 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003628}
3629
3630static void enter_pmode(struct kvm_vcpu *vcpu)
3631{
3632 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003633 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634
Gleb Natapovd99e4152012-12-20 16:57:45 +02003635 /*
3636 * Update real mode segment cache. It may be not up-to-date if sement
3637 * register was written while vcpu was in a guest mode.
3638 */
3639 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3640 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3641 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3642 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3643 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3644 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3645
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003646 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003647
Avi Kivity2fb92db2011-04-27 19:42:18 +03003648 vmx_segment_cache_clear(vmx);
3649
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003650 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003651
3652 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003653 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3654 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003655 vmcs_writel(GUEST_RFLAGS, flags);
3656
Rusty Russell66aee912007-07-17 23:34:16 +10003657 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3658 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003659
3660 update_exception_bitmap(vcpu);
3661
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003662 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3663 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3664 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3665 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3666 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3667 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003668}
3669
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003670static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671{
Mathias Krause772e0312012-08-30 01:30:19 +02003672 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003673 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003674
Gleb Natapovd99e4152012-12-20 16:57:45 +02003675 var.dpl = 0x3;
3676 if (seg == VCPU_SREG_CS)
3677 var.type = 0x3;
3678
3679 if (!emulate_invalid_guest_state) {
3680 var.selector = var.base >> 4;
3681 var.base = var.base & 0xffff0;
3682 var.limit = 0xffff;
3683 var.g = 0;
3684 var.db = 0;
3685 var.present = 1;
3686 var.s = 1;
3687 var.l = 0;
3688 var.unusable = 0;
3689 var.type = 0x3;
3690 var.avl = 0;
3691 if (save->base & 0xf)
3692 printk_once(KERN_WARNING "kvm: segment base is not "
3693 "paragraph aligned when entering "
3694 "protected mode (seg=%d)", seg);
3695 }
3696
3697 vmcs_write16(sf->selector, var.selector);
3698 vmcs_write32(sf->base, var.base);
3699 vmcs_write32(sf->limit, var.limit);
3700 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003701}
3702
3703static void enter_rmode(struct kvm_vcpu *vcpu)
3704{
3705 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003706 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003707
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003708 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3709 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3710 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3711 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3712 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003713 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3714 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003715
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003716 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003717
Gleb Natapov776e58e2011-03-13 12:34:27 +02003718 /*
3719 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003720 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003721 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003722 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003723 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3724 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003725
Avi Kivity2fb92db2011-04-27 19:42:18 +03003726 vmx_segment_cache_clear(vmx);
3727
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003728 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003730 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3731
3732 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003733 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003734
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003735 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736
3737 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003738 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739 update_exception_bitmap(vcpu);
3740
Gleb Natapovd99e4152012-12-20 16:57:45 +02003741 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3742 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3743 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3744 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3745 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3746 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003747
Eddie Dong8668a3c2007-10-10 14:26:45 +08003748 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003749}
3750
Amit Shah401d10d2009-02-20 22:53:37 +05303751static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3752{
3753 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003754 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3755
3756 if (!msr)
3757 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303758
Avi Kivity44ea2b12009-09-06 15:55:37 +03003759 /*
3760 * Force kernel_gs_base reloading before EFER changes, as control
3761 * of this msr depends on is_long_mode().
3762 */
3763 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003764 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303765 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003766 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303767 msr->data = efer;
3768 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003769 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303770
3771 msr->data = efer & ~EFER_LME;
3772 }
3773 setup_msrs(vmx);
3774}
3775
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003776#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003777
3778static void enter_lmode(struct kvm_vcpu *vcpu)
3779{
3780 u32 guest_tr_ar;
3781
Avi Kivity2fb92db2011-04-27 19:42:18 +03003782 vmx_segment_cache_clear(to_vmx(vcpu));
3783
Avi Kivity6aa8b732006-12-10 02:21:36 -08003784 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003785 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003786 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3787 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003789 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3790 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003791 }
Avi Kivityda38f432010-07-06 11:30:49 +03003792 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003793}
3794
3795static void exit_lmode(struct kvm_vcpu *vcpu)
3796{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003797 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003798 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799}
3800
3801#endif
3802
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003803static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003804{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003805 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003806 if (enable_ept) {
3807 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3808 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003809 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003810 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003811}
3812
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003813static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3814{
3815 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3816}
3817
Avi Kivitye8467fd2009-12-29 18:43:06 +02003818static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3819{
3820 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3821
3822 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3823 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3824}
3825
Avi Kivityaff48ba2010-12-05 18:56:11 +02003826static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3827{
3828 if (enable_ept && is_paging(vcpu))
3829 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3830 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3831}
3832
Anthony Liguori25c4c272007-04-27 09:29:21 +03003833static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003834{
Avi Kivityfc78f512009-12-07 12:16:48 +02003835 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3836
3837 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3838 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003839}
3840
Sheng Yang14394422008-04-28 12:24:45 +08003841static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3842{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003843 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3844
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003845 if (!test_bit(VCPU_EXREG_PDPTR,
3846 (unsigned long *)&vcpu->arch.regs_dirty))
3847 return;
3848
Sheng Yang14394422008-04-28 12:24:45 +08003849 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003850 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3851 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3852 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3853 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003854 }
3855}
3856
Avi Kivity8f5d5492009-05-31 18:41:29 +03003857static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3858{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003859 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3860
Avi Kivity8f5d5492009-05-31 18:41:29 +03003861 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003862 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3863 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3864 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3865 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003866 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003867
3868 __set_bit(VCPU_EXREG_PDPTR,
3869 (unsigned long *)&vcpu->arch.regs_avail);
3870 __set_bit(VCPU_EXREG_PDPTR,
3871 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003872}
3873
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003874static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003875
3876static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3877 unsigned long cr0,
3878 struct kvm_vcpu *vcpu)
3879{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003880 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3881 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003882 if (!(cr0 & X86_CR0_PG)) {
3883 /* From paging/starting to nonpaging */
3884 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003885 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003886 (CPU_BASED_CR3_LOAD_EXITING |
3887 CPU_BASED_CR3_STORE_EXITING));
3888 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003889 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003890 } else if (!is_paging(vcpu)) {
3891 /* From nonpaging to paging */
3892 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003893 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003894 ~(CPU_BASED_CR3_LOAD_EXITING |
3895 CPU_BASED_CR3_STORE_EXITING));
3896 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003897 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003898 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003899
3900 if (!(cr0 & X86_CR0_WP))
3901 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003902}
3903
Avi Kivity6aa8b732006-12-10 02:21:36 -08003904static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3905{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003906 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003907 unsigned long hw_cr0;
3908
Gleb Natapov50378782013-02-04 16:00:28 +02003909 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003910 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003911 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003912 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003913 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003914
Gleb Natapov218e7632013-01-21 15:36:45 +02003915 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3916 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003917
Gleb Natapov218e7632013-01-21 15:36:45 +02003918 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3919 enter_rmode(vcpu);
3920 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003921
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003922#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003923 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003924 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003926 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003927 exit_lmode(vcpu);
3928 }
3929#endif
3930
Avi Kivity089d0342009-03-23 18:26:32 +02003931 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003932 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3933
Avi Kivity02daab22009-12-30 12:40:26 +02003934 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003935 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003936
Avi Kivity6aa8b732006-12-10 02:21:36 -08003937 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003938 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003939 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003940
3941 /* depends on vcpu->arch.cr0 to be set to a new value */
3942 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943}
3944
Sheng Yang14394422008-04-28 12:24:45 +08003945static u64 construct_eptp(unsigned long root_hpa)
3946{
3947 u64 eptp;
3948
3949 /* TODO write the value reading from MSR */
3950 eptp = VMX_EPT_DEFAULT_MT |
3951 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003952 if (enable_ept_ad_bits)
3953 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003954 eptp |= (root_hpa & PAGE_MASK);
3955
3956 return eptp;
3957}
3958
Avi Kivity6aa8b732006-12-10 02:21:36 -08003959static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3960{
Sheng Yang14394422008-04-28 12:24:45 +08003961 unsigned long guest_cr3;
3962 u64 eptp;
3963
3964 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003965 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003966 eptp = construct_eptp(cr3);
3967 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003968 if (is_paging(vcpu) || is_guest_mode(vcpu))
3969 guest_cr3 = kvm_read_cr3(vcpu);
3970 else
3971 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003972 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003973 }
3974
Sheng Yang2384d2b2008-01-17 15:14:33 +08003975 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003976 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003977}
3978
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003979static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003980{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003981 /*
3982 * Pass through host's Machine Check Enable value to hw_cr4, which
3983 * is in force while we are in guest mode. Do not let guests control
3984 * this bit, even if host CR4.MCE == 0.
3985 */
3986 unsigned long hw_cr4 =
3987 (cr4_read_shadow() & X86_CR4_MCE) |
3988 (cr4 & ~X86_CR4_MCE) |
3989 (to_vmx(vcpu)->rmode.vm86_active ?
3990 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003991
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003992 if (cr4 & X86_CR4_VMXE) {
3993 /*
3994 * To use VMXON (and later other VMX instructions), a guest
3995 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3996 * So basically the check on whether to allow nested VMX
3997 * is here.
3998 */
3999 if (!nested_vmx_allowed(vcpu))
4000 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004001 }
4002 if (to_vmx(vcpu)->nested.vmxon &&
4003 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004004 return 1;
4005
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004006 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004007 if (enable_ept) {
4008 if (!is_paging(vcpu)) {
4009 hw_cr4 &= ~X86_CR4_PAE;
4010 hw_cr4 |= X86_CR4_PSE;
4011 } else if (!(cr4 & X86_CR4_PAE)) {
4012 hw_cr4 &= ~X86_CR4_PAE;
4013 }
4014 }
Sheng Yang14394422008-04-28 12:24:45 +08004015
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004016 if (!enable_unrestricted_guest && !is_paging(vcpu))
4017 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004018 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4019 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4020 * to be manually disabled when guest switches to non-paging
4021 * mode.
4022 *
4023 * If !enable_unrestricted_guest, the CPU is always running
4024 * with CR0.PG=1 and CR4 needs to be modified.
4025 * If enable_unrestricted_guest, the CPU automatically
4026 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004027 */
Huaitong Handdba2622016-03-22 16:51:15 +08004028 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004029
Sheng Yang14394422008-04-28 12:24:45 +08004030 vmcs_writel(CR4_READ_SHADOW, cr4);
4031 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004032 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033}
4034
Avi Kivity6aa8b732006-12-10 02:21:36 -08004035static void vmx_get_segment(struct kvm_vcpu *vcpu,
4036 struct kvm_segment *var, int seg)
4037{
Avi Kivitya9179492011-01-03 14:28:52 +02004038 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004039 u32 ar;
4040
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004041 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004042 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004043 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004044 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004045 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004046 var->base = vmx_read_guest_seg_base(vmx, seg);
4047 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4048 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004049 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004050 var->base = vmx_read_guest_seg_base(vmx, seg);
4051 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4052 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4053 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004054 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004055 var->type = ar & 15;
4056 var->s = (ar >> 4) & 1;
4057 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004058 /*
4059 * Some userspaces do not preserve unusable property. Since usable
4060 * segment has to be present according to VMX spec we can use present
4061 * property to amend userspace bug by making unusable segment always
4062 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4063 * segment as unusable.
4064 */
4065 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004066 var->avl = (ar >> 12) & 1;
4067 var->l = (ar >> 13) & 1;
4068 var->db = (ar >> 14) & 1;
4069 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004070}
4071
Avi Kivitya9179492011-01-03 14:28:52 +02004072static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4073{
Avi Kivitya9179492011-01-03 14:28:52 +02004074 struct kvm_segment s;
4075
4076 if (to_vmx(vcpu)->rmode.vm86_active) {
4077 vmx_get_segment(vcpu, &s, seg);
4078 return s.base;
4079 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004080 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004081}
4082
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004083static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004084{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004085 struct vcpu_vmx *vmx = to_vmx(vcpu);
4086
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004087 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004088 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004089 else {
4090 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004091 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004092 }
Avi Kivity69c73022011-03-07 15:26:44 +02004093}
4094
Avi Kivity653e3102007-05-07 10:55:37 +03004095static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004096{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097 u32 ar;
4098
Avi Kivityf0495f92012-06-07 17:06:10 +03004099 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004100 ar = 1 << 16;
4101 else {
4102 ar = var->type & 15;
4103 ar |= (var->s & 1) << 4;
4104 ar |= (var->dpl & 3) << 5;
4105 ar |= (var->present & 1) << 7;
4106 ar |= (var->avl & 1) << 12;
4107 ar |= (var->l & 1) << 13;
4108 ar |= (var->db & 1) << 14;
4109 ar |= (var->g & 1) << 15;
4110 }
Avi Kivity653e3102007-05-07 10:55:37 +03004111
4112 return ar;
4113}
4114
4115static void vmx_set_segment(struct kvm_vcpu *vcpu,
4116 struct kvm_segment *var, int seg)
4117{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004118 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004119 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004120
Avi Kivity2fb92db2011-04-27 19:42:18 +03004121 vmx_segment_cache_clear(vmx);
4122
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004123 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4124 vmx->rmode.segs[seg] = *var;
4125 if (seg == VCPU_SREG_TR)
4126 vmcs_write16(sf->selector, var->selector);
4127 else if (var->s)
4128 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004129 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004130 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004131
Avi Kivity653e3102007-05-07 10:55:37 +03004132 vmcs_writel(sf->base, var->base);
4133 vmcs_write32(sf->limit, var->limit);
4134 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004135
4136 /*
4137 * Fix the "Accessed" bit in AR field of segment registers for older
4138 * qemu binaries.
4139 * IA32 arch specifies that at the time of processor reset the
4140 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004141 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004142 * state vmexit when "unrestricted guest" mode is turned on.
4143 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4144 * tree. Newer qemu binaries with that qemu fix would not need this
4145 * kvm hack.
4146 */
4147 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004148 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004149
Gleb Natapovf924d662012-12-12 19:10:55 +02004150 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004151
4152out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004153 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004154}
4155
Avi Kivity6aa8b732006-12-10 02:21:36 -08004156static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4157{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004158 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004159
4160 *db = (ar >> 14) & 1;
4161 *l = (ar >> 13) & 1;
4162}
4163
Gleb Natapov89a27f42010-02-16 10:51:48 +02004164static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004166 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4167 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004168}
4169
Gleb Natapov89a27f42010-02-16 10:51:48 +02004170static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004171{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004172 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4173 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004174}
4175
Gleb Natapov89a27f42010-02-16 10:51:48 +02004176static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004178 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4179 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180}
4181
Gleb Natapov89a27f42010-02-16 10:51:48 +02004182static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004183{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004184 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4185 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186}
4187
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004188static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4189{
4190 struct kvm_segment var;
4191 u32 ar;
4192
4193 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004194 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004195 if (seg == VCPU_SREG_CS)
4196 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004197 ar = vmx_segment_access_rights(&var);
4198
4199 if (var.base != (var.selector << 4))
4200 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004201 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004202 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004203 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004204 return false;
4205
4206 return true;
4207}
4208
4209static bool code_segment_valid(struct kvm_vcpu *vcpu)
4210{
4211 struct kvm_segment cs;
4212 unsigned int cs_rpl;
4213
4214 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004215 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004216
Avi Kivity1872a3f2009-01-04 23:26:52 +02004217 if (cs.unusable)
4218 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004219 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004220 return false;
4221 if (!cs.s)
4222 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004223 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004224 if (cs.dpl > cs_rpl)
4225 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004226 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004227 if (cs.dpl != cs_rpl)
4228 return false;
4229 }
4230 if (!cs.present)
4231 return false;
4232
4233 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4234 return true;
4235}
4236
4237static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4238{
4239 struct kvm_segment ss;
4240 unsigned int ss_rpl;
4241
4242 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004243 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004244
Avi Kivity1872a3f2009-01-04 23:26:52 +02004245 if (ss.unusable)
4246 return true;
4247 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004248 return false;
4249 if (!ss.s)
4250 return false;
4251 if (ss.dpl != ss_rpl) /* DPL != RPL */
4252 return false;
4253 if (!ss.present)
4254 return false;
4255
4256 return true;
4257}
4258
4259static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4260{
4261 struct kvm_segment var;
4262 unsigned int rpl;
4263
4264 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004265 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004266
Avi Kivity1872a3f2009-01-04 23:26:52 +02004267 if (var.unusable)
4268 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004269 if (!var.s)
4270 return false;
4271 if (!var.present)
4272 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004273 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004274 if (var.dpl < rpl) /* DPL < RPL */
4275 return false;
4276 }
4277
4278 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4279 * rights flags
4280 */
4281 return true;
4282}
4283
4284static bool tr_valid(struct kvm_vcpu *vcpu)
4285{
4286 struct kvm_segment tr;
4287
4288 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4289
Avi Kivity1872a3f2009-01-04 23:26:52 +02004290 if (tr.unusable)
4291 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004292 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004293 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004294 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004295 return false;
4296 if (!tr.present)
4297 return false;
4298
4299 return true;
4300}
4301
4302static bool ldtr_valid(struct kvm_vcpu *vcpu)
4303{
4304 struct kvm_segment ldtr;
4305
4306 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4307
Avi Kivity1872a3f2009-01-04 23:26:52 +02004308 if (ldtr.unusable)
4309 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004310 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004311 return false;
4312 if (ldtr.type != 2)
4313 return false;
4314 if (!ldtr.present)
4315 return false;
4316
4317 return true;
4318}
4319
4320static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4321{
4322 struct kvm_segment cs, ss;
4323
4324 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4325 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4326
Nadav Amitb32a9912015-03-29 16:33:04 +03004327 return ((cs.selector & SEGMENT_RPL_MASK) ==
4328 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004329}
4330
4331/*
4332 * Check if guest state is valid. Returns true if valid, false if
4333 * not.
4334 * We assume that registers are always usable
4335 */
4336static bool guest_state_valid(struct kvm_vcpu *vcpu)
4337{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004338 if (enable_unrestricted_guest)
4339 return true;
4340
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004341 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004342 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004343 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4344 return false;
4345 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4346 return false;
4347 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4348 return false;
4349 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4350 return false;
4351 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4352 return false;
4353 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4354 return false;
4355 } else {
4356 /* protected mode guest state checks */
4357 if (!cs_ss_rpl_check(vcpu))
4358 return false;
4359 if (!code_segment_valid(vcpu))
4360 return false;
4361 if (!stack_segment_valid(vcpu))
4362 return false;
4363 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4364 return false;
4365 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4366 return false;
4367 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4368 return false;
4369 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4370 return false;
4371 if (!tr_valid(vcpu))
4372 return false;
4373 if (!ldtr_valid(vcpu))
4374 return false;
4375 }
4376 /* TODO:
4377 * - Add checks on RIP
4378 * - Add checks on RFLAGS
4379 */
4380
4381 return true;
4382}
4383
Mike Dayd77c26f2007-10-08 09:02:08 -04004384static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004385{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004386 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004387 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004388 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004389
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004390 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004391 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004392 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4393 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004394 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004395 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004396 r = kvm_write_guest_page(kvm, fn++, &data,
4397 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004398 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004399 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004400 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4401 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004402 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004403 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4404 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004405 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004406 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004407 r = kvm_write_guest_page(kvm, fn, &data,
4408 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4409 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004410out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004411 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004412 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004413}
4414
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004415static int init_rmode_identity_map(struct kvm *kvm)
4416{
Tang Chenf51770e2014-09-16 18:41:59 +08004417 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004418 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004419 u32 tmp;
4420
Avi Kivity089d0342009-03-23 18:26:32 +02004421 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004422 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004423
4424 /* Protect kvm->arch.ept_identity_pagetable_done. */
4425 mutex_lock(&kvm->slots_lock);
4426
Tang Chenf51770e2014-09-16 18:41:59 +08004427 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004428 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004429
Sheng Yangb927a3c2009-07-21 10:42:48 +08004430 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004431
4432 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004433 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004434 goto out2;
4435
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004436 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004437 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4438 if (r < 0)
4439 goto out;
4440 /* Set up identity-mapping pagetable for EPT in real mode */
4441 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4442 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4443 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4444 r = kvm_write_guest_page(kvm, identity_map_pfn,
4445 &tmp, i * sizeof(tmp), sizeof(tmp));
4446 if (r < 0)
4447 goto out;
4448 }
4449 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004450
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004451out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004452 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004453
4454out2:
4455 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004456 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004457}
4458
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459static void seg_setup(int seg)
4460{
Mathias Krause772e0312012-08-30 01:30:19 +02004461 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004462 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004463
4464 vmcs_write16(sf->selector, 0);
4465 vmcs_writel(sf->base, 0);
4466 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004467 ar = 0x93;
4468 if (seg == VCPU_SREG_CS)
4469 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004470
4471 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004472}
4473
Sheng Yangf78e0e22007-10-29 09:40:42 +08004474static int alloc_apic_access_page(struct kvm *kvm)
4475{
Xiao Guangrong44841412012-09-07 14:14:20 +08004476 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004477 int r = 0;
4478
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004479 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004480 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004481 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004482 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4483 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004484 if (r)
4485 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004486
Tang Chen73a6d942014-09-11 13:38:00 +08004487 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004488 if (is_error_page(page)) {
4489 r = -EFAULT;
4490 goto out;
4491 }
4492
Tang Chenc24ae0d2014-09-24 15:57:58 +08004493 /*
4494 * Do not pin the page in memory, so that memory hot-unplug
4495 * is able to migrate it.
4496 */
4497 put_page(page);
4498 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004499out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004500 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004501 return r;
4502}
4503
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004504static int alloc_identity_pagetable(struct kvm *kvm)
4505{
Tang Chena255d472014-09-16 18:41:58 +08004506 /* Called with kvm->slots_lock held. */
4507
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004508 int r = 0;
4509
Tang Chena255d472014-09-16 18:41:58 +08004510 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4511
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004512 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4513 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004514
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004515 return r;
4516}
4517
Wanpeng Li991e7a02015-09-16 17:30:05 +08004518static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004519{
4520 int vpid;
4521
Avi Kivity919818a2009-03-23 18:01:29 +02004522 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004523 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004524 spin_lock(&vmx_vpid_lock);
4525 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004526 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004527 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004528 else
4529 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004530 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004531 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004532}
4533
Wanpeng Li991e7a02015-09-16 17:30:05 +08004534static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004535{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004536 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004537 return;
4538 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004539 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004540 spin_unlock(&vmx_vpid_lock);
4541}
4542
Yang Zhang8d146952013-01-25 10:18:50 +08004543#define MSR_TYPE_R 1
4544#define MSR_TYPE_W 2
4545static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4546 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004547{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004548 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004549
4550 if (!cpu_has_vmx_msr_bitmap())
4551 return;
4552
4553 /*
4554 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4555 * have the write-low and read-high bitmap offsets the wrong way round.
4556 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4557 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004558 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004559 if (type & MSR_TYPE_R)
4560 /* read-low */
4561 __clear_bit(msr, msr_bitmap + 0x000 / f);
4562
4563 if (type & MSR_TYPE_W)
4564 /* write-low */
4565 __clear_bit(msr, msr_bitmap + 0x800 / f);
4566
Sheng Yang25c5f222008-03-28 13:18:56 +08004567 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4568 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004569 if (type & MSR_TYPE_R)
4570 /* read-high */
4571 __clear_bit(msr, msr_bitmap + 0x400 / f);
4572
4573 if (type & MSR_TYPE_W)
4574 /* write-high */
4575 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4576
4577 }
4578}
4579
4580static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4581 u32 msr, int type)
4582{
4583 int f = sizeof(unsigned long);
4584
4585 if (!cpu_has_vmx_msr_bitmap())
4586 return;
4587
4588 /*
4589 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4590 * have the write-low and read-high bitmap offsets the wrong way round.
4591 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4592 */
4593 if (msr <= 0x1fff) {
4594 if (type & MSR_TYPE_R)
4595 /* read-low */
4596 __set_bit(msr, msr_bitmap + 0x000 / f);
4597
4598 if (type & MSR_TYPE_W)
4599 /* write-low */
4600 __set_bit(msr, msr_bitmap + 0x800 / f);
4601
4602 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4603 msr &= 0x1fff;
4604 if (type & MSR_TYPE_R)
4605 /* read-high */
4606 __set_bit(msr, msr_bitmap + 0x400 / f);
4607
4608 if (type & MSR_TYPE_W)
4609 /* write-high */
4610 __set_bit(msr, msr_bitmap + 0xc00 / f);
4611
Sheng Yang25c5f222008-03-28 13:18:56 +08004612 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004613}
4614
Wincy Vanf2b93282015-02-03 23:56:03 +08004615/*
4616 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4617 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4618 */
4619static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4620 unsigned long *msr_bitmap_nested,
4621 u32 msr, int type)
4622{
4623 int f = sizeof(unsigned long);
4624
4625 if (!cpu_has_vmx_msr_bitmap()) {
4626 WARN_ON(1);
4627 return;
4628 }
4629
4630 /*
4631 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4632 * have the write-low and read-high bitmap offsets the wrong way round.
4633 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4634 */
4635 if (msr <= 0x1fff) {
4636 if (type & MSR_TYPE_R &&
4637 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4638 /* read-low */
4639 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4640
4641 if (type & MSR_TYPE_W &&
4642 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4643 /* write-low */
4644 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4645
4646 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4647 msr &= 0x1fff;
4648 if (type & MSR_TYPE_R &&
4649 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4650 /* read-high */
4651 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4652
4653 if (type & MSR_TYPE_W &&
4654 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4655 /* write-high */
4656 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4657
4658 }
4659}
4660
Avi Kivity58972972009-02-24 22:26:47 +02004661static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4662{
4663 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004664 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4665 msr, MSR_TYPE_R | MSR_TYPE_W);
4666 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4667 msr, MSR_TYPE_R | MSR_TYPE_W);
4668}
4669
4670static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4671{
4672 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4673 msr, MSR_TYPE_R);
4674 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4675 msr, MSR_TYPE_R);
4676}
4677
4678static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4679{
4680 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4681 msr, MSR_TYPE_R);
4682 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4683 msr, MSR_TYPE_R);
4684}
4685
4686static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4687{
4688 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4689 msr, MSR_TYPE_W);
4690 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4691 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004692}
4693
Andrey Smetanind62caab2015-11-10 15:36:33 +03004694static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004695{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004696 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004697}
4698
Wincy Van705699a2015-02-03 23:58:17 +08004699static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4700{
4701 struct vcpu_vmx *vmx = to_vmx(vcpu);
4702 int max_irr;
4703 void *vapic_page;
4704 u16 status;
4705
4706 if (vmx->nested.pi_desc &&
4707 vmx->nested.pi_pending) {
4708 vmx->nested.pi_pending = false;
4709 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4710 return 0;
4711
4712 max_irr = find_last_bit(
4713 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4714
4715 if (max_irr == 256)
4716 return 0;
4717
4718 vapic_page = kmap(vmx->nested.virtual_apic_page);
4719 if (!vapic_page) {
4720 WARN_ON(1);
4721 return -ENOMEM;
4722 }
4723 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4724 kunmap(vmx->nested.virtual_apic_page);
4725
4726 status = vmcs_read16(GUEST_INTR_STATUS);
4727 if ((u8)max_irr > ((u8)status & 0xff)) {
4728 status &= ~0xff;
4729 status |= (u8)max_irr;
4730 vmcs_write16(GUEST_INTR_STATUS, status);
4731 }
4732 }
4733 return 0;
4734}
4735
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004736static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4737{
4738#ifdef CONFIG_SMP
4739 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004740 struct vcpu_vmx *vmx = to_vmx(vcpu);
4741
4742 /*
4743 * Currently, we don't support urgent interrupt,
4744 * all interrupts are recognized as non-urgent
4745 * interrupt, so we cannot post interrupts when
4746 * 'SN' is set.
4747 *
4748 * If the vcpu is in guest mode, it means it is
4749 * running instead of being scheduled out and
4750 * waiting in the run queue, and that's the only
4751 * case when 'SN' is set currently, warning if
4752 * 'SN' is set.
4753 */
4754 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4755
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004756 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4757 POSTED_INTR_VECTOR);
4758 return true;
4759 }
4760#endif
4761 return false;
4762}
4763
Wincy Van705699a2015-02-03 23:58:17 +08004764static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4765 int vector)
4766{
4767 struct vcpu_vmx *vmx = to_vmx(vcpu);
4768
4769 if (is_guest_mode(vcpu) &&
4770 vector == vmx->nested.posted_intr_nv) {
4771 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004772 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004773 /*
4774 * If a posted intr is not recognized by hardware,
4775 * we will accomplish it in the next vmentry.
4776 */
4777 vmx->nested.pi_pending = true;
4778 kvm_make_request(KVM_REQ_EVENT, vcpu);
4779 return 0;
4780 }
4781 return -1;
4782}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004783/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004784 * Send interrupt to vcpu via posted interrupt way.
4785 * 1. If target vcpu is running(non-root mode), send posted interrupt
4786 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4787 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4788 * interrupt from PIR in next vmentry.
4789 */
4790static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4791{
4792 struct vcpu_vmx *vmx = to_vmx(vcpu);
4793 int r;
4794
Wincy Van705699a2015-02-03 23:58:17 +08004795 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4796 if (!r)
4797 return;
4798
Yang Zhanga20ed542013-04-11 19:25:15 +08004799 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4800 return;
4801
4802 r = pi_test_and_set_on(&vmx->pi_desc);
4803 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004804 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004805 kvm_vcpu_kick(vcpu);
4806}
4807
4808static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4809{
4810 struct vcpu_vmx *vmx = to_vmx(vcpu);
4811
4812 if (!pi_test_and_clear_on(&vmx->pi_desc))
4813 return;
4814
4815 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4816}
4817
Avi Kivity6aa8b732006-12-10 02:21:36 -08004818/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004819 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4820 * will not change in the lifetime of the guest.
4821 * Note that host-state that does change is set elsewhere. E.g., host-state
4822 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4823 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004824static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004825{
4826 u32 low32, high32;
4827 unsigned long tmpl;
4828 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004829 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004830
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004831 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004832 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4833
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004834 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004835 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004836 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4837 vmx->host_state.vmcs_host_cr4 = cr4;
4838
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004839 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004840#ifdef CONFIG_X86_64
4841 /*
4842 * Load null selectors, so we can avoid reloading them in
4843 * __vmx_load_host_state(), in case userspace uses the null selectors
4844 * too (the expected case).
4845 */
4846 vmcs_write16(HOST_DS_SELECTOR, 0);
4847 vmcs_write16(HOST_ES_SELECTOR, 0);
4848#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004849 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4850 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004851#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004852 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4853 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4854
4855 native_store_idt(&dt);
4856 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004857 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004858
Avi Kivity83287ea422012-09-16 15:10:57 +03004859 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004860
4861 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4862 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4863 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4864 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4865
4866 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4867 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4868 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4869 }
4870}
4871
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004872static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4873{
4874 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4875 if (enable_ept)
4876 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004877 if (is_guest_mode(&vmx->vcpu))
4878 vmx->vcpu.arch.cr4_guest_owned_bits &=
4879 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004880 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4881}
4882
Yang Zhang01e439b2013-04-11 19:25:12 +08004883static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4884{
4885 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4886
Andrey Smetanind62caab2015-11-10 15:36:33 +03004887 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004888 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004889 /* Enable the preemption timer dynamically */
4890 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004891 return pin_based_exec_ctrl;
4892}
4893
Andrey Smetanind62caab2015-11-10 15:36:33 +03004894static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4895{
4896 struct vcpu_vmx *vmx = to_vmx(vcpu);
4897
4898 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004899 if (cpu_has_secondary_exec_ctrls()) {
4900 if (kvm_vcpu_apicv_active(vcpu))
4901 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4902 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4903 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4904 else
4905 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4906 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4907 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4908 }
4909
4910 if (cpu_has_vmx_msr_bitmap())
4911 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004912}
4913
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004914static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4915{
4916 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004917
4918 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4919 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4920
Paolo Bonzini35754c92015-07-29 12:05:37 +02004921 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004922 exec_control &= ~CPU_BASED_TPR_SHADOW;
4923#ifdef CONFIG_X86_64
4924 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4925 CPU_BASED_CR8_LOAD_EXITING;
4926#endif
4927 }
4928 if (!enable_ept)
4929 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4930 CPU_BASED_CR3_LOAD_EXITING |
4931 CPU_BASED_INVLPG_EXITING;
4932 return exec_control;
4933}
4934
4935static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4936{
4937 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004938 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004939 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4940 if (vmx->vpid == 0)
4941 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4942 if (!enable_ept) {
4943 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4944 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004945 /* Enable INVPCID for non-ept guests may cause performance regression. */
4946 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004947 }
4948 if (!enable_unrestricted_guest)
4949 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4950 if (!ple_gap)
4951 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004952 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004953 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4954 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004955 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004956 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4957 (handle_vmptrld).
4958 We can NOT enable shadow_vmcs here because we don't have yet
4959 a current VMCS12
4960 */
4961 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004962
4963 if (!enable_pml)
4964 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004965
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004966 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4967 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4968
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004969 return exec_control;
4970}
4971
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004972static void ept_set_mmio_spte_mask(void)
4973{
4974 /*
4975 * EPT Misconfigurations can be generated if the value of bits 2:0
4976 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004977 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004978 * spte.
4979 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004980 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004981}
4982
Wanpeng Lif53cd632014-12-02 19:14:58 +08004983#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004984/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004985 * Sets up the vmcs for emulated real mode.
4986 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004987static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004988{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004989#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004990 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004991#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004995 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4996 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997
Abel Gordon4607c2d2013-04-18 14:35:55 +03004998 if (enable_shadow_vmcs) {
4999 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5000 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5001 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005002 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005003 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005004
Avi Kivity6aa8b732006-12-10 02:21:36 -08005005 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5006
Avi Kivity6aa8b732006-12-10 02:21:36 -08005007 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005008 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005009 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005010
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005011 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005012
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08005013 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005014 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5015 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005016
Andrey Smetanind62caab2015-11-10 15:36:33 +03005017 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005018 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5019 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5020 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5021 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5022
5023 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005024
Li RongQing0bcf2612015-12-03 13:29:34 +08005025 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005026 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005027 }
5028
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005029 if (ple_gap) {
5030 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005031 vmx->ple_window = ple_window;
5032 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005033 }
5034
Xiao Guangrongc3707952011-07-12 03:28:04 +08005035 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5036 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005037 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5038
Avi Kivity9581d442010-10-19 16:46:55 +02005039 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5040 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005041 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005042#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005043 rdmsrl(MSR_FS_BASE, a);
5044 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5045 rdmsrl(MSR_GS_BASE, a);
5046 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5047#else
5048 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5049 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5050#endif
5051
Eddie Dong2cc51562007-05-21 07:28:09 +03005052 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5053 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005054 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005055 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005056 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005057
Radim Krčmář74545702015-04-27 15:11:25 +02005058 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5059 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005060
Paolo Bonzini03916db2014-07-24 14:21:57 +02005061 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005062 u32 index = vmx_msr_index[i];
5063 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005064 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005065
5066 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5067 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005068 if (wrmsr_safe(index, data_low, data_high) < 0)
5069 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005070 vmx->guest_msrs[j].index = i;
5071 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005072 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005073 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005074 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005075
Gleb Natapov2961e8762013-11-25 15:37:13 +02005076
5077 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005078
5079 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005080 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005081
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005082 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005083 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005084
Wanpeng Lif53cd632014-12-02 19:14:58 +08005085 if (vmx_xsaves_supported())
5086 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5087
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005088 return 0;
5089}
5090
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005091static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005092{
5093 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005094 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005095 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005096
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005097 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005098
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005099 vmx->soft_vnmi_blocked = 0;
5100
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005101 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005102 kvm_set_cr8(vcpu, 0);
5103
5104 if (!init_event) {
5105 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5106 MSR_IA32_APICBASE_ENABLE;
5107 if (kvm_vcpu_is_reset_bsp(vcpu))
5108 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5109 apic_base_msr.host_initiated = true;
5110 kvm_set_apic_base(vcpu, &apic_base_msr);
5111 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005112
Avi Kivity2fb92db2011-04-27 19:42:18 +03005113 vmx_segment_cache_clear(vmx);
5114
Avi Kivity5706be02008-08-20 15:07:31 +03005115 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005116 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005117 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005118
5119 seg_setup(VCPU_SREG_DS);
5120 seg_setup(VCPU_SREG_ES);
5121 seg_setup(VCPU_SREG_FS);
5122 seg_setup(VCPU_SREG_GS);
5123 seg_setup(VCPU_SREG_SS);
5124
5125 vmcs_write16(GUEST_TR_SELECTOR, 0);
5126 vmcs_writel(GUEST_TR_BASE, 0);
5127 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5128 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5129
5130 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5131 vmcs_writel(GUEST_LDTR_BASE, 0);
5132 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5133 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5134
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005135 if (!init_event) {
5136 vmcs_write32(GUEST_SYSENTER_CS, 0);
5137 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5138 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5139 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5140 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005141
5142 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005143 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005144
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005145 vmcs_writel(GUEST_GDTR_BASE, 0);
5146 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5147
5148 vmcs_writel(GUEST_IDTR_BASE, 0);
5149 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5150
Anthony Liguori443381a2010-12-06 10:53:38 -06005151 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005152 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005153 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005154
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005155 setup_msrs(vmx);
5156
Avi Kivity6aa8b732006-12-10 02:21:36 -08005157 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5158
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005159 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005160 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005161 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005162 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005163 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005164 vmcs_write32(TPR_THRESHOLD, 0);
5165 }
5166
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005167 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005168
Andrey Smetanind62caab2015-11-10 15:36:33 +03005169 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005170 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5171
Sheng Yang2384d2b2008-01-17 15:14:33 +08005172 if (vmx->vpid != 0)
5173 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5174
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005175 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005176 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005177 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005178 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005179 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005180 vmx_fpu_activate(vcpu);
5181 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005182
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005183 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005184}
5185
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005186/*
5187 * In nested virtualization, check if L1 asked to exit on external interrupts.
5188 * For most existing hypervisors, this will always return true.
5189 */
5190static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5191{
5192 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5193 PIN_BASED_EXT_INTR_MASK;
5194}
5195
Bandan Das77b0f5d2014-04-19 18:17:45 -04005196/*
5197 * In nested virtualization, check if L1 has set
5198 * VM_EXIT_ACK_INTR_ON_EXIT
5199 */
5200static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5201{
5202 return get_vmcs12(vcpu)->vm_exit_controls &
5203 VM_EXIT_ACK_INTR_ON_EXIT;
5204}
5205
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005206static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5207{
5208 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5209 PIN_BASED_NMI_EXITING;
5210}
5211
Jan Kiszkac9a79532014-03-07 20:03:15 +01005212static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005213{
5214 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005215
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005216 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5217 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5218 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5219}
5220
Jan Kiszkac9a79532014-03-07 20:03:15 +01005221static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005222{
5223 u32 cpu_based_vm_exec_control;
5224
Jan Kiszkac9a79532014-03-07 20:03:15 +01005225 if (!cpu_has_virtual_nmis() ||
5226 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5227 enable_irq_window(vcpu);
5228 return;
5229 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005230
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005231 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5232 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5233 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5234}
5235
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005236static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005237{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005238 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005239 uint32_t intr;
5240 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005241
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005242 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005243
Avi Kivityfa89a812008-09-01 15:57:51 +03005244 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005245 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005246 int inc_eip = 0;
5247 if (vcpu->arch.interrupt.soft)
5248 inc_eip = vcpu->arch.event_exit_inst_len;
5249 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005250 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005251 return;
5252 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005253 intr = irq | INTR_INFO_VALID_MASK;
5254 if (vcpu->arch.interrupt.soft) {
5255 intr |= INTR_TYPE_SOFT_INTR;
5256 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5257 vmx->vcpu.arch.event_exit_inst_len);
5258 } else
5259 intr |= INTR_TYPE_EXT_INTR;
5260 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005261}
5262
Sheng Yangf08864b2008-05-15 18:23:25 +08005263static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5264{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005265 struct vcpu_vmx *vmx = to_vmx(vcpu);
5266
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005267 if (is_guest_mode(vcpu))
5268 return;
5269
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005270 if (!cpu_has_virtual_nmis()) {
5271 /*
5272 * Tracking the NMI-blocked state in software is built upon
5273 * finding the next open IRQ window. This, in turn, depends on
5274 * well-behaving guests: They have to keep IRQs disabled at
5275 * least as long as the NMI handler runs. Otherwise we may
5276 * cause NMI nesting, maybe breaking the guest. But as this is
5277 * highly unlikely, we can live with the residual risk.
5278 */
5279 vmx->soft_vnmi_blocked = 1;
5280 vmx->vnmi_blocked_time = 0;
5281 }
5282
Jan Kiszka487b3912008-09-26 09:30:56 +02005283 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005284 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005285 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005286 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005287 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005288 return;
5289 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005290 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5291 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005292}
5293
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005294static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5295{
5296 if (!cpu_has_virtual_nmis())
5297 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005298 if (to_vmx(vcpu)->nmi_known_unmasked)
5299 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005300 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005301}
5302
5303static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5304{
5305 struct vcpu_vmx *vmx = to_vmx(vcpu);
5306
5307 if (!cpu_has_virtual_nmis()) {
5308 if (vmx->soft_vnmi_blocked != masked) {
5309 vmx->soft_vnmi_blocked = masked;
5310 vmx->vnmi_blocked_time = 0;
5311 }
5312 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005313 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005314 if (masked)
5315 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5316 GUEST_INTR_STATE_NMI);
5317 else
5318 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5319 GUEST_INTR_STATE_NMI);
5320 }
5321}
5322
Jan Kiszka2505dc92013-04-14 12:12:47 +02005323static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5324{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005325 if (to_vmx(vcpu)->nested.nested_run_pending)
5326 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005327
Jan Kiszka2505dc92013-04-14 12:12:47 +02005328 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5329 return 0;
5330
5331 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5332 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5333 | GUEST_INTR_STATE_NMI));
5334}
5335
Gleb Natapov78646122009-03-23 12:12:11 +02005336static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5337{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005338 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5339 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005340 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5341 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005342}
5343
Izik Eiduscbc94022007-10-25 00:29:55 +02005344static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5345{
5346 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005347
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005348 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5349 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005350 if (ret)
5351 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005352 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005353 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005354}
5355
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005356static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005357{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005358 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005359 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005360 /*
5361 * Update instruction length as we may reinject the exception
5362 * from user space while in guest debugging mode.
5363 */
5364 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5365 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005366 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005367 return false;
5368 /* fall through */
5369 case DB_VECTOR:
5370 if (vcpu->guest_debug &
5371 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5372 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005373 /* fall through */
5374 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005375 case OF_VECTOR:
5376 case BR_VECTOR:
5377 case UD_VECTOR:
5378 case DF_VECTOR:
5379 case SS_VECTOR:
5380 case GP_VECTOR:
5381 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005382 return true;
5383 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005384 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005385 return false;
5386}
5387
5388static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5389 int vec, u32 err_code)
5390{
5391 /*
5392 * Instruction with address size override prefix opcode 0x67
5393 * Cause the #SS fault with 0 error code in VM86 mode.
5394 */
5395 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5396 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5397 if (vcpu->arch.halt_request) {
5398 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005399 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005400 }
5401 return 1;
5402 }
5403 return 0;
5404 }
5405
5406 /*
5407 * Forward all other exceptions that are valid in real mode.
5408 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5409 * the required debugging infrastructure rework.
5410 */
5411 kvm_queue_exception(vcpu, vec);
5412 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005413}
5414
Andi Kleena0861c02009-06-08 17:37:09 +08005415/*
5416 * Trigger machine check on the host. We assume all the MSRs are already set up
5417 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5418 * We pass a fake environment to the machine check handler because we want
5419 * the guest to be always treated like user space, no matter what context
5420 * it used internally.
5421 */
5422static void kvm_machine_check(void)
5423{
5424#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5425 struct pt_regs regs = {
5426 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5427 .flags = X86_EFLAGS_IF,
5428 };
5429
5430 do_machine_check(&regs, 0);
5431#endif
5432}
5433
Avi Kivity851ba692009-08-24 11:10:17 +03005434static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005435{
5436 /* already handled by vcpu_run */
5437 return 1;
5438}
5439
Avi Kivity851ba692009-08-24 11:10:17 +03005440static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005441{
Avi Kivity1155f762007-11-22 11:30:47 +02005442 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005443 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005444 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005445 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005446 u32 vect_info;
5447 enum emulation_result er;
5448
Avi Kivity1155f762007-11-22 11:30:47 +02005449 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005450 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005451
Andi Kleena0861c02009-06-08 17:37:09 +08005452 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005453 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005454
Jan Kiszkae4a41882008-09-26 09:30:46 +02005455 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005456 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005457
5458 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005459 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005460 return 1;
5461 }
5462
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005463 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005464 if (is_guest_mode(vcpu)) {
5465 kvm_queue_exception(vcpu, UD_VECTOR);
5466 return 1;
5467 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005468 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005469 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005470 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005471 return 1;
5472 }
5473
Avi Kivity6aa8b732006-12-10 02:21:36 -08005474 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005475 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005476 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005477
5478 /*
5479 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5480 * MMIO, it is better to report an internal error.
5481 * See the comments in vmx_handle_exit.
5482 */
5483 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5484 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5485 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5486 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005487 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005488 vcpu->run->internal.data[0] = vect_info;
5489 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005490 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005491 return 0;
5492 }
5493
Avi Kivity6aa8b732006-12-10 02:21:36 -08005494 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005495 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005496 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005497 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005498 trace_kvm_page_fault(cr2, error_code);
5499
Gleb Natapov3298b752009-05-11 13:35:46 +03005500 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005501 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005502 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005503 }
5504
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005505 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005506
5507 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5508 return handle_rmode_exception(vcpu, ex_no, error_code);
5509
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005510 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005511 case AC_VECTOR:
5512 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5513 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005514 case DB_VECTOR:
5515 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5516 if (!(vcpu->guest_debug &
5517 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005518 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005519 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005520 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5521 skip_emulated_instruction(vcpu);
5522
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005523 kvm_queue_exception(vcpu, DB_VECTOR);
5524 return 1;
5525 }
5526 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5527 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5528 /* fall through */
5529 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005530 /*
5531 * Update instruction length as we may reinject #BP from
5532 * user space while in guest debugging mode. Reading it for
5533 * #DB as well causes no harm, it is not used in that case.
5534 */
5535 vmx->vcpu.arch.event_exit_inst_len =
5536 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005537 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005538 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005539 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5540 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005541 break;
5542 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005543 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5544 kvm_run->ex.exception = ex_no;
5545 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005546 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005547 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005548 return 0;
5549}
5550
Avi Kivity851ba692009-08-24 11:10:17 +03005551static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005552{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005553 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005554 return 1;
5555}
5556
Avi Kivity851ba692009-08-24 11:10:17 +03005557static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005558{
Avi Kivity851ba692009-08-24 11:10:17 +03005559 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005560 return 0;
5561}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005562
Avi Kivity851ba692009-08-24 11:10:17 +03005563static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005564{
He, Qingbfdaab02007-09-12 14:18:28 +08005565 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005566 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005567 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005568
He, Qingbfdaab02007-09-12 14:18:28 +08005569 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005570 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005571 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005572
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005573 ++vcpu->stat.io_exits;
5574
5575 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005576 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005577
5578 port = exit_qualification >> 16;
5579 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005580 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005581
5582 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005583}
5584
Ingo Molnar102d8322007-02-19 14:37:47 +02005585static void
5586vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5587{
5588 /*
5589 * Patch in the VMCALL instruction:
5590 */
5591 hypercall[0] = 0x0f;
5592 hypercall[1] = 0x01;
5593 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005594}
5595
Wincy Vanb9c237b2015-02-03 23:56:30 +08005596static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005597{
5598 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005599 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005600
Wincy Vanb9c237b2015-02-03 23:56:30 +08005601 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005602 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5603 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5604 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5605 return (val & always_on) == always_on;
5606}
5607
Guo Chao0fa06072012-06-28 15:16:19 +08005608/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005609static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5610{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005611 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005612 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5613 unsigned long orig_val = val;
5614
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005615 /*
5616 * We get here when L2 changed cr0 in a way that did not change
5617 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005618 * but did change L0 shadowed bits. So we first calculate the
5619 * effective cr0 value that L1 would like to write into the
5620 * hardware. It consists of the L2-owned bits from the new
5621 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005622 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005623 val = (val & ~vmcs12->cr0_guest_host_mask) |
5624 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5625
Wincy Vanb9c237b2015-02-03 23:56:30 +08005626 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005627 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005628
5629 if (kvm_set_cr0(vcpu, val))
5630 return 1;
5631 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005632 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005633 } else {
5634 if (to_vmx(vcpu)->nested.vmxon &&
5635 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5636 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005637 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005638 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005639}
5640
5641static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5642{
5643 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005644 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5645 unsigned long orig_val = val;
5646
5647 /* analogously to handle_set_cr0 */
5648 val = (val & ~vmcs12->cr4_guest_host_mask) |
5649 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5650 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005651 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005652 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005653 return 0;
5654 } else
5655 return kvm_set_cr4(vcpu, val);
5656}
5657
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005658/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005659static void handle_clts(struct kvm_vcpu *vcpu)
5660{
5661 if (is_guest_mode(vcpu)) {
5662 /*
5663 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5664 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5665 * just pretend it's off (also in arch.cr0 for fpu_activate).
5666 */
5667 vmcs_writel(CR0_READ_SHADOW,
5668 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5669 vcpu->arch.cr0 &= ~X86_CR0_TS;
5670 } else
5671 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5672}
5673
Avi Kivity851ba692009-08-24 11:10:17 +03005674static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005675{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005676 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005677 int cr;
5678 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005679 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005680
He, Qingbfdaab02007-09-12 14:18:28 +08005681 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005682 cr = exit_qualification & 15;
5683 reg = (exit_qualification >> 8) & 15;
5684 switch ((exit_qualification >> 4) & 3) {
5685 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005686 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005687 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005688 switch (cr) {
5689 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005690 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005691 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005692 return 1;
5693 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005694 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005695 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005696 return 1;
5697 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005698 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005699 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005700 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005701 case 8: {
5702 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005703 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005704 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005705 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005706 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005707 return 1;
5708 if (cr8_prev <= cr8)
5709 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005710 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005711 return 0;
5712 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005713 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005714 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005715 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005716 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005717 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005718 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005719 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005720 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005721 case 1: /*mov from cr*/
5722 switch (cr) {
5723 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005724 val = kvm_read_cr3(vcpu);
5725 kvm_register_write(vcpu, reg, val);
5726 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005727 skip_emulated_instruction(vcpu);
5728 return 1;
5729 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005730 val = kvm_get_cr8(vcpu);
5731 kvm_register_write(vcpu, reg, val);
5732 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005733 skip_emulated_instruction(vcpu);
5734 return 1;
5735 }
5736 break;
5737 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005738 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005739 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005740 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741
5742 skip_emulated_instruction(vcpu);
5743 return 1;
5744 default:
5745 break;
5746 }
Avi Kivity851ba692009-08-24 11:10:17 +03005747 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005748 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005749 (int)(exit_qualification >> 4) & 3, cr);
5750 return 0;
5751}
5752
Avi Kivity851ba692009-08-24 11:10:17 +03005753static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754{
He, Qingbfdaab02007-09-12 14:18:28 +08005755 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005756 int dr, dr7, reg;
5757
5758 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5759 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5760
5761 /* First, if DR does not exist, trigger UD */
5762 if (!kvm_require_dr(vcpu, dr))
5763 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764
Jan Kiszkaf2483412010-01-20 18:20:20 +01005765 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005766 if (!kvm_require_cpl(vcpu, 0))
5767 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005768 dr7 = vmcs_readl(GUEST_DR7);
5769 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005770 /*
5771 * As the vm-exit takes precedence over the debug trap, we
5772 * need to emulate the latter, either for the host or the
5773 * guest debugging itself.
5774 */
5775 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005776 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005777 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005778 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005779 vcpu->run->debug.arch.exception = DB_VECTOR;
5780 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005781 return 0;
5782 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005783 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005784 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005785 kvm_queue_exception(vcpu, DB_VECTOR);
5786 return 1;
5787 }
5788 }
5789
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005790 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005791 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5792 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005793
5794 /*
5795 * No more DR vmexits; force a reload of the debug registers
5796 * and reenter on this instruction. The next vmexit will
5797 * retrieve the full state of the debug registers.
5798 */
5799 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5800 return 1;
5801 }
5802
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005803 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5804 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005805 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005806
5807 if (kvm_get_dr(vcpu, dr, &val))
5808 return 1;
5809 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005810 } else
Nadav Amit57773922014-06-18 17:19:23 +03005811 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005812 return 1;
5813
Avi Kivity6aa8b732006-12-10 02:21:36 -08005814 skip_emulated_instruction(vcpu);
5815 return 1;
5816}
5817
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005818static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5819{
5820 return vcpu->arch.dr6;
5821}
5822
5823static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5824{
5825}
5826
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005827static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5828{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005829 get_debugreg(vcpu->arch.db[0], 0);
5830 get_debugreg(vcpu->arch.db[1], 1);
5831 get_debugreg(vcpu->arch.db[2], 2);
5832 get_debugreg(vcpu->arch.db[3], 3);
5833 get_debugreg(vcpu->arch.dr6, 6);
5834 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5835
5836 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005837 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005838}
5839
Gleb Natapov020df072010-04-13 10:05:23 +03005840static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5841{
5842 vmcs_writel(GUEST_DR7, val);
5843}
5844
Avi Kivity851ba692009-08-24 11:10:17 +03005845static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005846{
Avi Kivity06465c52007-02-28 20:46:53 +02005847 kvm_emulate_cpuid(vcpu);
5848 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005849}
5850
Avi Kivity851ba692009-08-24 11:10:17 +03005851static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005852{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005853 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005854 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005855
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005856 msr_info.index = ecx;
5857 msr_info.host_initiated = false;
5858 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005859 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005860 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005861 return 1;
5862 }
5863
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005864 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005865
Avi Kivity6aa8b732006-12-10 02:21:36 -08005866 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005867 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5868 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005869 skip_emulated_instruction(vcpu);
5870 return 1;
5871}
5872
Avi Kivity851ba692009-08-24 11:10:17 +03005873static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005874{
Will Auld8fe8ab42012-11-29 12:42:12 -08005875 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005876 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5877 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5878 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005879
Will Auld8fe8ab42012-11-29 12:42:12 -08005880 msr.data = data;
5881 msr.index = ecx;
5882 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005883 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005884 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005885 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005886 return 1;
5887 }
5888
Avi Kivity59200272010-01-25 19:47:02 +02005889 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005890 skip_emulated_instruction(vcpu);
5891 return 1;
5892}
5893
Avi Kivity851ba692009-08-24 11:10:17 +03005894static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005895{
Avi Kivity3842d132010-07-27 12:30:24 +03005896 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005897 return 1;
5898}
5899
Avi Kivity851ba692009-08-24 11:10:17 +03005900static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005901{
Eddie Dong85f455f2007-07-06 12:20:49 +03005902 u32 cpu_based_vm_exec_control;
5903
5904 /* clear pending irq */
5905 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5906 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5907 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005908
Avi Kivity3842d132010-07-27 12:30:24 +03005909 kvm_make_request(KVM_REQ_EVENT, vcpu);
5910
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005911 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005912 return 1;
5913}
5914
Avi Kivity851ba692009-08-24 11:10:17 +03005915static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005916{
Avi Kivityd3bef152007-06-05 15:53:05 +03005917 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005918}
5919
Avi Kivity851ba692009-08-24 11:10:17 +03005920static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005921{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005922 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005923}
5924
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005925static int handle_invd(struct kvm_vcpu *vcpu)
5926{
Andre Przywara51d8b662010-12-21 11:12:02 +01005927 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005928}
5929
Avi Kivity851ba692009-08-24 11:10:17 +03005930static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005931{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005932 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005933
5934 kvm_mmu_invlpg(vcpu, exit_qualification);
5935 skip_emulated_instruction(vcpu);
5936 return 1;
5937}
5938
Avi Kivityfee84b02011-11-10 14:57:25 +02005939static int handle_rdpmc(struct kvm_vcpu *vcpu)
5940{
5941 int err;
5942
5943 err = kvm_rdpmc(vcpu);
5944 kvm_complete_insn_gp(vcpu, err);
5945
5946 return 1;
5947}
5948
Avi Kivity851ba692009-08-24 11:10:17 +03005949static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005950{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005951 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005952 return 1;
5953}
5954
Dexuan Cui2acf9232010-06-10 11:27:12 +08005955static int handle_xsetbv(struct kvm_vcpu *vcpu)
5956{
5957 u64 new_bv = kvm_read_edx_eax(vcpu);
5958 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5959
5960 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5961 skip_emulated_instruction(vcpu);
5962 return 1;
5963}
5964
Wanpeng Lif53cd632014-12-02 19:14:58 +08005965static int handle_xsaves(struct kvm_vcpu *vcpu)
5966{
5967 skip_emulated_instruction(vcpu);
5968 WARN(1, "this should never happen\n");
5969 return 1;
5970}
5971
5972static int handle_xrstors(struct kvm_vcpu *vcpu)
5973{
5974 skip_emulated_instruction(vcpu);
5975 WARN(1, "this should never happen\n");
5976 return 1;
5977}
5978
Avi Kivity851ba692009-08-24 11:10:17 +03005979static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005980{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005981 if (likely(fasteoi)) {
5982 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5983 int access_type, offset;
5984
5985 access_type = exit_qualification & APIC_ACCESS_TYPE;
5986 offset = exit_qualification & APIC_ACCESS_OFFSET;
5987 /*
5988 * Sane guest uses MOV to write EOI, with written value
5989 * not cared. So make a short-circuit here by avoiding
5990 * heavy instruction emulation.
5991 */
5992 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5993 (offset == APIC_EOI)) {
5994 kvm_lapic_set_eoi(vcpu);
5995 skip_emulated_instruction(vcpu);
5996 return 1;
5997 }
5998 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005999 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006000}
6001
Yang Zhangc7c9c562013-01-25 10:18:51 +08006002static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6003{
6004 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6005 int vector = exit_qualification & 0xff;
6006
6007 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6008 kvm_apic_set_eoi_accelerated(vcpu, vector);
6009 return 1;
6010}
6011
Yang Zhang83d4c282013-01-25 10:18:49 +08006012static int handle_apic_write(struct kvm_vcpu *vcpu)
6013{
6014 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6015 u32 offset = exit_qualification & 0xfff;
6016
6017 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6018 kvm_apic_write_nodecode(vcpu, offset);
6019 return 1;
6020}
6021
Avi Kivity851ba692009-08-24 11:10:17 +03006022static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006023{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006024 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006025 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006026 bool has_error_code = false;
6027 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006028 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006029 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006030
6031 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006032 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006033 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006034
6035 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6036
6037 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006038 if (reason == TASK_SWITCH_GATE && idt_v) {
6039 switch (type) {
6040 case INTR_TYPE_NMI_INTR:
6041 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006042 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006043 break;
6044 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006045 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006046 kvm_clear_interrupt_queue(vcpu);
6047 break;
6048 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006049 if (vmx->idt_vectoring_info &
6050 VECTORING_INFO_DELIVER_CODE_MASK) {
6051 has_error_code = true;
6052 error_code =
6053 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6054 }
6055 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006056 case INTR_TYPE_SOFT_EXCEPTION:
6057 kvm_clear_exception_queue(vcpu);
6058 break;
6059 default:
6060 break;
6061 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006062 }
Izik Eidus37817f22008-03-24 23:14:53 +02006063 tss_selector = exit_qualification;
6064
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006065 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6066 type != INTR_TYPE_EXT_INTR &&
6067 type != INTR_TYPE_NMI_INTR))
6068 skip_emulated_instruction(vcpu);
6069
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006070 if (kvm_task_switch(vcpu, tss_selector,
6071 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6072 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006073 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6074 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6075 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006076 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006077 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006078
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006079 /*
6080 * TODO: What about debug traps on tss switch?
6081 * Are we supposed to inject them and update dr6?
6082 */
6083
6084 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006085}
6086
Avi Kivity851ba692009-08-24 11:10:17 +03006087static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006088{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006089 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006090 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006091 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006092 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006093
Sheng Yangf9c617f2009-03-25 10:08:52 +08006094 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006095
Sheng Yang14394422008-04-28 12:24:45 +08006096 gla_validity = (exit_qualification >> 7) & 0x3;
6097 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
6098 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6099 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6100 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006101 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006102 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6103 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006104 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6105 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006106 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006107 }
6108
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006109 /*
6110 * EPT violation happened while executing iret from NMI,
6111 * "blocked by NMI" bit has to be set before next VM entry.
6112 * There are errata that may cause this bit to not be set:
6113 * AAK134, BY25.
6114 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006115 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6116 cpu_has_virtual_nmis() &&
6117 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006118 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6119
Sheng Yang14394422008-04-28 12:24:45 +08006120 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006121 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006122
Bandan Dasd95c5562016-07-12 18:18:51 -04006123 /* it is a read fault? */
6124 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6125 /* it is a write fault? */
6126 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006127 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006128 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006129 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006130 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006131
Yang Zhang25d92082013-08-06 12:00:32 +03006132 vcpu->arch.exit_qualification = exit_qualification;
6133
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006134 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006135}
6136
Avi Kivity851ba692009-08-24 11:10:17 +03006137static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006138{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006139 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006140 gpa_t gpa;
6141
6142 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006143 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006144 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006145 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006146 return 1;
6147 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006148
Paolo Bonzini450869d2015-11-04 13:41:21 +01006149 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006150 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006151 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6152 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006153
6154 if (unlikely(ret == RET_MMIO_PF_INVALID))
6155 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6156
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006157 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006158 return 1;
6159
6160 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006161 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006162
Avi Kivity851ba692009-08-24 11:10:17 +03006163 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6164 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006165
6166 return 0;
6167}
6168
Avi Kivity851ba692009-08-24 11:10:17 +03006169static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006170{
6171 u32 cpu_based_vm_exec_control;
6172
6173 /* clear pending NMI */
6174 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6175 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6176 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6177 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006178 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006179
6180 return 1;
6181}
6182
Mohammed Gamal80ced182009-09-01 12:48:18 +02006183static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006184{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006185 struct vcpu_vmx *vmx = to_vmx(vcpu);
6186 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006187 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006188 u32 cpu_exec_ctrl;
6189 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006190 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006191
6192 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6193 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006194
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006195 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006196 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006197 return handle_interrupt_window(&vmx->vcpu);
6198
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006199 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6200 return 1;
6201
Gleb Natapov991eebf2013-04-11 12:10:51 +03006202 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006203
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006204 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006205 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006206 ret = 0;
6207 goto out;
6208 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006209
Avi Kivityde5f70e2012-06-12 20:22:28 +03006210 if (err != EMULATE_DONE) {
6211 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6212 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6213 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006214 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006215 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006216
Gleb Natapov8d76c492013-05-08 18:38:44 +03006217 if (vcpu->arch.halt_request) {
6218 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006219 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006220 goto out;
6221 }
6222
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006223 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006224 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006225 if (need_resched())
6226 schedule();
6227 }
6228
Mohammed Gamal80ced182009-09-01 12:48:18 +02006229out:
6230 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006231}
6232
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006233static int __grow_ple_window(int val)
6234{
6235 if (ple_window_grow < 1)
6236 return ple_window;
6237
6238 val = min(val, ple_window_actual_max);
6239
6240 if (ple_window_grow < ple_window)
6241 val *= ple_window_grow;
6242 else
6243 val += ple_window_grow;
6244
6245 return val;
6246}
6247
6248static int __shrink_ple_window(int val, int modifier, int minimum)
6249{
6250 if (modifier < 1)
6251 return ple_window;
6252
6253 if (modifier < ple_window)
6254 val /= modifier;
6255 else
6256 val -= modifier;
6257
6258 return max(val, minimum);
6259}
6260
6261static void grow_ple_window(struct kvm_vcpu *vcpu)
6262{
6263 struct vcpu_vmx *vmx = to_vmx(vcpu);
6264 int old = vmx->ple_window;
6265
6266 vmx->ple_window = __grow_ple_window(old);
6267
6268 if (vmx->ple_window != old)
6269 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006270
6271 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006272}
6273
6274static void shrink_ple_window(struct kvm_vcpu *vcpu)
6275{
6276 struct vcpu_vmx *vmx = to_vmx(vcpu);
6277 int old = vmx->ple_window;
6278
6279 vmx->ple_window = __shrink_ple_window(old,
6280 ple_window_shrink, ple_window);
6281
6282 if (vmx->ple_window != old)
6283 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006284
6285 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006286}
6287
6288/*
6289 * ple_window_actual_max is computed to be one grow_ple_window() below
6290 * ple_window_max. (See __grow_ple_window for the reason.)
6291 * This prevents overflows, because ple_window_max is int.
6292 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6293 * this process.
6294 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6295 */
6296static void update_ple_window_actual_max(void)
6297{
6298 ple_window_actual_max =
6299 __shrink_ple_window(max(ple_window_max, ple_window),
6300 ple_window_grow, INT_MIN);
6301}
6302
Feng Wubf9f6ac2015-09-18 22:29:55 +08006303/*
6304 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6305 */
6306static void wakeup_handler(void)
6307{
6308 struct kvm_vcpu *vcpu;
6309 int cpu = smp_processor_id();
6310
6311 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6312 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6313 blocked_vcpu_list) {
6314 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6315
6316 if (pi_test_on(pi_desc) == 1)
6317 kvm_vcpu_kick(vcpu);
6318 }
6319 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6320}
6321
Tiejun Chenf2c76482014-10-28 10:14:47 +08006322static __init int hardware_setup(void)
6323{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006324 int r = -ENOMEM, i, msr;
6325
6326 rdmsrl_safe(MSR_EFER, &host_efer);
6327
6328 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6329 kvm_define_shared_msr(i, vmx_msr_index[i]);
6330
6331 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6332 if (!vmx_io_bitmap_a)
6333 return r;
6334
6335 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6336 if (!vmx_io_bitmap_b)
6337 goto out;
6338
6339 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6340 if (!vmx_msr_bitmap_legacy)
6341 goto out1;
6342
6343 vmx_msr_bitmap_legacy_x2apic =
6344 (unsigned long *)__get_free_page(GFP_KERNEL);
6345 if (!vmx_msr_bitmap_legacy_x2apic)
6346 goto out2;
6347
6348 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6349 if (!vmx_msr_bitmap_longmode)
6350 goto out3;
6351
6352 vmx_msr_bitmap_longmode_x2apic =
6353 (unsigned long *)__get_free_page(GFP_KERNEL);
6354 if (!vmx_msr_bitmap_longmode_x2apic)
6355 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006356
6357 if (nested) {
6358 vmx_msr_bitmap_nested =
6359 (unsigned long *)__get_free_page(GFP_KERNEL);
6360 if (!vmx_msr_bitmap_nested)
6361 goto out5;
6362 }
6363
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006364 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6365 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006366 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006367
6368 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6369 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006370 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006371
6372 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6373 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6374
6375 /*
6376 * Allow direct access to the PC debug port (it is often used for I/O
6377 * delays, but the vmexits simply slow things down).
6378 */
6379 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6380 clear_bit(0x80, vmx_io_bitmap_a);
6381
6382 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6383
6384 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6385 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006386 if (nested)
6387 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006388
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006389 if (setup_vmcs_config(&vmcs_config) < 0) {
6390 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006391 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006392 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006393
6394 if (boot_cpu_has(X86_FEATURE_NX))
6395 kvm_enable_efer_bits(EFER_NX);
6396
6397 if (!cpu_has_vmx_vpid())
6398 enable_vpid = 0;
6399 if (!cpu_has_vmx_shadow_vmcs())
6400 enable_shadow_vmcs = 0;
6401 if (enable_shadow_vmcs)
6402 init_vmcs_shadow_fields();
6403
6404 if (!cpu_has_vmx_ept() ||
6405 !cpu_has_vmx_ept_4levels()) {
6406 enable_ept = 0;
6407 enable_unrestricted_guest = 0;
6408 enable_ept_ad_bits = 0;
6409 }
6410
6411 if (!cpu_has_vmx_ept_ad_bits())
6412 enable_ept_ad_bits = 0;
6413
6414 if (!cpu_has_vmx_unrestricted_guest())
6415 enable_unrestricted_guest = 0;
6416
Paolo Bonziniad15a292015-01-30 16:18:49 +01006417 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006418 flexpriority_enabled = 0;
6419
Paolo Bonziniad15a292015-01-30 16:18:49 +01006420 /*
6421 * set_apic_access_page_addr() is used to reload apic access
6422 * page upon invalidation. No need to do anything if not
6423 * using the APIC_ACCESS_ADDR VMCS field.
6424 */
6425 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006426 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006427
6428 if (!cpu_has_vmx_tpr_shadow())
6429 kvm_x86_ops->update_cr8_intercept = NULL;
6430
6431 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6432 kvm_disable_largepages();
6433
6434 if (!cpu_has_vmx_ple())
6435 ple_gap = 0;
6436
6437 if (!cpu_has_vmx_apicv())
6438 enable_apicv = 0;
6439
Haozhong Zhang64903d62015-10-20 15:39:09 +08006440 if (cpu_has_vmx_tsc_scaling()) {
6441 kvm_has_tsc_control = true;
6442 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6443 kvm_tsc_scaling_ratio_frac_bits = 48;
6444 }
6445
Tiejun Chenbaa03522014-12-23 16:21:11 +08006446 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6447 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6448 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6449 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6450 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6451 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6452 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6453
6454 memcpy(vmx_msr_bitmap_legacy_x2apic,
6455 vmx_msr_bitmap_legacy, PAGE_SIZE);
6456 memcpy(vmx_msr_bitmap_longmode_x2apic,
6457 vmx_msr_bitmap_longmode, PAGE_SIZE);
6458
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006459 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6460
Roman Kagan3ce424e2016-05-18 17:48:20 +03006461 for (msr = 0x800; msr <= 0x8ff; msr++)
6462 vmx_disable_intercept_msr_read_x2apic(msr);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006463
Roman Kagan3ce424e2016-05-18 17:48:20 +03006464 /* TMCCT */
6465 vmx_enable_intercept_msr_read_x2apic(0x839);
6466 /* TPR */
6467 vmx_disable_intercept_msr_write_x2apic(0x808);
6468 /* EOI */
6469 vmx_disable_intercept_msr_write_x2apic(0x80b);
6470 /* SELF-IPI */
6471 vmx_disable_intercept_msr_write_x2apic(0x83f);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006472
6473 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006474 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006475 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6476 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006477 0ull, VMX_EPT_EXECUTABLE_MASK,
6478 cpu_has_vmx_ept_execute_only() ?
6479 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006480 ept_set_mmio_spte_mask();
6481 kvm_enable_tdp();
6482 } else
6483 kvm_disable_tdp();
6484
6485 update_ple_window_actual_max();
6486
Kai Huang843e4332015-01-28 10:54:28 +08006487 /*
6488 * Only enable PML when hardware supports PML feature, and both EPT
6489 * and EPT A/D bit features are enabled -- PML depends on them to work.
6490 */
6491 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6492 enable_pml = 0;
6493
6494 if (!enable_pml) {
6495 kvm_x86_ops->slot_enable_log_dirty = NULL;
6496 kvm_x86_ops->slot_disable_log_dirty = NULL;
6497 kvm_x86_ops->flush_log_dirty = NULL;
6498 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6499 }
6500
Yunhong Jiang64672c92016-06-13 14:19:59 -07006501 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6502 u64 vmx_msr;
6503
6504 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6505 cpu_preemption_timer_multi =
6506 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6507 } else {
6508 kvm_x86_ops->set_hv_timer = NULL;
6509 kvm_x86_ops->cancel_hv_timer = NULL;
6510 }
6511
Feng Wubf9f6ac2015-09-18 22:29:55 +08006512 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6513
Ashok Rajc45dcc72016-06-22 14:59:56 +08006514 kvm_mce_cap_supported |= MCG_LMCE_P;
6515
Tiejun Chenf2c76482014-10-28 10:14:47 +08006516 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006517
Wincy Van3af18d92015-02-03 23:49:31 +08006518out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006519 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006520out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006521 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006522out6:
6523 if (nested)
6524 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006525out5:
6526 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6527out4:
6528 free_page((unsigned long)vmx_msr_bitmap_longmode);
6529out3:
6530 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6531out2:
6532 free_page((unsigned long)vmx_msr_bitmap_legacy);
6533out1:
6534 free_page((unsigned long)vmx_io_bitmap_b);
6535out:
6536 free_page((unsigned long)vmx_io_bitmap_a);
6537
6538 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006539}
6540
6541static __exit void hardware_unsetup(void)
6542{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006543 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6544 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6545 free_page((unsigned long)vmx_msr_bitmap_legacy);
6546 free_page((unsigned long)vmx_msr_bitmap_longmode);
6547 free_page((unsigned long)vmx_io_bitmap_b);
6548 free_page((unsigned long)vmx_io_bitmap_a);
6549 free_page((unsigned long)vmx_vmwrite_bitmap);
6550 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006551 if (nested)
6552 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006553
Tiejun Chenf2c76482014-10-28 10:14:47 +08006554 free_kvm_area();
6555}
6556
Avi Kivity6aa8b732006-12-10 02:21:36 -08006557/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006558 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6559 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6560 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006561static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006562{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006563 if (ple_gap)
6564 grow_ple_window(vcpu);
6565
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006566 skip_emulated_instruction(vcpu);
6567 kvm_vcpu_on_spin(vcpu);
6568
6569 return 1;
6570}
6571
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006572static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006573{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006574 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006575 return 1;
6576}
6577
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006578static int handle_mwait(struct kvm_vcpu *vcpu)
6579{
6580 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6581 return handle_nop(vcpu);
6582}
6583
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006584static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6585{
6586 return 1;
6587}
6588
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006589static int handle_monitor(struct kvm_vcpu *vcpu)
6590{
6591 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6592 return handle_nop(vcpu);
6593}
6594
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006595/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006596 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6597 * We could reuse a single VMCS for all the L2 guests, but we also want the
6598 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6599 * allows keeping them loaded on the processor, and in the future will allow
6600 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6601 * every entry if they never change.
6602 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6603 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6604 *
6605 * The following functions allocate and free a vmcs02 in this pool.
6606 */
6607
6608/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6609static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6610{
6611 struct vmcs02_list *item;
6612 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6613 if (item->vmptr == vmx->nested.current_vmptr) {
6614 list_move(&item->list, &vmx->nested.vmcs02_pool);
6615 return &item->vmcs02;
6616 }
6617
6618 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6619 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006620 item = list_last_entry(&vmx->nested.vmcs02_pool,
6621 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006622 item->vmptr = vmx->nested.current_vmptr;
6623 list_move(&item->list, &vmx->nested.vmcs02_pool);
6624 return &item->vmcs02;
6625 }
6626
6627 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006628 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006629 if (!item)
6630 return NULL;
6631 item->vmcs02.vmcs = alloc_vmcs();
6632 if (!item->vmcs02.vmcs) {
6633 kfree(item);
6634 return NULL;
6635 }
6636 loaded_vmcs_init(&item->vmcs02);
6637 item->vmptr = vmx->nested.current_vmptr;
6638 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6639 vmx->nested.vmcs02_num++;
6640 return &item->vmcs02;
6641}
6642
6643/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6644static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6645{
6646 struct vmcs02_list *item;
6647 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6648 if (item->vmptr == vmptr) {
6649 free_loaded_vmcs(&item->vmcs02);
6650 list_del(&item->list);
6651 kfree(item);
6652 vmx->nested.vmcs02_num--;
6653 return;
6654 }
6655}
6656
6657/*
6658 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006659 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6660 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006661 */
6662static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6663{
6664 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006665
6666 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006667 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006668 /*
6669 * Something will leak if the above WARN triggers. Better than
6670 * a use-after-free.
6671 */
6672 if (vmx->loaded_vmcs == &item->vmcs02)
6673 continue;
6674
6675 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006676 list_del(&item->list);
6677 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006678 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006679 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006680}
6681
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006682/*
6683 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6684 * set the success or error code of an emulated VMX instruction, as specified
6685 * by Vol 2B, VMX Instruction Reference, "Conventions".
6686 */
6687static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6688{
6689 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6690 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6691 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6692}
6693
6694static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6695{
6696 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6697 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6698 X86_EFLAGS_SF | X86_EFLAGS_OF))
6699 | X86_EFLAGS_CF);
6700}
6701
Abel Gordon145c28d2013-04-18 14:36:55 +03006702static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006703 u32 vm_instruction_error)
6704{
6705 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6706 /*
6707 * failValid writes the error number to the current VMCS, which
6708 * can't be done there isn't a current VMCS.
6709 */
6710 nested_vmx_failInvalid(vcpu);
6711 return;
6712 }
6713 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6714 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6715 X86_EFLAGS_SF | X86_EFLAGS_OF))
6716 | X86_EFLAGS_ZF);
6717 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6718 /*
6719 * We don't need to force a shadow sync because
6720 * VM_INSTRUCTION_ERROR is not shadowed
6721 */
6722}
Abel Gordon145c28d2013-04-18 14:36:55 +03006723
Wincy Vanff651cb2014-12-11 08:52:58 +03006724static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6725{
6726 /* TODO: not to reset guest simply here. */
6727 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6728 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6729}
6730
Jan Kiszkaf4124502014-03-07 20:03:13 +01006731static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6732{
6733 struct vcpu_vmx *vmx =
6734 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6735
6736 vmx->nested.preemption_timer_expired = true;
6737 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6738 kvm_vcpu_kick(&vmx->vcpu);
6739
6740 return HRTIMER_NORESTART;
6741}
6742
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006743/*
Bandan Das19677e32014-05-06 02:19:15 -04006744 * Decode the memory-address operand of a vmx instruction, as recorded on an
6745 * exit caused by such an instruction (run by a guest hypervisor).
6746 * On success, returns 0. When the operand is invalid, returns 1 and throws
6747 * #UD or #GP.
6748 */
6749static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6750 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006751 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006752{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006753 gva_t off;
6754 bool exn;
6755 struct kvm_segment s;
6756
Bandan Das19677e32014-05-06 02:19:15 -04006757 /*
6758 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6759 * Execution", on an exit, vmx_instruction_info holds most of the
6760 * addressing components of the operand. Only the displacement part
6761 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6762 * For how an actual address is calculated from all these components,
6763 * refer to Vol. 1, "Operand Addressing".
6764 */
6765 int scaling = vmx_instruction_info & 3;
6766 int addr_size = (vmx_instruction_info >> 7) & 7;
6767 bool is_reg = vmx_instruction_info & (1u << 10);
6768 int seg_reg = (vmx_instruction_info >> 15) & 7;
6769 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6770 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6771 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6772 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6773
6774 if (is_reg) {
6775 kvm_queue_exception(vcpu, UD_VECTOR);
6776 return 1;
6777 }
6778
6779 /* Addr = segment_base + offset */
6780 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006781 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006782 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006783 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006784 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006785 off += kvm_register_read(vcpu, index_reg)<<scaling;
6786 vmx_get_segment(vcpu, &s, seg_reg);
6787 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006788
6789 if (addr_size == 1) /* 32 bit */
6790 *ret &= 0xffffffff;
6791
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006792 /* Checks for #GP/#SS exceptions. */
6793 exn = false;
6794 if (is_protmode(vcpu)) {
6795 /* Protected mode: apply checks for segment validity in the
6796 * following order:
6797 * - segment type check (#GP(0) may be thrown)
6798 * - usability check (#GP(0)/#SS(0))
6799 * - limit check (#GP(0)/#SS(0))
6800 */
6801 if (wr)
6802 /* #GP(0) if the destination operand is located in a
6803 * read-only data segment or any code segment.
6804 */
6805 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6806 else
6807 /* #GP(0) if the source operand is located in an
6808 * execute-only code segment
6809 */
6810 exn = ((s.type & 0xa) == 8);
6811 }
6812 if (exn) {
6813 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6814 return 1;
6815 }
6816 if (is_long_mode(vcpu)) {
6817 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6818 * non-canonical form. This is an only check for long mode.
6819 */
6820 exn = is_noncanonical_address(*ret);
6821 } else if (is_protmode(vcpu)) {
6822 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6823 */
6824 exn = (s.unusable != 0);
6825 /* Protected mode: #GP(0)/#SS(0) if the memory
6826 * operand is outside the segment limit.
6827 */
6828 exn = exn || (off + sizeof(u64) > s.limit);
6829 }
6830 if (exn) {
6831 kvm_queue_exception_e(vcpu,
6832 seg_reg == VCPU_SREG_SS ?
6833 SS_VECTOR : GP_VECTOR,
6834 0);
6835 return 1;
6836 }
6837
Bandan Das19677e32014-05-06 02:19:15 -04006838 return 0;
6839}
6840
6841/*
Bandan Das3573e222014-05-06 02:19:16 -04006842 * This function performs the various checks including
6843 * - if it's 4KB aligned
6844 * - No bits beyond the physical address width are set
6845 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006846 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006847 */
Bandan Das4291b582014-05-06 02:19:18 -04006848static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6849 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006850{
6851 gva_t gva;
6852 gpa_t vmptr;
6853 struct x86_exception e;
6854 struct page *page;
6855 struct vcpu_vmx *vmx = to_vmx(vcpu);
6856 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6857
6858 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006859 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006860 return 1;
6861
6862 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6863 sizeof(vmptr), &e)) {
6864 kvm_inject_page_fault(vcpu, &e);
6865 return 1;
6866 }
6867
6868 switch (exit_reason) {
6869 case EXIT_REASON_VMON:
6870 /*
6871 * SDM 3: 24.11.5
6872 * The first 4 bytes of VMXON region contain the supported
6873 * VMCS revision identifier
6874 *
6875 * Note - IA32_VMX_BASIC[48] will never be 1
6876 * for the nested case;
6877 * which replaces physical address width with 32
6878 *
6879 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006880 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006881 nested_vmx_failInvalid(vcpu);
6882 skip_emulated_instruction(vcpu);
6883 return 1;
6884 }
6885
6886 page = nested_get_page(vcpu, vmptr);
6887 if (page == NULL ||
6888 *(u32 *)kmap(page) != VMCS12_REVISION) {
6889 nested_vmx_failInvalid(vcpu);
6890 kunmap(page);
6891 skip_emulated_instruction(vcpu);
6892 return 1;
6893 }
6894 kunmap(page);
6895 vmx->nested.vmxon_ptr = vmptr;
6896 break;
Bandan Das4291b582014-05-06 02:19:18 -04006897 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006898 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006899 nested_vmx_failValid(vcpu,
6900 VMXERR_VMCLEAR_INVALID_ADDRESS);
6901 skip_emulated_instruction(vcpu);
6902 return 1;
6903 }
Bandan Das3573e222014-05-06 02:19:16 -04006904
Bandan Das4291b582014-05-06 02:19:18 -04006905 if (vmptr == vmx->nested.vmxon_ptr) {
6906 nested_vmx_failValid(vcpu,
6907 VMXERR_VMCLEAR_VMXON_POINTER);
6908 skip_emulated_instruction(vcpu);
6909 return 1;
6910 }
6911 break;
6912 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006913 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006914 nested_vmx_failValid(vcpu,
6915 VMXERR_VMPTRLD_INVALID_ADDRESS);
6916 skip_emulated_instruction(vcpu);
6917 return 1;
6918 }
6919
6920 if (vmptr == vmx->nested.vmxon_ptr) {
6921 nested_vmx_failValid(vcpu,
6922 VMXERR_VMCLEAR_VMXON_POINTER);
6923 skip_emulated_instruction(vcpu);
6924 return 1;
6925 }
6926 break;
Bandan Das3573e222014-05-06 02:19:16 -04006927 default:
6928 return 1; /* shouldn't happen */
6929 }
6930
Bandan Das4291b582014-05-06 02:19:18 -04006931 if (vmpointer)
6932 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006933 return 0;
6934}
6935
6936/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006937 * Emulate the VMXON instruction.
6938 * Currently, we just remember that VMX is active, and do not save or even
6939 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6940 * do not currently need to store anything in that guest-allocated memory
6941 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6942 * argument is different from the VMXON pointer (which the spec says they do).
6943 */
6944static int handle_vmon(struct kvm_vcpu *vcpu)
6945{
6946 struct kvm_segment cs;
6947 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006948 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006949 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6950 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006951
6952 /* The Intel VMX Instruction Reference lists a bunch of bits that
6953 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6954 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6955 * Otherwise, we should fail with #UD. We test these now:
6956 */
6957 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6958 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6959 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6960 kvm_queue_exception(vcpu, UD_VECTOR);
6961 return 1;
6962 }
6963
6964 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6965 if (is_long_mode(vcpu) && !cs.l) {
6966 kvm_queue_exception(vcpu, UD_VECTOR);
6967 return 1;
6968 }
6969
6970 if (vmx_get_cpl(vcpu)) {
6971 kvm_inject_gp(vcpu, 0);
6972 return 1;
6973 }
Bandan Das3573e222014-05-06 02:19:16 -04006974
Bandan Das4291b582014-05-06 02:19:18 -04006975 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006976 return 1;
6977
Abel Gordon145c28d2013-04-18 14:36:55 +03006978 if (vmx->nested.vmxon) {
6979 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6980 skip_emulated_instruction(vcpu);
6981 return 1;
6982 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006983
Haozhong Zhang3b840802016-06-22 14:59:54 +08006984 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006985 != VMXON_NEEDED_FEATURES) {
6986 kvm_inject_gp(vcpu, 0);
6987 return 1;
6988 }
6989
Abel Gordon8de48832013-04-18 14:37:25 +03006990 if (enable_shadow_vmcs) {
6991 shadow_vmcs = alloc_vmcs();
6992 if (!shadow_vmcs)
6993 return -ENOMEM;
6994 /* mark vmcs as shadow */
6995 shadow_vmcs->revision_id |= (1u << 31);
6996 /* init shadow vmcs */
6997 vmcs_clear(shadow_vmcs);
6998 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6999 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007000
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007001 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7002 vmx->nested.vmcs02_num = 0;
7003
Jan Kiszkaf4124502014-03-07 20:03:13 +01007004 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7005 HRTIMER_MODE_REL);
7006 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7007
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007008 vmx->nested.vmxon = true;
7009
7010 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007011 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007012 return 1;
7013}
7014
7015/*
7016 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7017 * for running VMX instructions (except VMXON, whose prerequisites are
7018 * slightly different). It also specifies what exception to inject otherwise.
7019 */
7020static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7021{
7022 struct kvm_segment cs;
7023 struct vcpu_vmx *vmx = to_vmx(vcpu);
7024
7025 if (!vmx->nested.vmxon) {
7026 kvm_queue_exception(vcpu, UD_VECTOR);
7027 return 0;
7028 }
7029
7030 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7031 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7032 (is_long_mode(vcpu) && !cs.l)) {
7033 kvm_queue_exception(vcpu, UD_VECTOR);
7034 return 0;
7035 }
7036
7037 if (vmx_get_cpl(vcpu)) {
7038 kvm_inject_gp(vcpu, 0);
7039 return 0;
7040 }
7041
7042 return 1;
7043}
7044
Abel Gordone7953d72013-04-18 14:37:55 +03007045static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7046{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007047 if (vmx->nested.current_vmptr == -1ull)
7048 return;
7049
7050 /* current_vmptr and current_vmcs12 are always set/reset together */
7051 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7052 return;
7053
Abel Gordon012f83c2013-04-18 14:39:25 +03007054 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007055 /* copy to memory all shadowed fields in case
7056 they were modified */
7057 copy_shadow_to_vmcs12(vmx);
7058 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007059 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7060 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007061 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007062 }
Wincy Van705699a2015-02-03 23:58:17 +08007063 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03007064 kunmap(vmx->nested.current_vmcs12_page);
7065 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007066 vmx->nested.current_vmptr = -1ull;
7067 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007068}
7069
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007070/*
7071 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7072 * just stops using VMX.
7073 */
7074static void free_nested(struct vcpu_vmx *vmx)
7075{
7076 if (!vmx->nested.vmxon)
7077 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007078
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007079 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007080 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007081 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03007082 if (enable_shadow_vmcs)
7083 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007084 /* Unpin physical memory we referred to in current vmcs02 */
7085 if (vmx->nested.apic_access_page) {
7086 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007087 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007088 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007089 if (vmx->nested.virtual_apic_page) {
7090 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007091 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007092 }
Wincy Van705699a2015-02-03 23:58:17 +08007093 if (vmx->nested.pi_desc_page) {
7094 kunmap(vmx->nested.pi_desc_page);
7095 nested_release_page(vmx->nested.pi_desc_page);
7096 vmx->nested.pi_desc_page = NULL;
7097 vmx->nested.pi_desc = NULL;
7098 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007099
7100 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007101}
7102
7103/* Emulate the VMXOFF instruction */
7104static int handle_vmoff(struct kvm_vcpu *vcpu)
7105{
7106 if (!nested_vmx_check_permission(vcpu))
7107 return 1;
7108 free_nested(to_vmx(vcpu));
7109 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007110 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007111 return 1;
7112}
7113
Nadav Har'El27d6c862011-05-25 23:06:59 +03007114/* Emulate the VMCLEAR instruction */
7115static int handle_vmclear(struct kvm_vcpu *vcpu)
7116{
7117 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007118 gpa_t vmptr;
7119 struct vmcs12 *vmcs12;
7120 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007121
7122 if (!nested_vmx_check_permission(vcpu))
7123 return 1;
7124
Bandan Das4291b582014-05-06 02:19:18 -04007125 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007126 return 1;
7127
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007128 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007129 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007130
7131 page = nested_get_page(vcpu, vmptr);
7132 if (page == NULL) {
7133 /*
7134 * For accurate processor emulation, VMCLEAR beyond available
7135 * physical memory should do nothing at all. However, it is
7136 * possible that a nested vmx bug, not a guest hypervisor bug,
7137 * resulted in this case, so let's shut down before doing any
7138 * more damage:
7139 */
7140 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7141 return 1;
7142 }
7143 vmcs12 = kmap(page);
7144 vmcs12->launch_state = 0;
7145 kunmap(page);
7146 nested_release_page(page);
7147
7148 nested_free_vmcs02(vmx, vmptr);
7149
7150 skip_emulated_instruction(vcpu);
7151 nested_vmx_succeed(vcpu);
7152 return 1;
7153}
7154
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007155static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7156
7157/* Emulate the VMLAUNCH instruction */
7158static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7159{
7160 return nested_vmx_run(vcpu, true);
7161}
7162
7163/* Emulate the VMRESUME instruction */
7164static int handle_vmresume(struct kvm_vcpu *vcpu)
7165{
7166
7167 return nested_vmx_run(vcpu, false);
7168}
7169
Nadav Har'El49f705c2011-05-25 23:08:30 +03007170enum vmcs_field_type {
7171 VMCS_FIELD_TYPE_U16 = 0,
7172 VMCS_FIELD_TYPE_U64 = 1,
7173 VMCS_FIELD_TYPE_U32 = 2,
7174 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7175};
7176
7177static inline int vmcs_field_type(unsigned long field)
7178{
7179 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7180 return VMCS_FIELD_TYPE_U32;
7181 return (field >> 13) & 0x3 ;
7182}
7183
7184static inline int vmcs_field_readonly(unsigned long field)
7185{
7186 return (((field >> 10) & 0x3) == 1);
7187}
7188
7189/*
7190 * Read a vmcs12 field. Since these can have varying lengths and we return
7191 * one type, we chose the biggest type (u64) and zero-extend the return value
7192 * to that size. Note that the caller, handle_vmread, might need to use only
7193 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7194 * 64-bit fields are to be returned).
7195 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007196static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7197 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007198{
7199 short offset = vmcs_field_to_offset(field);
7200 char *p;
7201
7202 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007203 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007204
7205 p = ((char *)(get_vmcs12(vcpu))) + offset;
7206
7207 switch (vmcs_field_type(field)) {
7208 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7209 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007210 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007211 case VMCS_FIELD_TYPE_U16:
7212 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007213 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007214 case VMCS_FIELD_TYPE_U32:
7215 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007216 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007217 case VMCS_FIELD_TYPE_U64:
7218 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007219 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007220 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007221 WARN_ON(1);
7222 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007223 }
7224}
7225
Abel Gordon20b97fe2013-04-18 14:36:25 +03007226
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007227static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7228 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007229 short offset = vmcs_field_to_offset(field);
7230 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7231 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007232 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007233
7234 switch (vmcs_field_type(field)) {
7235 case VMCS_FIELD_TYPE_U16:
7236 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007237 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007238 case VMCS_FIELD_TYPE_U32:
7239 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007240 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007241 case VMCS_FIELD_TYPE_U64:
7242 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007243 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007244 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7245 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007246 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007247 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007248 WARN_ON(1);
7249 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007250 }
7251
7252}
7253
Abel Gordon16f5b902013-04-18 14:38:25 +03007254static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7255{
7256 int i;
7257 unsigned long field;
7258 u64 field_value;
7259 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007260 const unsigned long *fields = shadow_read_write_fields;
7261 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007262
Jan Kiszka282da872014-10-08 18:05:39 +02007263 preempt_disable();
7264
Abel Gordon16f5b902013-04-18 14:38:25 +03007265 vmcs_load(shadow_vmcs);
7266
7267 for (i = 0; i < num_fields; i++) {
7268 field = fields[i];
7269 switch (vmcs_field_type(field)) {
7270 case VMCS_FIELD_TYPE_U16:
7271 field_value = vmcs_read16(field);
7272 break;
7273 case VMCS_FIELD_TYPE_U32:
7274 field_value = vmcs_read32(field);
7275 break;
7276 case VMCS_FIELD_TYPE_U64:
7277 field_value = vmcs_read64(field);
7278 break;
7279 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7280 field_value = vmcs_readl(field);
7281 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007282 default:
7283 WARN_ON(1);
7284 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007285 }
7286 vmcs12_write_any(&vmx->vcpu, field, field_value);
7287 }
7288
7289 vmcs_clear(shadow_vmcs);
7290 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007291
7292 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007293}
7294
Abel Gordonc3114422013-04-18 14:38:55 +03007295static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7296{
Mathias Krausec2bae892013-06-26 20:36:21 +02007297 const unsigned long *fields[] = {
7298 shadow_read_write_fields,
7299 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007300 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007301 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007302 max_shadow_read_write_fields,
7303 max_shadow_read_only_fields
7304 };
7305 int i, q;
7306 unsigned long field;
7307 u64 field_value = 0;
7308 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7309
7310 vmcs_load(shadow_vmcs);
7311
Mathias Krausec2bae892013-06-26 20:36:21 +02007312 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007313 for (i = 0; i < max_fields[q]; i++) {
7314 field = fields[q][i];
7315 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7316
7317 switch (vmcs_field_type(field)) {
7318 case VMCS_FIELD_TYPE_U16:
7319 vmcs_write16(field, (u16)field_value);
7320 break;
7321 case VMCS_FIELD_TYPE_U32:
7322 vmcs_write32(field, (u32)field_value);
7323 break;
7324 case VMCS_FIELD_TYPE_U64:
7325 vmcs_write64(field, (u64)field_value);
7326 break;
7327 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7328 vmcs_writel(field, (long)field_value);
7329 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007330 default:
7331 WARN_ON(1);
7332 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007333 }
7334 }
7335 }
7336
7337 vmcs_clear(shadow_vmcs);
7338 vmcs_load(vmx->loaded_vmcs->vmcs);
7339}
7340
Nadav Har'El49f705c2011-05-25 23:08:30 +03007341/*
7342 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7343 * used before) all generate the same failure when it is missing.
7344 */
7345static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7346{
7347 struct vcpu_vmx *vmx = to_vmx(vcpu);
7348 if (vmx->nested.current_vmptr == -1ull) {
7349 nested_vmx_failInvalid(vcpu);
7350 skip_emulated_instruction(vcpu);
7351 return 0;
7352 }
7353 return 1;
7354}
7355
7356static int handle_vmread(struct kvm_vcpu *vcpu)
7357{
7358 unsigned long field;
7359 u64 field_value;
7360 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7361 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7362 gva_t gva = 0;
7363
7364 if (!nested_vmx_check_permission(vcpu) ||
7365 !nested_vmx_check_vmcs12(vcpu))
7366 return 1;
7367
7368 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007369 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007370 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007371 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007372 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7373 skip_emulated_instruction(vcpu);
7374 return 1;
7375 }
7376 /*
7377 * Now copy part of this value to register or memory, as requested.
7378 * Note that the number of bits actually copied is 32 or 64 depending
7379 * on the guest's mode (32 or 64 bit), not on the given field's length.
7380 */
7381 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007382 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007383 field_value);
7384 } else {
7385 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007386 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007387 return 1;
7388 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7389 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7390 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7391 }
7392
7393 nested_vmx_succeed(vcpu);
7394 skip_emulated_instruction(vcpu);
7395 return 1;
7396}
7397
7398
7399static int handle_vmwrite(struct kvm_vcpu *vcpu)
7400{
7401 unsigned long field;
7402 gva_t gva;
7403 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7404 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007405 /* The value to write might be 32 or 64 bits, depending on L1's long
7406 * mode, and eventually we need to write that into a field of several
7407 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007408 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007409 * bits into the vmcs12 field.
7410 */
7411 u64 field_value = 0;
7412 struct x86_exception e;
7413
7414 if (!nested_vmx_check_permission(vcpu) ||
7415 !nested_vmx_check_vmcs12(vcpu))
7416 return 1;
7417
7418 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007419 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007420 (((vmx_instruction_info) >> 3) & 0xf));
7421 else {
7422 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007423 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007424 return 1;
7425 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007426 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007427 kvm_inject_page_fault(vcpu, &e);
7428 return 1;
7429 }
7430 }
7431
7432
Nadav Amit27e6fb52014-06-18 17:19:26 +03007433 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007434 if (vmcs_field_readonly(field)) {
7435 nested_vmx_failValid(vcpu,
7436 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7437 skip_emulated_instruction(vcpu);
7438 return 1;
7439 }
7440
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007441 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007442 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7443 skip_emulated_instruction(vcpu);
7444 return 1;
7445 }
7446
7447 nested_vmx_succeed(vcpu);
7448 skip_emulated_instruction(vcpu);
7449 return 1;
7450}
7451
Nadav Har'El63846662011-05-25 23:07:29 +03007452/* Emulate the VMPTRLD instruction */
7453static int handle_vmptrld(struct kvm_vcpu *vcpu)
7454{
7455 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007456 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007457
7458 if (!nested_vmx_check_permission(vcpu))
7459 return 1;
7460
Bandan Das4291b582014-05-06 02:19:18 -04007461 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007462 return 1;
7463
Nadav Har'El63846662011-05-25 23:07:29 +03007464 if (vmx->nested.current_vmptr != vmptr) {
7465 struct vmcs12 *new_vmcs12;
7466 struct page *page;
7467 page = nested_get_page(vcpu, vmptr);
7468 if (page == NULL) {
7469 nested_vmx_failInvalid(vcpu);
7470 skip_emulated_instruction(vcpu);
7471 return 1;
7472 }
7473 new_vmcs12 = kmap(page);
7474 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7475 kunmap(page);
7476 nested_release_page_clean(page);
7477 nested_vmx_failValid(vcpu,
7478 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7479 skip_emulated_instruction(vcpu);
7480 return 1;
7481 }
Nadav Har'El63846662011-05-25 23:07:29 +03007482
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007483 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007484 vmx->nested.current_vmptr = vmptr;
7485 vmx->nested.current_vmcs12 = new_vmcs12;
7486 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007487 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007488 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7489 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007490 vmcs_write64(VMCS_LINK_POINTER,
7491 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007492 vmx->nested.sync_shadow_vmcs = true;
7493 }
Nadav Har'El63846662011-05-25 23:07:29 +03007494 }
7495
7496 nested_vmx_succeed(vcpu);
7497 skip_emulated_instruction(vcpu);
7498 return 1;
7499}
7500
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007501/* Emulate the VMPTRST instruction */
7502static int handle_vmptrst(struct kvm_vcpu *vcpu)
7503{
7504 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7505 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7506 gva_t vmcs_gva;
7507 struct x86_exception e;
7508
7509 if (!nested_vmx_check_permission(vcpu))
7510 return 1;
7511
7512 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007513 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007514 return 1;
7515 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7516 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7517 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7518 sizeof(u64), &e)) {
7519 kvm_inject_page_fault(vcpu, &e);
7520 return 1;
7521 }
7522 nested_vmx_succeed(vcpu);
7523 skip_emulated_instruction(vcpu);
7524 return 1;
7525}
7526
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007527/* Emulate the INVEPT instruction */
7528static int handle_invept(struct kvm_vcpu *vcpu)
7529{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007530 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007531 u32 vmx_instruction_info, types;
7532 unsigned long type;
7533 gva_t gva;
7534 struct x86_exception e;
7535 struct {
7536 u64 eptp, gpa;
7537 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007538
Wincy Vanb9c237b2015-02-03 23:56:30 +08007539 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7540 SECONDARY_EXEC_ENABLE_EPT) ||
7541 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007542 kvm_queue_exception(vcpu, UD_VECTOR);
7543 return 1;
7544 }
7545
7546 if (!nested_vmx_check_permission(vcpu))
7547 return 1;
7548
7549 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7550 kvm_queue_exception(vcpu, UD_VECTOR);
7551 return 1;
7552 }
7553
7554 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007555 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007556
Wincy Vanb9c237b2015-02-03 23:56:30 +08007557 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007558
7559 if (!(types & (1UL << type))) {
7560 nested_vmx_failValid(vcpu,
7561 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007562 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007563 return 1;
7564 }
7565
7566 /* According to the Intel VMX instruction reference, the memory
7567 * operand is read even if it isn't needed (e.g., for type==global)
7568 */
7569 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007570 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007571 return 1;
7572 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7573 sizeof(operand), &e)) {
7574 kvm_inject_page_fault(vcpu, &e);
7575 return 1;
7576 }
7577
7578 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007579 case VMX_EPT_EXTENT_GLOBAL:
7580 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007581 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007582 nested_vmx_succeed(vcpu);
7583 break;
7584 default:
Bandan Das4b855072014-04-19 18:17:44 -04007585 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007586 BUG_ON(1);
7587 break;
7588 }
7589
7590 skip_emulated_instruction(vcpu);
7591 return 1;
7592}
7593
Petr Matouseka642fc32014-09-23 20:22:30 +02007594static int handle_invvpid(struct kvm_vcpu *vcpu)
7595{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007596 struct vcpu_vmx *vmx = to_vmx(vcpu);
7597 u32 vmx_instruction_info;
7598 unsigned long type, types;
7599 gva_t gva;
7600 struct x86_exception e;
7601 int vpid;
7602
7603 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7604 SECONDARY_EXEC_ENABLE_VPID) ||
7605 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7606 kvm_queue_exception(vcpu, UD_VECTOR);
7607 return 1;
7608 }
7609
7610 if (!nested_vmx_check_permission(vcpu))
7611 return 1;
7612
7613 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7614 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7615
7616 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7617
7618 if (!(types & (1UL << type))) {
7619 nested_vmx_failValid(vcpu,
7620 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007621 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007622 return 1;
7623 }
7624
7625 /* according to the intel vmx instruction reference, the memory
7626 * operand is read even if it isn't needed (e.g., for type==global)
7627 */
7628 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7629 vmx_instruction_info, false, &gva))
7630 return 1;
7631 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7632 sizeof(u32), &e)) {
7633 kvm_inject_page_fault(vcpu, &e);
7634 return 1;
7635 }
7636
7637 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007638 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7639 /*
7640 * Old versions of KVM use the single-context version so we
7641 * have to support it; just treat it the same as all-context.
7642 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007643 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007644 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007645 nested_vmx_succeed(vcpu);
7646 break;
7647 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007648 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007649 BUG_ON(1);
7650 break;
7651 }
7652
7653 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007654 return 1;
7655}
7656
Kai Huang843e4332015-01-28 10:54:28 +08007657static int handle_pml_full(struct kvm_vcpu *vcpu)
7658{
7659 unsigned long exit_qualification;
7660
7661 trace_kvm_pml_full(vcpu->vcpu_id);
7662
7663 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7664
7665 /*
7666 * PML buffer FULL happened while executing iret from NMI,
7667 * "blocked by NMI" bit has to be set before next VM entry.
7668 */
7669 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7670 cpu_has_virtual_nmis() &&
7671 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7672 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7673 GUEST_INTR_STATE_NMI);
7674
7675 /*
7676 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7677 * here.., and there's no userspace involvement needed for PML.
7678 */
7679 return 1;
7680}
7681
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007682static int handle_pcommit(struct kvm_vcpu *vcpu)
7683{
7684 /* we never catch pcommit instruct for L1 guest. */
7685 WARN_ON(1);
7686 return 1;
7687}
7688
Yunhong Jiang64672c92016-06-13 14:19:59 -07007689static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7690{
7691 kvm_lapic_expired_hv_timer(vcpu);
7692 return 1;
7693}
7694
Nadav Har'El0140cae2011-05-25 23:06:28 +03007695/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007696 * The exit handlers return 1 if the exit was handled fully and guest execution
7697 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7698 * to be done to userspace and return 0.
7699 */
Mathias Krause772e0312012-08-30 01:30:19 +02007700static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007701 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7702 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007703 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007704 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007705 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007706 [EXIT_REASON_CR_ACCESS] = handle_cr,
7707 [EXIT_REASON_DR_ACCESS] = handle_dr,
7708 [EXIT_REASON_CPUID] = handle_cpuid,
7709 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7710 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7711 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7712 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007713 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007714 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007715 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007716 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007717 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007718 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007719 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007720 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007721 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007722 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007723 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007724 [EXIT_REASON_VMOFF] = handle_vmoff,
7725 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007726 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7727 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007728 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007729 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007730 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007731 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007732 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007733 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007734 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7735 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007736 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007737 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007738 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007739 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007740 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007741 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007742 [EXIT_REASON_XSAVES] = handle_xsaves,
7743 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007744 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007745 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007746 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007747};
7748
7749static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007750 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007751
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007752static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7753 struct vmcs12 *vmcs12)
7754{
7755 unsigned long exit_qualification;
7756 gpa_t bitmap, last_bitmap;
7757 unsigned int port;
7758 int size;
7759 u8 b;
7760
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007761 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007762 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007763
7764 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7765
7766 port = exit_qualification >> 16;
7767 size = (exit_qualification & 7) + 1;
7768
7769 last_bitmap = (gpa_t)-1;
7770 b = -1;
7771
7772 while (size > 0) {
7773 if (port < 0x8000)
7774 bitmap = vmcs12->io_bitmap_a;
7775 else if (port < 0x10000)
7776 bitmap = vmcs12->io_bitmap_b;
7777 else
Joe Perches1d804d02015-03-30 16:46:09 -07007778 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007779 bitmap += (port & 0x7fff) / 8;
7780
7781 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007782 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007783 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007784 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007785 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007786
7787 port++;
7788 size--;
7789 last_bitmap = bitmap;
7790 }
7791
Joe Perches1d804d02015-03-30 16:46:09 -07007792 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007793}
7794
Nadav Har'El644d7112011-05-25 23:12:35 +03007795/*
7796 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7797 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7798 * disinterest in the current event (read or write a specific MSR) by using an
7799 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7800 */
7801static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7802 struct vmcs12 *vmcs12, u32 exit_reason)
7803{
7804 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7805 gpa_t bitmap;
7806
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007807 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007808 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007809
7810 /*
7811 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7812 * for the four combinations of read/write and low/high MSR numbers.
7813 * First we need to figure out which of the four to use:
7814 */
7815 bitmap = vmcs12->msr_bitmap;
7816 if (exit_reason == EXIT_REASON_MSR_WRITE)
7817 bitmap += 2048;
7818 if (msr_index >= 0xc0000000) {
7819 msr_index -= 0xc0000000;
7820 bitmap += 1024;
7821 }
7822
7823 /* Then read the msr_index'th bit from this bitmap: */
7824 if (msr_index < 1024*8) {
7825 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007826 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007827 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007828 return 1 & (b >> (msr_index & 7));
7829 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007830 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007831}
7832
7833/*
7834 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7835 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7836 * intercept (via guest_host_mask etc.) the current event.
7837 */
7838static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7839 struct vmcs12 *vmcs12)
7840{
7841 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7842 int cr = exit_qualification & 15;
7843 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007844 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007845
7846 switch ((exit_qualification >> 4) & 3) {
7847 case 0: /* mov to cr */
7848 switch (cr) {
7849 case 0:
7850 if (vmcs12->cr0_guest_host_mask &
7851 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007852 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007853 break;
7854 case 3:
7855 if ((vmcs12->cr3_target_count >= 1 &&
7856 vmcs12->cr3_target_value0 == val) ||
7857 (vmcs12->cr3_target_count >= 2 &&
7858 vmcs12->cr3_target_value1 == val) ||
7859 (vmcs12->cr3_target_count >= 3 &&
7860 vmcs12->cr3_target_value2 == val) ||
7861 (vmcs12->cr3_target_count >= 4 &&
7862 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007863 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007864 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007865 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007866 break;
7867 case 4:
7868 if (vmcs12->cr4_guest_host_mask &
7869 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007870 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007871 break;
7872 case 8:
7873 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007874 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007875 break;
7876 }
7877 break;
7878 case 2: /* clts */
7879 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7880 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007881 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007882 break;
7883 case 1: /* mov from cr */
7884 switch (cr) {
7885 case 3:
7886 if (vmcs12->cpu_based_vm_exec_control &
7887 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007888 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007889 break;
7890 case 8:
7891 if (vmcs12->cpu_based_vm_exec_control &
7892 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007893 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007894 break;
7895 }
7896 break;
7897 case 3: /* lmsw */
7898 /*
7899 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7900 * cr0. Other attempted changes are ignored, with no exit.
7901 */
7902 if (vmcs12->cr0_guest_host_mask & 0xe &
7903 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007904 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007905 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7906 !(vmcs12->cr0_read_shadow & 0x1) &&
7907 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007908 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007909 break;
7910 }
Joe Perches1d804d02015-03-30 16:46:09 -07007911 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007912}
7913
7914/*
7915 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7916 * should handle it ourselves in L0 (and then continue L2). Only call this
7917 * when in is_guest_mode (L2).
7918 */
7919static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7920{
Nadav Har'El644d7112011-05-25 23:12:35 +03007921 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7922 struct vcpu_vmx *vmx = to_vmx(vcpu);
7923 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007924 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007925
Jan Kiszka542060e2014-01-04 18:47:21 +01007926 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7927 vmcs_readl(EXIT_QUALIFICATION),
7928 vmx->idt_vectoring_info,
7929 intr_info,
7930 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7931 KVM_ISA_VMX);
7932
Nadav Har'El644d7112011-05-25 23:12:35 +03007933 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007934 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007935
7936 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007937 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7938 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007939 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007940 }
7941
7942 switch (exit_reason) {
7943 case EXIT_REASON_EXCEPTION_NMI:
7944 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007945 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007946 else if (is_page_fault(intr_info))
7947 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007948 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007949 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007950 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007951 else if (is_debug(intr_info) &&
7952 vcpu->guest_debug &
7953 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7954 return false;
7955 else if (is_breakpoint(intr_info) &&
7956 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7957 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007958 return vmcs12->exception_bitmap &
7959 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7960 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007961 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007962 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007963 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007964 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007965 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007966 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007967 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007968 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007969 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007970 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007971 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007972 return false;
7973 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007974 case EXIT_REASON_HLT:
7975 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7976 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007977 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007978 case EXIT_REASON_INVLPG:
7979 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7980 case EXIT_REASON_RDPMC:
7981 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007982 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007983 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7984 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7985 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7986 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7987 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7988 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007989 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007990 /*
7991 * VMX instructions trap unconditionally. This allows L1 to
7992 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7993 */
Joe Perches1d804d02015-03-30 16:46:09 -07007994 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007995 case EXIT_REASON_CR_ACCESS:
7996 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7997 case EXIT_REASON_DR_ACCESS:
7998 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7999 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008000 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008001 case EXIT_REASON_MSR_READ:
8002 case EXIT_REASON_MSR_WRITE:
8003 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8004 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008005 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008006 case EXIT_REASON_MWAIT_INSTRUCTION:
8007 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008008 case EXIT_REASON_MONITOR_TRAP_FLAG:
8009 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008010 case EXIT_REASON_MONITOR_INSTRUCTION:
8011 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8012 case EXIT_REASON_PAUSE_INSTRUCTION:
8013 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8014 nested_cpu_has2(vmcs12,
8015 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8016 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008017 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008018 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008019 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008020 case EXIT_REASON_APIC_ACCESS:
8021 return nested_cpu_has2(vmcs12,
8022 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008023 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008024 case EXIT_REASON_EOI_INDUCED:
8025 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008026 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008027 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008028 /*
8029 * L0 always deals with the EPT violation. If nested EPT is
8030 * used, and the nested mmu code discovers that the address is
8031 * missing in the guest EPT table (EPT12), the EPT violation
8032 * will be injected with nested_ept_inject_page_fault()
8033 */
Joe Perches1d804d02015-03-30 16:46:09 -07008034 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008035 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008036 /*
8037 * L2 never uses directly L1's EPT, but rather L0's own EPT
8038 * table (shadow on EPT) or a merged EPT table that L0 built
8039 * (EPT on EPT). So any problems with the structure of the
8040 * table is L0's fault.
8041 */
Joe Perches1d804d02015-03-30 16:46:09 -07008042 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008043 case EXIT_REASON_WBINVD:
8044 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8045 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008046 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008047 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8048 /*
8049 * This should never happen, since it is not possible to
8050 * set XSS to a non-zero value---neither in L1 nor in L2.
8051 * If if it were, XSS would have to be checked against
8052 * the XSS exit bitmap in vmcs12.
8053 */
8054 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008055 case EXIT_REASON_PCOMMIT:
8056 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Wanpeng Li55123e32016-07-06 18:29:58 +08008057 case EXIT_REASON_PREEMPTION_TIMER:
8058 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008059 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008060 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008061 }
8062}
8063
Avi Kivity586f9602010-11-18 13:09:54 +02008064static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8065{
8066 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8067 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8068}
8069
Kai Huanga3eaa862015-11-04 13:46:05 +08008070static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008071{
8072 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08008073
8074 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
8075 if (!pml_pg)
8076 return -ENOMEM;
8077
8078 vmx->pml_pg = pml_pg;
8079
8080 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
8081 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8082
Kai Huang843e4332015-01-28 10:54:28 +08008083 return 0;
8084}
8085
Kai Huanga3eaa862015-11-04 13:46:05 +08008086static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008087{
Kai Huanga3eaa862015-11-04 13:46:05 +08008088 if (vmx->pml_pg) {
8089 __free_page(vmx->pml_pg);
8090 vmx->pml_pg = NULL;
8091 }
Kai Huang843e4332015-01-28 10:54:28 +08008092}
8093
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008094static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008095{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008097 u64 *pml_buf;
8098 u16 pml_idx;
8099
8100 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8101
8102 /* Do nothing if PML buffer is empty */
8103 if (pml_idx == (PML_ENTITY_NUM - 1))
8104 return;
8105
8106 /* PML index always points to next available PML buffer entity */
8107 if (pml_idx >= PML_ENTITY_NUM)
8108 pml_idx = 0;
8109 else
8110 pml_idx++;
8111
8112 pml_buf = page_address(vmx->pml_pg);
8113 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8114 u64 gpa;
8115
8116 gpa = pml_buf[pml_idx];
8117 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008118 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008119 }
8120
8121 /* reset PML index */
8122 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8123}
8124
8125/*
8126 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8127 * Called before reporting dirty_bitmap to userspace.
8128 */
8129static void kvm_flush_pml_buffers(struct kvm *kvm)
8130{
8131 int i;
8132 struct kvm_vcpu *vcpu;
8133 /*
8134 * We only need to kick vcpu out of guest mode here, as PML buffer
8135 * is flushed at beginning of all VMEXITs, and it's obvious that only
8136 * vcpus running in guest are possible to have unflushed GPAs in PML
8137 * buffer.
8138 */
8139 kvm_for_each_vcpu(i, vcpu, kvm)
8140 kvm_vcpu_kick(vcpu);
8141}
8142
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008143static void vmx_dump_sel(char *name, uint32_t sel)
8144{
8145 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8146 name, vmcs_read32(sel),
8147 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8148 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8149 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8150}
8151
8152static void vmx_dump_dtsel(char *name, uint32_t limit)
8153{
8154 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8155 name, vmcs_read32(limit),
8156 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8157}
8158
8159static void dump_vmcs(void)
8160{
8161 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8162 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8163 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8164 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8165 u32 secondary_exec_control = 0;
8166 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008167 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008168 int i, n;
8169
8170 if (cpu_has_secondary_exec_ctrls())
8171 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8172
8173 pr_err("*** Guest State ***\n");
8174 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8175 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8176 vmcs_readl(CR0_GUEST_HOST_MASK));
8177 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8178 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8179 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8180 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8181 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8182 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008183 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8184 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8185 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8186 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008187 }
8188 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8189 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8190 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8191 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8192 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8193 vmcs_readl(GUEST_SYSENTER_ESP),
8194 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8195 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8196 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8197 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8198 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8199 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8200 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8201 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8202 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8203 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8204 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8205 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8206 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008207 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8208 efer, vmcs_read64(GUEST_IA32_PAT));
8209 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8210 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008211 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8212 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008213 pr_err("PerfGlobCtl = 0x%016llx\n",
8214 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008215 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008216 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008217 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8218 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8219 vmcs_read32(GUEST_ACTIVITY_STATE));
8220 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8221 pr_err("InterruptStatus = %04x\n",
8222 vmcs_read16(GUEST_INTR_STATUS));
8223
8224 pr_err("*** Host State ***\n");
8225 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8226 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8227 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8228 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8229 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8230 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8231 vmcs_read16(HOST_TR_SELECTOR));
8232 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8233 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8234 vmcs_readl(HOST_TR_BASE));
8235 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8236 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8237 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8238 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8239 vmcs_readl(HOST_CR4));
8240 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8241 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8242 vmcs_read32(HOST_IA32_SYSENTER_CS),
8243 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8244 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008245 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8246 vmcs_read64(HOST_IA32_EFER),
8247 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008248 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008249 pr_err("PerfGlobCtl = 0x%016llx\n",
8250 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008251
8252 pr_err("*** Control State ***\n");
8253 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8254 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8255 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8256 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8257 vmcs_read32(EXCEPTION_BITMAP),
8258 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8259 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8260 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8261 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8262 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8263 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8264 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8265 vmcs_read32(VM_EXIT_INTR_INFO),
8266 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8267 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8268 pr_err(" reason=%08x qualification=%016lx\n",
8269 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8270 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8271 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8272 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008273 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008274 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008275 pr_err("TSC Multiplier = 0x%016llx\n",
8276 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008277 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8278 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8279 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8280 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8281 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008282 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008283 n = vmcs_read32(CR3_TARGET_COUNT);
8284 for (i = 0; i + 1 < n; i += 4)
8285 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8286 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8287 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8288 if (i < n)
8289 pr_err("CR3 target%u=%016lx\n",
8290 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8291 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8292 pr_err("PLE Gap=%08x Window=%08x\n",
8293 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8294 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8295 pr_err("Virtual processor ID = 0x%04x\n",
8296 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8297}
8298
Avi Kivity6aa8b732006-12-10 02:21:36 -08008299/*
8300 * The guest has exited. See if we can fix it or if we need userspace
8301 * assistance.
8302 */
Avi Kivity851ba692009-08-24 11:10:17 +03008303static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008304{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008305 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008306 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008307 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008308
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008309 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8310
Kai Huang843e4332015-01-28 10:54:28 +08008311 /*
8312 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8313 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8314 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8315 * mode as if vcpus is in root mode, the PML buffer must has been
8316 * flushed already.
8317 */
8318 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008319 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008320
Mohammed Gamal80ced182009-09-01 12:48:18 +02008321 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008322 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008323 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008324
Nadav Har'El644d7112011-05-25 23:12:35 +03008325 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008326 nested_vmx_vmexit(vcpu, exit_reason,
8327 vmcs_read32(VM_EXIT_INTR_INFO),
8328 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008329 return 1;
8330 }
8331
Mohammed Gamal51207022010-05-31 22:40:54 +03008332 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008333 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008334 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8335 vcpu->run->fail_entry.hardware_entry_failure_reason
8336 = exit_reason;
8337 return 0;
8338 }
8339
Avi Kivity29bd8a72007-09-10 17:27:03 +03008340 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008341 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8342 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008343 = vmcs_read32(VM_INSTRUCTION_ERROR);
8344 return 0;
8345 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008346
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008347 /*
8348 * Note:
8349 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8350 * delivery event since it indicates guest is accessing MMIO.
8351 * The vm-exit can be triggered again after return to guest that
8352 * will cause infinite loop.
8353 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008354 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008355 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008356 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008357 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8358 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8359 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8360 vcpu->run->internal.ndata = 2;
8361 vcpu->run->internal.data[0] = vectoring_info;
8362 vcpu->run->internal.data[1] = exit_reason;
8363 return 0;
8364 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008365
Nadav Har'El644d7112011-05-25 23:12:35 +03008366 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8367 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008368 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008369 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008370 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008371 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008372 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008373 /*
8374 * This CPU don't support us in finding the end of an
8375 * NMI-blocked window if the guest runs with IRQs
8376 * disabled. So we pull the trigger after 1 s of
8377 * futile waiting, but inform the user about this.
8378 */
8379 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8380 "state on VCPU %d after 1 s timeout\n",
8381 __func__, vcpu->vcpu_id);
8382 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008383 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008384 }
8385
Avi Kivity6aa8b732006-12-10 02:21:36 -08008386 if (exit_reason < kvm_vmx_max_exit_handlers
8387 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008388 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008389 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008390 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8391 kvm_queue_exception(vcpu, UD_VECTOR);
8392 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008393 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008394}
8395
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008396static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008397{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008398 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8399
8400 if (is_guest_mode(vcpu) &&
8401 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8402 return;
8403
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008404 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008405 vmcs_write32(TPR_THRESHOLD, 0);
8406 return;
8407 }
8408
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008409 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008410}
8411
Yang Zhang8d146952013-01-25 10:18:50 +08008412static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8413{
8414 u32 sec_exec_control;
8415
8416 /*
8417 * There is not point to enable virtualize x2apic without enable
8418 * apicv
8419 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008420 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008421 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008422 return;
8423
Paolo Bonzini35754c92015-07-29 12:05:37 +02008424 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008425 return;
8426
8427 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8428
8429 if (set) {
8430 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8431 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8432 } else {
8433 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8434 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8435 }
8436 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8437
8438 vmx_set_msr_bitmap(vcpu);
8439}
8440
Tang Chen38b99172014-09-24 15:57:54 +08008441static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8442{
8443 struct vcpu_vmx *vmx = to_vmx(vcpu);
8444
8445 /*
8446 * Currently we do not handle the nested case where L2 has an
8447 * APIC access page of its own; that page is still pinned.
8448 * Hence, we skip the case where the VCPU is in guest mode _and_
8449 * L1 prepared an APIC access page for L2.
8450 *
8451 * For the case where L1 and L2 share the same APIC access page
8452 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8453 * in the vmcs12), this function will only update either the vmcs01
8454 * or the vmcs02. If the former, the vmcs02 will be updated by
8455 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8456 * the next L2->L1 exit.
8457 */
8458 if (!is_guest_mode(vcpu) ||
8459 !nested_cpu_has2(vmx->nested.current_vmcs12,
8460 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8461 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8462}
8463
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008464static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008465{
8466 u16 status;
8467 u8 old;
8468
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008469 if (max_isr == -1)
8470 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008471
8472 status = vmcs_read16(GUEST_INTR_STATUS);
8473 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008474 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008475 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008476 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008477 vmcs_write16(GUEST_INTR_STATUS, status);
8478 }
8479}
8480
8481static void vmx_set_rvi(int vector)
8482{
8483 u16 status;
8484 u8 old;
8485
Wei Wang4114c272014-11-05 10:53:43 +08008486 if (vector == -1)
8487 vector = 0;
8488
Yang Zhangc7c9c562013-01-25 10:18:51 +08008489 status = vmcs_read16(GUEST_INTR_STATUS);
8490 old = (u8)status & 0xff;
8491 if ((u8)vector != old) {
8492 status &= ~0xff;
8493 status |= (u8)vector;
8494 vmcs_write16(GUEST_INTR_STATUS, status);
8495 }
8496}
8497
8498static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8499{
Wanpeng Li963fee12014-07-17 19:03:00 +08008500 if (!is_guest_mode(vcpu)) {
8501 vmx_set_rvi(max_irr);
8502 return;
8503 }
8504
Wei Wang4114c272014-11-05 10:53:43 +08008505 if (max_irr == -1)
8506 return;
8507
Wanpeng Li963fee12014-07-17 19:03:00 +08008508 /*
Wei Wang4114c272014-11-05 10:53:43 +08008509 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8510 * handles it.
8511 */
8512 if (nested_exit_on_intr(vcpu))
8513 return;
8514
8515 /*
8516 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008517 * is run without virtual interrupt delivery.
8518 */
8519 if (!kvm_event_needs_reinjection(vcpu) &&
8520 vmx_interrupt_allowed(vcpu)) {
8521 kvm_queue_interrupt(vcpu, max_irr, false);
8522 vmx_inject_irq(vcpu);
8523 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008524}
8525
Andrey Smetanin63086302015-11-10 15:36:32 +03008526static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008527{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008528 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008529 return;
8530
Yang Zhangc7c9c562013-01-25 10:18:51 +08008531 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8532 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8533 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8534 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8535}
8536
Avi Kivity51aa01d2010-07-20 14:31:20 +03008537static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008538{
Avi Kivity00eba012011-03-07 17:24:54 +02008539 u32 exit_intr_info;
8540
8541 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8542 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8543 return;
8544
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008545 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008546 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008547
8548 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008549 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008550 kvm_machine_check();
8551
Gleb Natapov20f65982009-05-11 13:35:55 +03008552 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008553 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008554 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8555 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008556 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008557 kvm_after_handle_nmi(&vmx->vcpu);
8558 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008559}
Gleb Natapov20f65982009-05-11 13:35:55 +03008560
Yang Zhanga547c6d2013-04-11 19:25:10 +08008561static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8562{
8563 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008564 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008565
8566 /*
8567 * If external interrupt exists, IF bit is set in rflags/eflags on the
8568 * interrupt stack frame, and interrupt will be enabled on a return
8569 * from interrupt handler.
8570 */
8571 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8572 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8573 unsigned int vector;
8574 unsigned long entry;
8575 gate_desc *desc;
8576 struct vcpu_vmx *vmx = to_vmx(vcpu);
8577#ifdef CONFIG_X86_64
8578 unsigned long tmp;
8579#endif
8580
8581 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8582 desc = (gate_desc *)vmx->host_idt_base + vector;
8583 entry = gate_offset(*desc);
8584 asm volatile(
8585#ifdef CONFIG_X86_64
8586 "mov %%" _ASM_SP ", %[sp]\n\t"
8587 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8588 "push $%c[ss]\n\t"
8589 "push %[sp]\n\t"
8590#endif
8591 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008592 __ASM_SIZE(push) " $%c[cs]\n\t"
8593 "call *%[entry]\n\t"
8594 :
8595#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008596 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008597#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008598 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008599 :
8600 [entry]"r"(entry),
8601 [ss]"i"(__KERNEL_DS),
8602 [cs]"i"(__KERNEL_CS)
8603 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008604 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008605}
8606
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008607static bool vmx_has_high_real_mode_segbase(void)
8608{
8609 return enable_unrestricted_guest || emulate_invalid_guest_state;
8610}
8611
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008612static bool vmx_mpx_supported(void)
8613{
8614 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8615 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8616}
8617
Wanpeng Li55412b22014-12-02 19:21:30 +08008618static bool vmx_xsaves_supported(void)
8619{
8620 return vmcs_config.cpu_based_2nd_exec_ctrl &
8621 SECONDARY_EXEC_XSAVES;
8622}
8623
Avi Kivity51aa01d2010-07-20 14:31:20 +03008624static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8625{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008626 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008627 bool unblock_nmi;
8628 u8 vector;
8629 bool idtv_info_valid;
8630
8631 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008632
Avi Kivitycf393f72008-07-01 16:20:21 +03008633 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008634 if (vmx->nmi_known_unmasked)
8635 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008636 /*
8637 * Can't use vmx->exit_intr_info since we're not sure what
8638 * the exit reason is.
8639 */
8640 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008641 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8642 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8643 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008644 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008645 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8646 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008647 * SDM 3: 23.2.2 (September 2008)
8648 * Bit 12 is undefined in any of the following cases:
8649 * If the VM exit sets the valid bit in the IDT-vectoring
8650 * information field.
8651 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008652 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008653 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8654 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008655 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8656 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008657 else
8658 vmx->nmi_known_unmasked =
8659 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8660 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008661 } else if (unlikely(vmx->soft_vnmi_blocked))
8662 vmx->vnmi_blocked_time +=
8663 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008664}
8665
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008666static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008667 u32 idt_vectoring_info,
8668 int instr_len_field,
8669 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008670{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008671 u8 vector;
8672 int type;
8673 bool idtv_info_valid;
8674
8675 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008676
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008677 vcpu->arch.nmi_injected = false;
8678 kvm_clear_exception_queue(vcpu);
8679 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008680
8681 if (!idtv_info_valid)
8682 return;
8683
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008684 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008685
Avi Kivity668f6122008-07-02 09:28:55 +03008686 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8687 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008688
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008689 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008690 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008691 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008692 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008693 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008694 * Clear bit "block by NMI" before VM entry if a NMI
8695 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008696 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008697 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008698 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008699 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008700 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008701 /* fall through */
8702 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008703 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008704 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008705 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008706 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008707 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008708 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008709 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008710 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008711 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008712 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008713 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008714 break;
8715 default:
8716 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008717 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008718}
8719
Avi Kivity83422e12010-07-20 14:43:23 +03008720static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8721{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008722 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008723 VM_EXIT_INSTRUCTION_LEN,
8724 IDT_VECTORING_ERROR_CODE);
8725}
8726
Avi Kivityb463a6f2010-07-20 15:06:17 +03008727static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8728{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008729 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008730 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8731 VM_ENTRY_INSTRUCTION_LEN,
8732 VM_ENTRY_EXCEPTION_ERROR_CODE);
8733
8734 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8735}
8736
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008737static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8738{
8739 int i, nr_msrs;
8740 struct perf_guest_switch_msr *msrs;
8741
8742 msrs = perf_guest_get_msrs(&nr_msrs);
8743
8744 if (!msrs)
8745 return;
8746
8747 for (i = 0; i < nr_msrs; i++)
8748 if (msrs[i].host == msrs[i].guest)
8749 clear_atomic_switch_msr(vmx, msrs[i].msr);
8750 else
8751 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8752 msrs[i].host);
8753}
8754
Yunhong Jiang64672c92016-06-13 14:19:59 -07008755void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8756{
8757 struct vcpu_vmx *vmx = to_vmx(vcpu);
8758 u64 tscl;
8759 u32 delta_tsc;
8760
8761 if (vmx->hv_deadline_tsc == -1)
8762 return;
8763
8764 tscl = rdtsc();
8765 if (vmx->hv_deadline_tsc > tscl)
8766 /* sure to be 32 bit only because checked on set_hv_timer */
8767 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8768 cpu_preemption_timer_multi);
8769 else
8770 delta_tsc = 0;
8771
8772 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8773}
8774
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008775static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008776{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008777 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008778 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008779
8780 /* Record the guest's net vcpu time for enforced NMI injections. */
8781 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8782 vmx->entry_time = ktime_get();
8783
8784 /* Don't enter VMX if guest state is invalid, let the exit handler
8785 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008786 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008787 return;
8788
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008789 if (vmx->ple_window_dirty) {
8790 vmx->ple_window_dirty = false;
8791 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8792 }
8793
Abel Gordon012f83c2013-04-18 14:39:25 +03008794 if (vmx->nested.sync_shadow_vmcs) {
8795 copy_vmcs12_to_shadow(vmx);
8796 vmx->nested.sync_shadow_vmcs = false;
8797 }
8798
Avi Kivity104f2262010-11-18 13:12:52 +02008799 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8800 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8801 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8802 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8803
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008804 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008805 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8806 vmcs_writel(HOST_CR4, cr4);
8807 vmx->host_state.vmcs_host_cr4 = cr4;
8808 }
8809
Avi Kivity104f2262010-11-18 13:12:52 +02008810 /* When single-stepping over STI and MOV SS, we must clear the
8811 * corresponding interruptibility bits in the guest state. Otherwise
8812 * vmentry fails as it then expects bit 14 (BS) in pending debug
8813 * exceptions being set, but that's not correct for the guest debugging
8814 * case. */
8815 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8816 vmx_set_interrupt_shadow(vcpu, 0);
8817
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008818 if (vmx->guest_pkru_valid)
8819 __write_pkru(vmx->guest_pkru);
8820
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008821 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008822 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008823
Yunhong Jiang64672c92016-06-13 14:19:59 -07008824 vmx_arm_hv_timer(vcpu);
8825
Nadav Har'Eld462b812011-05-24 15:26:10 +03008826 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008827 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008828 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008829 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8830 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8831 "push %%" _ASM_CX " \n\t"
8832 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008833 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008834 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008835 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008836 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008837 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008838 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8839 "mov %%cr2, %%" _ASM_DX " \n\t"
8840 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008841 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008842 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008843 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008844 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008845 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008846 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008847 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8848 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8849 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8850 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8851 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8852 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008853#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008854 "mov %c[r8](%0), %%r8 \n\t"
8855 "mov %c[r9](%0), %%r9 \n\t"
8856 "mov %c[r10](%0), %%r10 \n\t"
8857 "mov %c[r11](%0), %%r11 \n\t"
8858 "mov %c[r12](%0), %%r12 \n\t"
8859 "mov %c[r13](%0), %%r13 \n\t"
8860 "mov %c[r14](%0), %%r14 \n\t"
8861 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008862#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008863 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008864
Avi Kivity6aa8b732006-12-10 02:21:36 -08008865 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008866 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008867 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008868 "jmp 2f \n\t"
8869 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8870 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008871 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008872 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008873 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008874 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8875 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8876 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8877 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8878 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8879 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8880 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008881#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008882 "mov %%r8, %c[r8](%0) \n\t"
8883 "mov %%r9, %c[r9](%0) \n\t"
8884 "mov %%r10, %c[r10](%0) \n\t"
8885 "mov %%r11, %c[r11](%0) \n\t"
8886 "mov %%r12, %c[r12](%0) \n\t"
8887 "mov %%r13, %c[r13](%0) \n\t"
8888 "mov %%r14, %c[r14](%0) \n\t"
8889 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008890#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008891 "mov %%cr2, %%" _ASM_AX " \n\t"
8892 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008893
Avi Kivityb188c81f2012-09-16 15:10:58 +03008894 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008895 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008896 ".pushsection .rodata \n\t"
8897 ".global vmx_return \n\t"
8898 "vmx_return: " _ASM_PTR " 2b \n\t"
8899 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008900 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008901 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008902 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03008903 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008904 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8905 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8906 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8907 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8908 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8909 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8910 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008911#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008912 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8913 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8914 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8915 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8916 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8917 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8918 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8919 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008920#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008921 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8922 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008923 : "cc", "memory"
8924#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008925 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008926 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008927#else
8928 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008929#endif
8930 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008931
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008932 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8933 if (debugctlmsr)
8934 update_debugctlmsr(debugctlmsr);
8935
Avi Kivityaa67f602012-08-01 16:48:03 +03008936#ifndef CONFIG_X86_64
8937 /*
8938 * The sysexit path does not restore ds/es, so we must set them to
8939 * a reasonable value ourselves.
8940 *
8941 * We can't defer this to vmx_load_host_state() since that function
8942 * may be executed in interrupt context, which saves and restore segments
8943 * around it, nullifying its effect.
8944 */
8945 loadsegment(ds, __USER_DS);
8946 loadsegment(es, __USER_DS);
8947#endif
8948
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008949 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008950 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008951 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008952 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008953 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008954 vcpu->arch.regs_dirty = 0;
8955
Avi Kivity1155f762007-11-22 11:30:47 +02008956 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8957
Nadav Har'Eld462b812011-05-24 15:26:10 +03008958 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008959
Avi Kivity51aa01d2010-07-20 14:31:20 +03008960 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008961
Gleb Natapove0b890d2013-09-25 12:51:33 +03008962 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008963 * eager fpu is enabled if PKEY is supported and CR4 is switched
8964 * back on host, so it is safe to read guest PKRU from current
8965 * XSAVE.
8966 */
8967 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8968 vmx->guest_pkru = __read_pkru();
8969 if (vmx->guest_pkru != vmx->host_pkru) {
8970 vmx->guest_pkru_valid = true;
8971 __write_pkru(vmx->host_pkru);
8972 } else
8973 vmx->guest_pkru_valid = false;
8974 }
8975
8976 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008977 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8978 * we did not inject a still-pending event to L1 now because of
8979 * nested_run_pending, we need to re-enable this bit.
8980 */
8981 if (vmx->nested.nested_run_pending)
8982 kvm_make_request(KVM_REQ_EVENT, vcpu);
8983
8984 vmx->nested.nested_run_pending = 0;
8985
Avi Kivity51aa01d2010-07-20 14:31:20 +03008986 vmx_complete_atomic_exit(vmx);
8987 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008988 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008989}
8990
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008991static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8992{
8993 struct vcpu_vmx *vmx = to_vmx(vcpu);
8994 int cpu;
8995
8996 if (vmx->loaded_vmcs == &vmx->vmcs01)
8997 return;
8998
8999 cpu = get_cpu();
9000 vmx->loaded_vmcs = &vmx->vmcs01;
9001 vmx_vcpu_put(vcpu);
9002 vmx_vcpu_load(vcpu, cpu);
9003 vcpu->cpu = cpu;
9004 put_cpu();
9005}
9006
Avi Kivity6aa8b732006-12-10 02:21:36 -08009007static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9008{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009009 struct vcpu_vmx *vmx = to_vmx(vcpu);
9010
Kai Huang843e4332015-01-28 10:54:28 +08009011 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009012 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009013 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009014 leave_guest_mode(vcpu);
9015 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02009016 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009017 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009018 kfree(vmx->guest_msrs);
9019 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009020 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009021}
9022
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009023static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009024{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009025 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009026 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009027 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009028
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009029 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009030 return ERR_PTR(-ENOMEM);
9031
Wanpeng Li991e7a02015-09-16 17:30:05 +08009032 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009033
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009034 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9035 if (err)
9036 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009037
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009038 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009039 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9040 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009041
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009042 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009043 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009044 goto uninit_vcpu;
9045 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009046
Nadav Har'Eld462b812011-05-24 15:26:10 +03009047 vmx->loaded_vmcs = &vmx->vmcs01;
9048 vmx->loaded_vmcs->vmcs = alloc_vmcs();
9049 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009050 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009051 if (!vmm_exclusive)
9052 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9053 loaded_vmcs_init(vmx->loaded_vmcs);
9054 if (!vmm_exclusive)
9055 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009056
Avi Kivity15ad7142007-07-11 18:17:21 +03009057 cpu = get_cpu();
9058 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009059 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009060 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009061 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009062 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009063 if (err)
9064 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009065 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009066 err = alloc_apic_access_page(kvm);
9067 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009068 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009069 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009070
Sheng Yangb927a3c2009-07-21 10:42:48 +08009071 if (enable_ept) {
9072 if (!kvm->arch.ept_identity_map_addr)
9073 kvm->arch.ept_identity_map_addr =
9074 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009075 err = init_rmode_identity_map(kvm);
9076 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009077 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009078 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009079
Wanpeng Li5c614b32015-10-13 09:18:36 -07009080 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009081 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009082 vmx->nested.vpid02 = allocate_vpid();
9083 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009084
Wincy Van705699a2015-02-03 23:58:17 +08009085 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009086 vmx->nested.current_vmptr = -1ull;
9087 vmx->nested.current_vmcs12 = NULL;
9088
Kai Huang843e4332015-01-28 10:54:28 +08009089 /*
9090 * If PML is turned on, failure on enabling PML just results in failure
9091 * of creating the vcpu, therefore we can simplify PML logic (by
9092 * avoiding dealing with cases, such as enabling PML partially on vcpus
9093 * for the guest, etc.
9094 */
9095 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08009096 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08009097 if (err)
9098 goto free_vmcs;
9099 }
9100
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009101 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9102
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009103 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009104
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009105free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009106 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009107 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009108free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009109 kfree(vmx->guest_msrs);
9110uninit_vcpu:
9111 kvm_vcpu_uninit(&vmx->vcpu);
9112free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009113 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009114 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009115 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009116}
9117
Yang, Sheng002c7f72007-07-31 14:23:01 +03009118static void __init vmx_check_processor_compat(void *rtn)
9119{
9120 struct vmcs_config vmcs_conf;
9121
9122 *(int *)rtn = 0;
9123 if (setup_vmcs_config(&vmcs_conf) < 0)
9124 *(int *)rtn = -EIO;
9125 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9126 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9127 smp_processor_id());
9128 *(int *)rtn = -EIO;
9129 }
9130}
9131
Sheng Yang67253af2008-04-25 10:20:22 +08009132static int get_ept_level(void)
9133{
9134 return VMX_EPT_DEFAULT_GAW + 1;
9135}
9136
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009137static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009138{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009139 u8 cache;
9140 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009141
Sheng Yang522c68c2009-04-27 20:35:43 +08009142 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009143 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009144 * 2. EPT with VT-d:
9145 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009146 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009147 * b. VT-d with snooping control feature: snooping control feature of
9148 * VT-d engine can guarantee the cache correctness. Just set it
9149 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009150 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009151 * consistent with host MTRR
9152 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009153 if (is_mmio) {
9154 cache = MTRR_TYPE_UNCACHABLE;
9155 goto exit;
9156 }
9157
9158 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009159 ipat = VMX_EPT_IPAT_BIT;
9160 cache = MTRR_TYPE_WRBACK;
9161 goto exit;
9162 }
9163
9164 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9165 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009166 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009167 cache = MTRR_TYPE_WRBACK;
9168 else
9169 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009170 goto exit;
9171 }
9172
Xiao Guangrongff536042015-06-15 16:55:22 +08009173 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009174
9175exit:
9176 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009177}
9178
Sheng Yang17cc3932010-01-05 19:02:27 +08009179static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009180{
Sheng Yang878403b2010-01-05 19:02:29 +08009181 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9182 return PT_DIRECTORY_LEVEL;
9183 else
9184 /* For shadow and EPT supported 1GB page */
9185 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009186}
9187
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009188static void vmcs_set_secondary_exec_control(u32 new_ctl)
9189{
9190 /*
9191 * These bits in the secondary execution controls field
9192 * are dynamic, the others are mostly based on the hypervisor
9193 * architecture and the guest's CPUID. Do not touch the
9194 * dynamic bits.
9195 */
9196 u32 mask =
9197 SECONDARY_EXEC_SHADOW_VMCS |
9198 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9199 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9200
9201 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9202
9203 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9204 (new_ctl & ~mask) | (cur_ctl & mask));
9205}
9206
Sheng Yang0e851882009-12-18 16:48:46 +08009207static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9208{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009209 struct kvm_cpuid_entry2 *best;
9210 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009211 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009212
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009213 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009214 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9215 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009216 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009217
Paolo Bonzini8b972652015-09-15 17:34:42 +02009218 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009219 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009220 vmx->nested.nested_vmx_secondary_ctls_high |=
9221 SECONDARY_EXEC_RDTSCP;
9222 else
9223 vmx->nested.nested_vmx_secondary_ctls_high &=
9224 ~SECONDARY_EXEC_RDTSCP;
9225 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009226 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009227
Mao, Junjiead756a12012-07-02 01:18:48 +00009228 /* Exposing INVPCID only when PCID is exposed */
9229 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9230 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009231 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9232 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009233 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009234
Mao, Junjiead756a12012-07-02 01:18:48 +00009235 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009236 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009237 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009238
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009239 if (cpu_has_secondary_exec_ctrls())
9240 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009241
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009242 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
9243 if (guest_cpuid_has_pcommit(vcpu))
9244 vmx->nested.nested_vmx_secondary_ctls_high |=
9245 SECONDARY_EXEC_PCOMMIT;
9246 else
9247 vmx->nested.nested_vmx_secondary_ctls_high &=
9248 ~SECONDARY_EXEC_PCOMMIT;
9249 }
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009250
9251 if (nested_vmx_allowed(vcpu))
9252 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9253 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9254 else
9255 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9256 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009257}
9258
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009259static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9260{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009261 if (func == 1 && nested)
9262 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009263}
9264
Yang Zhang25d92082013-08-06 12:00:32 +03009265static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9266 struct x86_exception *fault)
9267{
Jan Kiszka533558b2014-01-04 18:47:20 +01009268 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9269 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009270
9271 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009272 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009273 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009274 exit_reason = EXIT_REASON_EPT_VIOLATION;
9275 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009276 vmcs12->guest_physical_address = fault->address;
9277}
9278
Nadav Har'El155a97a2013-08-05 11:07:16 +03009279/* Callbacks for nested_ept_init_mmu_context: */
9280
9281static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9282{
9283 /* return the page table to be shadowed - in our case, EPT12 */
9284 return get_vmcs12(vcpu)->ept_pointer;
9285}
9286
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009287static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009288{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009289 WARN_ON(mmu_is_nested(vcpu));
9290 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009291 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9292 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009293 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9294 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9295 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9296
9297 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009298}
9299
9300static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9301{
9302 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9303}
9304
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009305static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9306 u16 error_code)
9307{
9308 bool inequality, bit;
9309
9310 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9311 inequality =
9312 (error_code & vmcs12->page_fault_error_code_mask) !=
9313 vmcs12->page_fault_error_code_match;
9314 return inequality ^ bit;
9315}
9316
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009317static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9318 struct x86_exception *fault)
9319{
9320 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9321
9322 WARN_ON(!is_guest_mode(vcpu));
9323
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009324 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009325 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9326 vmcs_read32(VM_EXIT_INTR_INFO),
9327 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009328 else
9329 kvm_inject_page_fault(vcpu, fault);
9330}
9331
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009332static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9333 struct vmcs12 *vmcs12)
9334{
9335 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009336 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009337
9338 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009339 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9340 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009341 return false;
9342
9343 /*
9344 * Translate L1 physical address to host physical
9345 * address for vmcs02. Keep the page pinned, so this
9346 * physical address remains valid. We keep a reference
9347 * to it so we can release it later.
9348 */
9349 if (vmx->nested.apic_access_page) /* shouldn't happen */
9350 nested_release_page(vmx->nested.apic_access_page);
9351 vmx->nested.apic_access_page =
9352 nested_get_page(vcpu, vmcs12->apic_access_addr);
9353 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009354
9355 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009356 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9357 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009358 return false;
9359
9360 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9361 nested_release_page(vmx->nested.virtual_apic_page);
9362 vmx->nested.virtual_apic_page =
9363 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9364
9365 /*
9366 * Failing the vm entry is _not_ what the processor does
9367 * but it's basically the only possibility we have.
9368 * We could still enter the guest if CR8 load exits are
9369 * enabled, CR8 store exits are enabled, and virtualize APIC
9370 * access is disabled; in this case the processor would never
9371 * use the TPR shadow and we could simply clear the bit from
9372 * the execution control. But such a configuration is useless,
9373 * so let's keep the code simple.
9374 */
9375 if (!vmx->nested.virtual_apic_page)
9376 return false;
9377 }
9378
Wincy Van705699a2015-02-03 23:58:17 +08009379 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009380 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9381 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009382 return false;
9383
9384 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9385 kunmap(vmx->nested.pi_desc_page);
9386 nested_release_page(vmx->nested.pi_desc_page);
9387 }
9388 vmx->nested.pi_desc_page =
9389 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9390 if (!vmx->nested.pi_desc_page)
9391 return false;
9392
9393 vmx->nested.pi_desc =
9394 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9395 if (!vmx->nested.pi_desc) {
9396 nested_release_page_clean(vmx->nested.pi_desc_page);
9397 return false;
9398 }
9399 vmx->nested.pi_desc =
9400 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9401 (unsigned long)(vmcs12->posted_intr_desc_addr &
9402 (PAGE_SIZE - 1)));
9403 }
9404
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009405 return true;
9406}
9407
Jan Kiszkaf4124502014-03-07 20:03:13 +01009408static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9409{
9410 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9411 struct vcpu_vmx *vmx = to_vmx(vcpu);
9412
9413 if (vcpu->arch.virtual_tsc_khz == 0)
9414 return;
9415
9416 /* Make sure short timeouts reliably trigger an immediate vmexit.
9417 * hrtimer_start does not guarantee this. */
9418 if (preemption_timeout <= 1) {
9419 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9420 return;
9421 }
9422
9423 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9424 preemption_timeout *= 1000000;
9425 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9426 hrtimer_start(&vmx->nested.preemption_timer,
9427 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9428}
9429
Wincy Van3af18d92015-02-03 23:49:31 +08009430static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9431 struct vmcs12 *vmcs12)
9432{
9433 int maxphyaddr;
9434 u64 addr;
9435
9436 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9437 return 0;
9438
9439 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9440 WARN_ON(1);
9441 return -EINVAL;
9442 }
9443 maxphyaddr = cpuid_maxphyaddr(vcpu);
9444
9445 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9446 ((addr + PAGE_SIZE) >> maxphyaddr))
9447 return -EINVAL;
9448
9449 return 0;
9450}
9451
9452/*
9453 * Merge L0's and L1's MSR bitmap, return false to indicate that
9454 * we do not use the hardware.
9455 */
9456static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9457 struct vmcs12 *vmcs12)
9458{
Wincy Van82f0dd42015-02-03 23:57:18 +08009459 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009460 struct page *page;
9461 unsigned long *msr_bitmap;
9462
9463 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9464 return false;
9465
9466 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9467 if (!page) {
9468 WARN_ON(1);
9469 return false;
9470 }
9471 msr_bitmap = (unsigned long *)kmap(page);
9472 if (!msr_bitmap) {
9473 nested_release_page_clean(page);
9474 WARN_ON(1);
9475 return false;
9476 }
9477
9478 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009479 if (nested_cpu_has_apic_reg_virt(vmcs12))
9480 for (msr = 0x800; msr <= 0x8ff; msr++)
9481 nested_vmx_disable_intercept_for_msr(
9482 msr_bitmap,
9483 vmx_msr_bitmap_nested,
9484 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009485 /* TPR is allowed */
9486 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9487 vmx_msr_bitmap_nested,
9488 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9489 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009490 if (nested_cpu_has_vid(vmcs12)) {
9491 /* EOI and self-IPI are allowed */
9492 nested_vmx_disable_intercept_for_msr(
9493 msr_bitmap,
9494 vmx_msr_bitmap_nested,
9495 APIC_BASE_MSR + (APIC_EOI >> 4),
9496 MSR_TYPE_W);
9497 nested_vmx_disable_intercept_for_msr(
9498 msr_bitmap,
9499 vmx_msr_bitmap_nested,
9500 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9501 MSR_TYPE_W);
9502 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009503 } else {
9504 /*
9505 * Enable reading intercept of all the x2apic
9506 * MSRs. We should not rely on vmcs12 to do any
9507 * optimizations here, it may have been modified
9508 * by L1.
9509 */
9510 for (msr = 0x800; msr <= 0x8ff; msr++)
9511 __vmx_enable_intercept_for_msr(
9512 vmx_msr_bitmap_nested,
9513 msr,
9514 MSR_TYPE_R);
9515
Wincy Vanf2b93282015-02-03 23:56:03 +08009516 __vmx_enable_intercept_for_msr(
9517 vmx_msr_bitmap_nested,
9518 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009519 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009520 __vmx_enable_intercept_for_msr(
9521 vmx_msr_bitmap_nested,
9522 APIC_BASE_MSR + (APIC_EOI >> 4),
9523 MSR_TYPE_W);
9524 __vmx_enable_intercept_for_msr(
9525 vmx_msr_bitmap_nested,
9526 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9527 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009528 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009529 kunmap(page);
9530 nested_release_page_clean(page);
9531
9532 return true;
9533}
9534
9535static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9536 struct vmcs12 *vmcs12)
9537{
Wincy Van82f0dd42015-02-03 23:57:18 +08009538 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009539 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009540 !nested_cpu_has_vid(vmcs12) &&
9541 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009542 return 0;
9543
9544 /*
9545 * If virtualize x2apic mode is enabled,
9546 * virtualize apic access must be disabled.
9547 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009548 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9549 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009550 return -EINVAL;
9551
Wincy Van608406e2015-02-03 23:57:51 +08009552 /*
9553 * If virtual interrupt delivery is enabled,
9554 * we must exit on external interrupts.
9555 */
9556 if (nested_cpu_has_vid(vmcs12) &&
9557 !nested_exit_on_intr(vcpu))
9558 return -EINVAL;
9559
Wincy Van705699a2015-02-03 23:58:17 +08009560 /*
9561 * bits 15:8 should be zero in posted_intr_nv,
9562 * the descriptor address has been already checked
9563 * in nested_get_vmcs12_pages.
9564 */
9565 if (nested_cpu_has_posted_intr(vmcs12) &&
9566 (!nested_cpu_has_vid(vmcs12) ||
9567 !nested_exit_intr_ack_set(vcpu) ||
9568 vmcs12->posted_intr_nv & 0xff00))
9569 return -EINVAL;
9570
Wincy Vanf2b93282015-02-03 23:56:03 +08009571 /* tpr shadow is needed by all apicv features. */
9572 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9573 return -EINVAL;
9574
9575 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009576}
9577
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009578static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9579 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009580 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009581{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009582 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009583 u64 count, addr;
9584
9585 if (vmcs12_read_any(vcpu, count_field, &count) ||
9586 vmcs12_read_any(vcpu, addr_field, &addr)) {
9587 WARN_ON(1);
9588 return -EINVAL;
9589 }
9590 if (count == 0)
9591 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009592 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009593 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9594 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9595 pr_warn_ratelimited(
9596 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9597 addr_field, maxphyaddr, count, addr);
9598 return -EINVAL;
9599 }
9600 return 0;
9601}
9602
9603static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9604 struct vmcs12 *vmcs12)
9605{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009606 if (vmcs12->vm_exit_msr_load_count == 0 &&
9607 vmcs12->vm_exit_msr_store_count == 0 &&
9608 vmcs12->vm_entry_msr_load_count == 0)
9609 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009610 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009611 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009612 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009613 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009614 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009615 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009616 return -EINVAL;
9617 return 0;
9618}
9619
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009620static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9621 struct vmx_msr_entry *e)
9622{
9623 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009624 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009625 return -EINVAL;
9626 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9627 e->index == MSR_IA32_UCODE_REV)
9628 return -EINVAL;
9629 if (e->reserved != 0)
9630 return -EINVAL;
9631 return 0;
9632}
9633
9634static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9635 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009636{
9637 if (e->index == MSR_FS_BASE ||
9638 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009639 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9640 nested_vmx_msr_check_common(vcpu, e))
9641 return -EINVAL;
9642 return 0;
9643}
9644
9645static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9646 struct vmx_msr_entry *e)
9647{
9648 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9649 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009650 return -EINVAL;
9651 return 0;
9652}
9653
9654/*
9655 * Load guest's/host's msr at nested entry/exit.
9656 * return 0 for success, entry index for failure.
9657 */
9658static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9659{
9660 u32 i;
9661 struct vmx_msr_entry e;
9662 struct msr_data msr;
9663
9664 msr.host_initiated = false;
9665 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009666 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9667 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009668 pr_warn_ratelimited(
9669 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9670 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009671 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009672 }
9673 if (nested_vmx_load_msr_check(vcpu, &e)) {
9674 pr_warn_ratelimited(
9675 "%s check failed (%u, 0x%x, 0x%x)\n",
9676 __func__, i, e.index, e.reserved);
9677 goto fail;
9678 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009679 msr.index = e.index;
9680 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009681 if (kvm_set_msr(vcpu, &msr)) {
9682 pr_warn_ratelimited(
9683 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9684 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009685 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009686 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009687 }
9688 return 0;
9689fail:
9690 return i + 1;
9691}
9692
9693static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9694{
9695 u32 i;
9696 struct vmx_msr_entry e;
9697
9698 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009699 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009700 if (kvm_vcpu_read_guest(vcpu,
9701 gpa + i * sizeof(e),
9702 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009703 pr_warn_ratelimited(
9704 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9705 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009706 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009707 }
9708 if (nested_vmx_store_msr_check(vcpu, &e)) {
9709 pr_warn_ratelimited(
9710 "%s check failed (%u, 0x%x, 0x%x)\n",
9711 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009712 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009713 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009714 msr_info.host_initiated = false;
9715 msr_info.index = e.index;
9716 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009717 pr_warn_ratelimited(
9718 "%s cannot read MSR (%u, 0x%x)\n",
9719 __func__, i, e.index);
9720 return -EINVAL;
9721 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009722 if (kvm_vcpu_write_guest(vcpu,
9723 gpa + i * sizeof(e) +
9724 offsetof(struct vmx_msr_entry, value),
9725 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009726 pr_warn_ratelimited(
9727 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009728 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009729 return -EINVAL;
9730 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009731 }
9732 return 0;
9733}
9734
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009735/*
9736 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9737 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009738 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009739 * guest in a way that will both be appropriate to L1's requests, and our
9740 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9741 * function also has additional necessary side-effects, like setting various
9742 * vcpu->arch fields.
9743 */
9744static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9745{
9746 struct vcpu_vmx *vmx = to_vmx(vcpu);
9747 u32 exec_control;
9748
9749 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9750 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9751 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9752 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9753 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9754 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9755 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9756 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9757 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9758 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9759 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9760 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9761 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9762 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9763 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9764 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9765 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9766 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9767 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9768 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9769 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9770 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9771 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9772 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9773 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9774 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9775 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9776 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9777 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9778 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9779 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9780 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9781 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9782 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9783 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9784 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9785
Jan Kiszka2996fca2014-06-16 13:59:43 +02009786 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9787 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9788 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9789 } else {
9790 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9791 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9792 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009793 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9794 vmcs12->vm_entry_intr_info_field);
9795 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9796 vmcs12->vm_entry_exception_error_code);
9797 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9798 vmcs12->vm_entry_instruction_len);
9799 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9800 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009801 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009802 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009803 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9804 vmcs12->guest_pending_dbg_exceptions);
9805 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9806 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9807
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009808 if (nested_cpu_has_xsaves(vmcs12))
9809 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009810 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9811
Jan Kiszkaf4124502014-03-07 20:03:13 +01009812 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009813
Paolo Bonzini93140062016-07-06 13:23:51 +02009814 /* Preemption timer setting is only taken from vmcs01. */
9815 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9816 exec_control |= vmcs_config.pin_based_exec_ctrl;
9817 if (vmx->hv_deadline_tsc == -1)
9818 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9819
9820 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009821 if (nested_cpu_has_posted_intr(vmcs12)) {
9822 /*
9823 * Note that we use L0's vector here and in
9824 * vmx_deliver_nested_posted_interrupt.
9825 */
9826 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9827 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009828 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009829 vmcs_write64(POSTED_INTR_DESC_ADDR,
9830 page_to_phys(vmx->nested.pi_desc_page) +
9831 (unsigned long)(vmcs12->posted_intr_desc_addr &
9832 (PAGE_SIZE - 1)));
9833 } else
9834 exec_control &= ~PIN_BASED_POSTED_INTR;
9835
Jan Kiszkaf4124502014-03-07 20:03:13 +01009836 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009837
Jan Kiszkaf4124502014-03-07 20:03:13 +01009838 vmx->nested.preemption_timer_expired = false;
9839 if (nested_cpu_has_preemption_timer(vmcs12))
9840 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009841
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009842 /*
9843 * Whether page-faults are trapped is determined by a combination of
9844 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9845 * If enable_ept, L0 doesn't care about page faults and we should
9846 * set all of these to L1's desires. However, if !enable_ept, L0 does
9847 * care about (at least some) page faults, and because it is not easy
9848 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9849 * to exit on each and every L2 page fault. This is done by setting
9850 * MASK=MATCH=0 and (see below) EB.PF=1.
9851 * Note that below we don't need special code to set EB.PF beyond the
9852 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9853 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9854 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9855 *
9856 * A problem with this approach (when !enable_ept) is that L1 may be
9857 * injected with more page faults than it asked for. This could have
9858 * caused problems, but in practice existing hypervisors don't care.
9859 * To fix this, we will need to emulate the PFEC checking (on the L1
9860 * page tables), using walk_addr(), when injecting PFs to L1.
9861 */
9862 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9863 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9864 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9865 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9866
9867 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009868 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009869
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009870 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009871 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009872 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009873 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009874 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9875 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009876 if (nested_cpu_has(vmcs12,
9877 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9878 exec_control |= vmcs12->secondary_vm_exec_control;
9879
9880 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9881 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009882 * If translation failed, no matter: This feature asks
9883 * to exit when accessing the given address, and if it
9884 * can never be accessed, this feature won't do
9885 * anything anyway.
9886 */
9887 if (!vmx->nested.apic_access_page)
9888 exec_control &=
9889 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9890 else
9891 vmcs_write64(APIC_ACCESS_ADDR,
9892 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009893 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009894 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009895 exec_control |=
9896 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009897 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009898 }
9899
Wincy Van608406e2015-02-03 23:57:51 +08009900 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9901 vmcs_write64(EOI_EXIT_BITMAP0,
9902 vmcs12->eoi_exit_bitmap0);
9903 vmcs_write64(EOI_EXIT_BITMAP1,
9904 vmcs12->eoi_exit_bitmap1);
9905 vmcs_write64(EOI_EXIT_BITMAP2,
9906 vmcs12->eoi_exit_bitmap2);
9907 vmcs_write64(EOI_EXIT_BITMAP3,
9908 vmcs12->eoi_exit_bitmap3);
9909 vmcs_write16(GUEST_INTR_STATUS,
9910 vmcs12->guest_intr_status);
9911 }
9912
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009913 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9914 }
9915
9916
9917 /*
9918 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9919 * Some constant fields are set here by vmx_set_constant_host_state().
9920 * Other fields are different per CPU, and will be set later when
9921 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9922 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009923 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009924
9925 /*
9926 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9927 * entry, but only if the current (host) sp changed from the value
9928 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9929 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9930 * here we just force the write to happen on entry.
9931 */
9932 vmx->host_rsp = 0;
9933
9934 exec_control = vmx_exec_control(vmx); /* L0's desires */
9935 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9936 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9937 exec_control &= ~CPU_BASED_TPR_SHADOW;
9938 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009939
9940 if (exec_control & CPU_BASED_TPR_SHADOW) {
9941 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9942 page_to_phys(vmx->nested.virtual_apic_page));
9943 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9944 }
9945
Wincy Van3af18d92015-02-03 23:49:31 +08009946 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009947 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9948 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9949 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009950 } else
9951 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9952
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009953 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009954 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009955 * Rather, exit every time.
9956 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009957 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9958 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9959
9960 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9961
9962 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9963 * bitwise-or of what L1 wants to trap for L2, and what we want to
9964 * trap. Note that CR0.TS also needs updating - we do this later.
9965 */
9966 update_exception_bitmap(vcpu);
9967 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9968 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9969
Nadav Har'El8049d652013-08-05 11:07:06 +03009970 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9971 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9972 * bits are further modified by vmx_set_efer() below.
9973 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009974 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009975
9976 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9977 * emulated by vmx_set_efer(), below.
9978 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009979 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009980 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9981 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009982 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9983
Jan Kiszka44811c02013-08-04 17:17:27 +02009984 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009985 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009986 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9987 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009988 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9989
9990
9991 set_cr4_guest_host_mask(vmx);
9992
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009993 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9994 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9995
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009996 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9997 vmcs_write64(TSC_OFFSET,
9998 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9999 else
10000 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010001
10002 if (enable_vpid) {
10003 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010004 * There is no direct mapping between vpid02 and vpid12, the
10005 * vpid02 is per-vCPU for L0 and reused while the value of
10006 * vpid12 is changed w/ one invvpid during nested vmentry.
10007 * The vpid12 is allocated by L1 for L2, so it will not
10008 * influence global bitmap(for vpid01 and vpid02 allocation)
10009 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010010 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010011 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10012 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10013 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10014 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10015 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10016 }
10017 } else {
10018 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10019 vmx_flush_tlb(vcpu);
10020 }
10021
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010022 }
10023
Nadav Har'El155a97a2013-08-05 11:07:16 +030010024 if (nested_cpu_has_ept(vmcs12)) {
10025 kvm_mmu_unload(vcpu);
10026 nested_ept_init_mmu_context(vcpu);
10027 }
10028
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010029 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10030 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010031 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010032 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10033 else
10034 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10035 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10036 vmx_set_efer(vcpu, vcpu->arch.efer);
10037
10038 /*
10039 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10040 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10041 * The CR0_READ_SHADOW is what L2 should have expected to read given
10042 * the specifications by L1; It's not enough to take
10043 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10044 * have more bits than L1 expected.
10045 */
10046 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10047 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10048
10049 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10050 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10051
10052 /* shadow page tables on either EPT or shadow page tables */
10053 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10054 kvm_mmu_reset_context(vcpu);
10055
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010056 if (!enable_ept)
10057 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10058
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010059 /*
10060 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10061 */
10062 if (enable_ept) {
10063 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10064 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10065 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10066 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10067 }
10068
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010069 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10070 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10071}
10072
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010073/*
10074 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10075 * for running an L2 nested guest.
10076 */
10077static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10078{
10079 struct vmcs12 *vmcs12;
10080 struct vcpu_vmx *vmx = to_vmx(vcpu);
10081 int cpu;
10082 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010083 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010084 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010085
10086 if (!nested_vmx_check_permission(vcpu) ||
10087 !nested_vmx_check_vmcs12(vcpu))
10088 return 1;
10089
10090 skip_emulated_instruction(vcpu);
10091 vmcs12 = get_vmcs12(vcpu);
10092
Abel Gordon012f83c2013-04-18 14:39:25 +030010093 if (enable_shadow_vmcs)
10094 copy_shadow_to_vmcs12(vmx);
10095
Nadav Har'El7c177932011-05-25 23:12:04 +030010096 /*
10097 * The nested entry process starts with enforcing various prerequisites
10098 * on vmcs12 as required by the Intel SDM, and act appropriately when
10099 * they fail: As the SDM explains, some conditions should cause the
10100 * instruction to fail, while others will cause the instruction to seem
10101 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10102 * To speed up the normal (success) code path, we should avoid checking
10103 * for misconfigurations which will anyway be caught by the processor
10104 * when using the merged vmcs02.
10105 */
10106 if (vmcs12->launch_state == launch) {
10107 nested_vmx_failValid(vcpu,
10108 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10109 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10110 return 1;
10111 }
10112
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010113 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10114 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010115 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10116 return 1;
10117 }
10118
Wincy Van3af18d92015-02-03 23:49:31 +080010119 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010120 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10121 return 1;
10122 }
10123
Wincy Van3af18d92015-02-03 23:49:31 +080010124 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010125 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10126 return 1;
10127 }
10128
Wincy Vanf2b93282015-02-03 23:56:03 +080010129 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10130 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10131 return 1;
10132 }
10133
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010134 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10135 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10136 return 1;
10137 }
10138
Nadav Har'El7c177932011-05-25 23:12:04 +030010139 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010140 vmx->nested.nested_vmx_true_procbased_ctls_low,
10141 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010142 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010143 vmx->nested.nested_vmx_secondary_ctls_low,
10144 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010145 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010146 vmx->nested.nested_vmx_pinbased_ctls_low,
10147 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010148 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010149 vmx->nested.nested_vmx_true_exit_ctls_low,
10150 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010151 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010152 vmx->nested.nested_vmx_true_entry_ctls_low,
10153 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010154 {
10155 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10156 return 1;
10157 }
10158
10159 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10160 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10161 nested_vmx_failValid(vcpu,
10162 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10163 return 1;
10164 }
10165
Wincy Vanb9c237b2015-02-03 23:56:30 +080010166 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010167 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10168 nested_vmx_entry_failure(vcpu, vmcs12,
10169 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10170 return 1;
10171 }
10172 if (vmcs12->vmcs_link_pointer != -1ull) {
10173 nested_vmx_entry_failure(vcpu, vmcs12,
10174 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10175 return 1;
10176 }
10177
10178 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010179 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010180 * are performed on the field for the IA32_EFER MSR:
10181 * - Bits reserved in the IA32_EFER MSR must be 0.
10182 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10183 * the IA-32e mode guest VM-exit control. It must also be identical
10184 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10185 * CR0.PG) is 1.
10186 */
10187 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10188 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10189 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10190 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10191 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10192 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10193 nested_vmx_entry_failure(vcpu, vmcs12,
10194 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10195 return 1;
10196 }
10197 }
10198
10199 /*
10200 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10201 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10202 * the values of the LMA and LME bits in the field must each be that of
10203 * the host address-space size VM-exit control.
10204 */
10205 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10206 ia32e = (vmcs12->vm_exit_controls &
10207 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10208 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10209 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10210 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10211 nested_vmx_entry_failure(vcpu, vmcs12,
10212 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10213 return 1;
10214 }
10215 }
10216
10217 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010218 * We're finally done with prerequisite checking, and can start with
10219 * the nested entry.
10220 */
10221
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010222 vmcs02 = nested_get_current_vmcs02(vmx);
10223 if (!vmcs02)
10224 return -ENOMEM;
10225
10226 enter_guest_mode(vcpu);
10227
10228 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10229
Jan Kiszka2996fca2014-06-16 13:59:43 +020010230 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10231 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10232
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010233 cpu = get_cpu();
10234 vmx->loaded_vmcs = vmcs02;
10235 vmx_vcpu_put(vcpu);
10236 vmx_vcpu_load(vcpu, cpu);
10237 vcpu->cpu = cpu;
10238 put_cpu();
10239
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010240 vmx_segment_cache_clear(vmx);
10241
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010242 prepare_vmcs02(vcpu, vmcs12);
10243
Wincy Vanff651cb2014-12-11 08:52:58 +030010244 msr_entry_idx = nested_vmx_load_msr(vcpu,
10245 vmcs12->vm_entry_msr_load_addr,
10246 vmcs12->vm_entry_msr_load_count);
10247 if (msr_entry_idx) {
10248 leave_guest_mode(vcpu);
10249 vmx_load_vmcs01(vcpu);
10250 nested_vmx_entry_failure(vcpu, vmcs12,
10251 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10252 return 1;
10253 }
10254
10255 vmcs12->launch_state = 1;
10256
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010257 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010258 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010259
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010260 vmx->nested.nested_run_pending = 1;
10261
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010262 /*
10263 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10264 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10265 * returned as far as L1 is concerned. It will only return (and set
10266 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10267 */
10268 return 1;
10269}
10270
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010271/*
10272 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10273 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10274 * This function returns the new value we should put in vmcs12.guest_cr0.
10275 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10276 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10277 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10278 * didn't trap the bit, because if L1 did, so would L0).
10279 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10280 * been modified by L2, and L1 knows it. So just leave the old value of
10281 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10282 * isn't relevant, because if L0 traps this bit it can set it to anything.
10283 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10284 * changed these bits, and therefore they need to be updated, but L0
10285 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10286 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10287 */
10288static inline unsigned long
10289vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10290{
10291 return
10292 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10293 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10294 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10295 vcpu->arch.cr0_guest_owned_bits));
10296}
10297
10298static inline unsigned long
10299vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10300{
10301 return
10302 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10303 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10304 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10305 vcpu->arch.cr4_guest_owned_bits));
10306}
10307
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010308static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10309 struct vmcs12 *vmcs12)
10310{
10311 u32 idt_vectoring;
10312 unsigned int nr;
10313
Gleb Natapov851eb6672013-09-25 12:51:34 +030010314 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010315 nr = vcpu->arch.exception.nr;
10316 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10317
10318 if (kvm_exception_is_soft(nr)) {
10319 vmcs12->vm_exit_instruction_len =
10320 vcpu->arch.event_exit_inst_len;
10321 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10322 } else
10323 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10324
10325 if (vcpu->arch.exception.has_error_code) {
10326 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10327 vmcs12->idt_vectoring_error_code =
10328 vcpu->arch.exception.error_code;
10329 }
10330
10331 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010332 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010333 vmcs12->idt_vectoring_info_field =
10334 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10335 } else if (vcpu->arch.interrupt.pending) {
10336 nr = vcpu->arch.interrupt.nr;
10337 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10338
10339 if (vcpu->arch.interrupt.soft) {
10340 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10341 vmcs12->vm_entry_instruction_len =
10342 vcpu->arch.event_exit_inst_len;
10343 } else
10344 idt_vectoring |= INTR_TYPE_EXT_INTR;
10345
10346 vmcs12->idt_vectoring_info_field = idt_vectoring;
10347 }
10348}
10349
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010350static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10351{
10352 struct vcpu_vmx *vmx = to_vmx(vcpu);
10353
Jan Kiszkaf4124502014-03-07 20:03:13 +010010354 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10355 vmx->nested.preemption_timer_expired) {
10356 if (vmx->nested.nested_run_pending)
10357 return -EBUSY;
10358 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10359 return 0;
10360 }
10361
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010362 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010363 if (vmx->nested.nested_run_pending ||
10364 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010365 return -EBUSY;
10366 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10367 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10368 INTR_INFO_VALID_MASK, 0);
10369 /*
10370 * The NMI-triggered VM exit counts as injection:
10371 * clear this one and block further NMIs.
10372 */
10373 vcpu->arch.nmi_pending = 0;
10374 vmx_set_nmi_mask(vcpu, true);
10375 return 0;
10376 }
10377
10378 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10379 nested_exit_on_intr(vcpu)) {
10380 if (vmx->nested.nested_run_pending)
10381 return -EBUSY;
10382 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010383 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010384 }
10385
Wincy Van705699a2015-02-03 23:58:17 +080010386 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010387}
10388
Jan Kiszkaf4124502014-03-07 20:03:13 +010010389static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10390{
10391 ktime_t remaining =
10392 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10393 u64 value;
10394
10395 if (ktime_to_ns(remaining) <= 0)
10396 return 0;
10397
10398 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10399 do_div(value, 1000000);
10400 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10401}
10402
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010403/*
10404 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10405 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10406 * and this function updates it to reflect the changes to the guest state while
10407 * L2 was running (and perhaps made some exits which were handled directly by L0
10408 * without going back to L1), and to reflect the exit reason.
10409 * Note that we do not have to copy here all VMCS fields, just those that
10410 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10411 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10412 * which already writes to vmcs12 directly.
10413 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010414static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10415 u32 exit_reason, u32 exit_intr_info,
10416 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010417{
10418 /* update guest state fields: */
10419 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10420 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10421
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010422 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10423 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10424 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10425
10426 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10427 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10428 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10429 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10430 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10431 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10432 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10433 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10434 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10435 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10436 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10437 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10438 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10439 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10440 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10441 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10442 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10443 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10444 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10445 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10446 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10447 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10448 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10449 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10450 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10451 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10452 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10453 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10454 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10455 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10456 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10457 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10458 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10459 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10460 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10461 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10462
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010463 vmcs12->guest_interruptibility_info =
10464 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10465 vmcs12->guest_pending_dbg_exceptions =
10466 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010467 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10468 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10469 else
10470 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010471
Jan Kiszkaf4124502014-03-07 20:03:13 +010010472 if (nested_cpu_has_preemption_timer(vmcs12)) {
10473 if (vmcs12->vm_exit_controls &
10474 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10475 vmcs12->vmx_preemption_timer_value =
10476 vmx_get_preemption_timer_value(vcpu);
10477 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10478 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010479
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010480 /*
10481 * In some cases (usually, nested EPT), L2 is allowed to change its
10482 * own CR3 without exiting. If it has changed it, we must keep it.
10483 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10484 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10485 *
10486 * Additionally, restore L2's PDPTR to vmcs12.
10487 */
10488 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010489 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010490 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10491 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10492 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10493 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10494 }
10495
Wincy Van608406e2015-02-03 23:57:51 +080010496 if (nested_cpu_has_vid(vmcs12))
10497 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10498
Jan Kiszkac18911a2013-03-13 16:06:41 +010010499 vmcs12->vm_entry_controls =
10500 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010501 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010502
Jan Kiszka2996fca2014-06-16 13:59:43 +020010503 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10504 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10505 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10506 }
10507
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010508 /* TODO: These cannot have changed unless we have MSR bitmaps and
10509 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010510 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010511 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010512 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10513 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010514 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10515 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10516 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010517 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010518 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010519 if (nested_cpu_has_xsaves(vmcs12))
10520 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010521
10522 /* update exit information fields: */
10523
Jan Kiszka533558b2014-01-04 18:47:20 +010010524 vmcs12->vm_exit_reason = exit_reason;
10525 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010526
Jan Kiszka533558b2014-01-04 18:47:20 +010010527 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010528 if ((vmcs12->vm_exit_intr_info &
10529 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10530 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10531 vmcs12->vm_exit_intr_error_code =
10532 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010533 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010534 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10535 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10536
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010537 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10538 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10539 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010540 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010541
10542 /*
10543 * Transfer the event that L0 or L1 may wanted to inject into
10544 * L2 to IDT_VECTORING_INFO_FIELD.
10545 */
10546 vmcs12_save_pending_event(vcpu, vmcs12);
10547 }
10548
10549 /*
10550 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10551 * preserved above and would only end up incorrectly in L1.
10552 */
10553 vcpu->arch.nmi_injected = false;
10554 kvm_clear_exception_queue(vcpu);
10555 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010556}
10557
10558/*
10559 * A part of what we need to when the nested L2 guest exits and we want to
10560 * run its L1 parent, is to reset L1's guest state to the host state specified
10561 * in vmcs12.
10562 * This function is to be called not only on normal nested exit, but also on
10563 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10564 * Failures During or After Loading Guest State").
10565 * This function should be called when the active VMCS is L1's (vmcs01).
10566 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010567static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10568 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010569{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010570 struct kvm_segment seg;
10571
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010572 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10573 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010574 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010575 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10576 else
10577 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10578 vmx_set_efer(vcpu, vcpu->arch.efer);
10579
10580 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10581 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010582 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010583 /*
10584 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10585 * actually changed, because it depends on the current state of
10586 * fpu_active (which may have changed).
10587 * Note that vmx_set_cr0 refers to efer set above.
10588 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010589 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010590 /*
10591 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10592 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10593 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10594 */
10595 update_exception_bitmap(vcpu);
10596 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10597 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10598
10599 /*
10600 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10601 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10602 */
10603 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10604 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10605
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010606 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010607
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010608 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10609 kvm_mmu_reset_context(vcpu);
10610
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010611 if (!enable_ept)
10612 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10613
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010614 if (enable_vpid) {
10615 /*
10616 * Trivially support vpid by letting L2s share their parent
10617 * L1's vpid. TODO: move to a more elaborate solution, giving
10618 * each L2 its own vpid and exposing the vpid feature to L1.
10619 */
10620 vmx_flush_tlb(vcpu);
10621 }
10622
10623
10624 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10625 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10626 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10627 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10628 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010629
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010630 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10631 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10632 vmcs_write64(GUEST_BNDCFGS, 0);
10633
Jan Kiszka44811c02013-08-04 17:17:27 +020010634 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010635 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010636 vcpu->arch.pat = vmcs12->host_ia32_pat;
10637 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010638 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10639 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10640 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010641
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010642 /* Set L1 segment info according to Intel SDM
10643 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10644 seg = (struct kvm_segment) {
10645 .base = 0,
10646 .limit = 0xFFFFFFFF,
10647 .selector = vmcs12->host_cs_selector,
10648 .type = 11,
10649 .present = 1,
10650 .s = 1,
10651 .g = 1
10652 };
10653 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10654 seg.l = 1;
10655 else
10656 seg.db = 1;
10657 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10658 seg = (struct kvm_segment) {
10659 .base = 0,
10660 .limit = 0xFFFFFFFF,
10661 .type = 3,
10662 .present = 1,
10663 .s = 1,
10664 .db = 1,
10665 .g = 1
10666 };
10667 seg.selector = vmcs12->host_ds_selector;
10668 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10669 seg.selector = vmcs12->host_es_selector;
10670 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10671 seg.selector = vmcs12->host_ss_selector;
10672 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10673 seg.selector = vmcs12->host_fs_selector;
10674 seg.base = vmcs12->host_fs_base;
10675 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10676 seg.selector = vmcs12->host_gs_selector;
10677 seg.base = vmcs12->host_gs_base;
10678 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10679 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010680 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010681 .limit = 0x67,
10682 .selector = vmcs12->host_tr_selector,
10683 .type = 11,
10684 .present = 1
10685 };
10686 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10687
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010688 kvm_set_dr(vcpu, 7, 0x400);
10689 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010690
Wincy Van3af18d92015-02-03 23:49:31 +080010691 if (cpu_has_vmx_msr_bitmap())
10692 vmx_set_msr_bitmap(vcpu);
10693
Wincy Vanff651cb2014-12-11 08:52:58 +030010694 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10695 vmcs12->vm_exit_msr_load_count))
10696 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010697}
10698
10699/*
10700 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10701 * and modify vmcs12 to make it see what it would expect to see there if
10702 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10703 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010704static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10705 u32 exit_intr_info,
10706 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010707{
10708 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010709 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10710
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010711 /* trying to cancel vmlaunch/vmresume is a bug */
10712 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10713
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010714 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010715 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10716 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010717
Wincy Vanff651cb2014-12-11 08:52:58 +030010718 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10719 vmcs12->vm_exit_msr_store_count))
10720 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10721
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010722 vmx_load_vmcs01(vcpu);
10723
Bandan Das77b0f5d2014-04-19 18:17:45 -040010724 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10725 && nested_exit_intr_ack_set(vcpu)) {
10726 int irq = kvm_cpu_get_interrupt(vcpu);
10727 WARN_ON(irq < 0);
10728 vmcs12->vm_exit_intr_info = irq |
10729 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10730 }
10731
Jan Kiszka542060e2014-01-04 18:47:21 +010010732 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10733 vmcs12->exit_qualification,
10734 vmcs12->idt_vectoring_info_field,
10735 vmcs12->vm_exit_intr_info,
10736 vmcs12->vm_exit_intr_error_code,
10737 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010738
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010739 vm_entry_controls_reset_shadow(vmx);
10740 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010741 vmx_segment_cache_clear(vmx);
10742
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010743 /* if no vmcs02 cache requested, remove the one we used */
10744 if (VMCS02_POOL_SIZE == 0)
10745 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10746
10747 load_vmcs12_host_state(vcpu, vmcs12);
10748
Paolo Bonzini93140062016-07-06 13:23:51 +020010749 /* Update any VMCS fields that might have changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010750 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010751 if (vmx->hv_deadline_tsc == -1)
10752 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10753 PIN_BASED_VMX_PREEMPTION_TIMER);
10754 else
10755 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10756 PIN_BASED_VMX_PREEMPTION_TIMER);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010757
10758 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10759 vmx->host_rsp = 0;
10760
10761 /* Unpin physical memory we referred to in vmcs02 */
10762 if (vmx->nested.apic_access_page) {
10763 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010764 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010765 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010766 if (vmx->nested.virtual_apic_page) {
10767 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010768 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010769 }
Wincy Van705699a2015-02-03 23:58:17 +080010770 if (vmx->nested.pi_desc_page) {
10771 kunmap(vmx->nested.pi_desc_page);
10772 nested_release_page(vmx->nested.pi_desc_page);
10773 vmx->nested.pi_desc_page = NULL;
10774 vmx->nested.pi_desc = NULL;
10775 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010776
10777 /*
Tang Chen38b99172014-09-24 15:57:54 +080010778 * We are now running in L2, mmu_notifier will force to reload the
10779 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10780 */
10781 kvm_vcpu_reload_apic_access_page(vcpu);
10782
10783 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010784 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10785 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10786 * success or failure flag accordingly.
10787 */
10788 if (unlikely(vmx->fail)) {
10789 vmx->fail = 0;
10790 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10791 } else
10792 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010793 if (enable_shadow_vmcs)
10794 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010795
10796 /* in case we halted in L2 */
10797 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010798}
10799
Nadav Har'El7c177932011-05-25 23:12:04 +030010800/*
Jan Kiszka42124922014-01-04 18:47:19 +010010801 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10802 */
10803static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10804{
10805 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010806 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010807 free_nested(to_vmx(vcpu));
10808}
10809
10810/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010811 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10812 * 23.7 "VM-entry failures during or after loading guest state" (this also
10813 * lists the acceptable exit-reason and exit-qualification parameters).
10814 * It should only be called before L2 actually succeeded to run, and when
10815 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10816 */
10817static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10818 struct vmcs12 *vmcs12,
10819 u32 reason, unsigned long qualification)
10820{
10821 load_vmcs12_host_state(vcpu, vmcs12);
10822 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10823 vmcs12->exit_qualification = qualification;
10824 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010825 if (enable_shadow_vmcs)
10826 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010827}
10828
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010829static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10830 struct x86_instruction_info *info,
10831 enum x86_intercept_stage stage)
10832{
10833 return X86EMUL_CONTINUE;
10834}
10835
Yunhong Jiang64672c92016-06-13 14:19:59 -070010836#ifdef CONFIG_X86_64
10837/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10838static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10839 u64 divisor, u64 *result)
10840{
10841 u64 low = a << shift, high = a >> (64 - shift);
10842
10843 /* To avoid the overflow on divq */
10844 if (high >= divisor)
10845 return 1;
10846
10847 /* Low hold the result, high hold rem which is discarded */
10848 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10849 "rm" (divisor), "0" (low), "1" (high));
10850 *result = low;
10851
10852 return 0;
10853}
10854
10855static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10856{
10857 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010858 u64 tscl = rdtsc();
10859 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10860 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010861
10862 /* Convert to host delta tsc if tsc scaling is enabled */
10863 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10864 u64_shl_div_u64(delta_tsc,
10865 kvm_tsc_scaling_ratio_frac_bits,
10866 vcpu->arch.tsc_scaling_ratio,
10867 &delta_tsc))
10868 return -ERANGE;
10869
10870 /*
10871 * If the delta tsc can't fit in the 32 bit after the multi shift,
10872 * we can't use the preemption timer.
10873 * It's possible that it fits on later vmentries, but checking
10874 * on every vmentry is costly so we just use an hrtimer.
10875 */
10876 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10877 return -ERANGE;
10878
10879 vmx->hv_deadline_tsc = tscl + delta_tsc;
10880 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10881 PIN_BASED_VMX_PREEMPTION_TIMER);
10882 return 0;
10883}
10884
10885static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10886{
10887 struct vcpu_vmx *vmx = to_vmx(vcpu);
10888 vmx->hv_deadline_tsc = -1;
10889 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10890 PIN_BASED_VMX_PREEMPTION_TIMER);
10891}
10892#endif
10893
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010894static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010895{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010896 if (ple_gap)
10897 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010898}
10899
Kai Huang843e4332015-01-28 10:54:28 +080010900static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10901 struct kvm_memory_slot *slot)
10902{
10903 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10904 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10905}
10906
10907static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10908 struct kvm_memory_slot *slot)
10909{
10910 kvm_mmu_slot_set_dirty(kvm, slot);
10911}
10912
10913static void vmx_flush_log_dirty(struct kvm *kvm)
10914{
10915 kvm_flush_pml_buffers(kvm);
10916}
10917
10918static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10919 struct kvm_memory_slot *memslot,
10920 gfn_t offset, unsigned long mask)
10921{
10922 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10923}
10924
Feng Wuefc64402015-09-18 22:29:51 +080010925/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010926 * This routine does the following things for vCPU which is going
10927 * to be blocked if VT-d PI is enabled.
10928 * - Store the vCPU to the wakeup list, so when interrupts happen
10929 * we can find the right vCPU to wake up.
10930 * - Change the Posted-interrupt descriptor as below:
10931 * 'NDST' <-- vcpu->pre_pcpu
10932 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10933 * - If 'ON' is set during this process, which means at least one
10934 * interrupt is posted for this vCPU, we cannot block it, in
10935 * this case, return 1, otherwise, return 0.
10936 *
10937 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010938static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010939{
10940 unsigned long flags;
10941 unsigned int dest;
10942 struct pi_desc old, new;
10943 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10944
10945 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10946 !irq_remapping_cap(IRQ_POSTING_CAP))
10947 return 0;
10948
10949 vcpu->pre_pcpu = vcpu->cpu;
10950 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10951 vcpu->pre_pcpu), flags);
10952 list_add_tail(&vcpu->blocked_vcpu_list,
10953 &per_cpu(blocked_vcpu_on_cpu,
10954 vcpu->pre_pcpu));
10955 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10956 vcpu->pre_pcpu), flags);
10957
10958 do {
10959 old.control = new.control = pi_desc->control;
10960
10961 /*
10962 * We should not block the vCPU if
10963 * an interrupt is posted for it.
10964 */
10965 if (pi_test_on(pi_desc) == 1) {
10966 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10967 vcpu->pre_pcpu), flags);
10968 list_del(&vcpu->blocked_vcpu_list);
10969 spin_unlock_irqrestore(
10970 &per_cpu(blocked_vcpu_on_cpu_lock,
10971 vcpu->pre_pcpu), flags);
10972 vcpu->pre_pcpu = -1;
10973
10974 return 1;
10975 }
10976
10977 WARN((pi_desc->sn == 1),
10978 "Warning: SN field of posted-interrupts "
10979 "is set before blocking\n");
10980
10981 /*
10982 * Since vCPU can be preempted during this process,
10983 * vcpu->cpu could be different with pre_pcpu, we
10984 * need to set pre_pcpu as the destination of wakeup
10985 * notification event, then we can find the right vCPU
10986 * to wakeup in wakeup handler if interrupts happen
10987 * when the vCPU is in blocked state.
10988 */
10989 dest = cpu_physical_id(vcpu->pre_pcpu);
10990
10991 if (x2apic_enabled())
10992 new.ndst = dest;
10993 else
10994 new.ndst = (dest << 8) & 0xFF00;
10995
10996 /* set 'NV' to 'wakeup vector' */
10997 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10998 } while (cmpxchg(&pi_desc->control, old.control,
10999 new.control) != old.control);
11000
11001 return 0;
11002}
11003
Yunhong Jiangbc225122016-06-13 14:19:58 -070011004static int vmx_pre_block(struct kvm_vcpu *vcpu)
11005{
11006 if (pi_pre_block(vcpu))
11007 return 1;
11008
Yunhong Jiang64672c92016-06-13 14:19:59 -070011009 if (kvm_lapic_hv_timer_in_use(vcpu))
11010 kvm_lapic_switch_to_sw_timer(vcpu);
11011
Yunhong Jiangbc225122016-06-13 14:19:58 -070011012 return 0;
11013}
11014
11015static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011016{
11017 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11018 struct pi_desc old, new;
11019 unsigned int dest;
11020 unsigned long flags;
11021
11022 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
11023 !irq_remapping_cap(IRQ_POSTING_CAP))
11024 return;
11025
11026 do {
11027 old.control = new.control = pi_desc->control;
11028
11029 dest = cpu_physical_id(vcpu->cpu);
11030
11031 if (x2apic_enabled())
11032 new.ndst = dest;
11033 else
11034 new.ndst = (dest << 8) & 0xFF00;
11035
11036 /* Allow posting non-urgent interrupts */
11037 new.sn = 0;
11038
11039 /* set 'NV' to 'notification vector' */
11040 new.nv = POSTED_INTR_VECTOR;
11041 } while (cmpxchg(&pi_desc->control, old.control,
11042 new.control) != old.control);
11043
11044 if(vcpu->pre_pcpu != -1) {
11045 spin_lock_irqsave(
11046 &per_cpu(blocked_vcpu_on_cpu_lock,
11047 vcpu->pre_pcpu), flags);
11048 list_del(&vcpu->blocked_vcpu_list);
11049 spin_unlock_irqrestore(
11050 &per_cpu(blocked_vcpu_on_cpu_lock,
11051 vcpu->pre_pcpu), flags);
11052 vcpu->pre_pcpu = -1;
11053 }
11054}
11055
Yunhong Jiangbc225122016-06-13 14:19:58 -070011056static void vmx_post_block(struct kvm_vcpu *vcpu)
11057{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011058 if (kvm_x86_ops->set_hv_timer)
11059 kvm_lapic_switch_to_hv_timer(vcpu);
11060
Yunhong Jiangbc225122016-06-13 14:19:58 -070011061 pi_post_block(vcpu);
11062}
11063
Feng Wubf9f6ac2015-09-18 22:29:55 +080011064/*
Feng Wuefc64402015-09-18 22:29:51 +080011065 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11066 *
11067 * @kvm: kvm
11068 * @host_irq: host irq of the interrupt
11069 * @guest_irq: gsi of the interrupt
11070 * @set: set or unset PI
11071 * returns 0 on success, < 0 on failure
11072 */
11073static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11074 uint32_t guest_irq, bool set)
11075{
11076 struct kvm_kernel_irq_routing_entry *e;
11077 struct kvm_irq_routing_table *irq_rt;
11078 struct kvm_lapic_irq irq;
11079 struct kvm_vcpu *vcpu;
11080 struct vcpu_data vcpu_info;
11081 int idx, ret = -EINVAL;
11082
11083 if (!kvm_arch_has_assigned_device(kvm) ||
11084 !irq_remapping_cap(IRQ_POSTING_CAP))
11085 return 0;
11086
11087 idx = srcu_read_lock(&kvm->irq_srcu);
11088 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11089 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11090
11091 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11092 if (e->type != KVM_IRQ_ROUTING_MSI)
11093 continue;
11094 /*
11095 * VT-d PI cannot support posting multicast/broadcast
11096 * interrupts to a vCPU, we still use interrupt remapping
11097 * for these kind of interrupts.
11098 *
11099 * For lowest-priority interrupts, we only support
11100 * those with single CPU as the destination, e.g. user
11101 * configures the interrupts via /proc/irq or uses
11102 * irqbalance to make the interrupts single-CPU.
11103 *
11104 * We will support full lowest-priority interrupt later.
11105 */
11106
Radim Krčmář371313132016-07-12 22:09:27 +020011107 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011108 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11109 /*
11110 * Make sure the IRTE is in remapped mode if
11111 * we don't handle it in posted mode.
11112 */
11113 ret = irq_set_vcpu_affinity(host_irq, NULL);
11114 if (ret < 0) {
11115 printk(KERN_INFO
11116 "failed to back to remapped mode, irq: %u\n",
11117 host_irq);
11118 goto out;
11119 }
11120
Feng Wuefc64402015-09-18 22:29:51 +080011121 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011122 }
Feng Wuefc64402015-09-18 22:29:51 +080011123
11124 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11125 vcpu_info.vector = irq.vector;
11126
Feng Wub6ce9782016-01-25 16:53:35 +080011127 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011128 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11129
11130 if (set)
11131 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11132 else {
11133 /* suppress notification event before unposting */
11134 pi_set_sn(vcpu_to_pi_desc(vcpu));
11135 ret = irq_set_vcpu_affinity(host_irq, NULL);
11136 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11137 }
11138
11139 if (ret < 0) {
11140 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11141 __func__);
11142 goto out;
11143 }
11144 }
11145
11146 ret = 0;
11147out:
11148 srcu_read_unlock(&kvm->irq_srcu, idx);
11149 return ret;
11150}
11151
Ashok Rajc45dcc72016-06-22 14:59:56 +080011152static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11153{
11154 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11155 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11156 FEATURE_CONTROL_LMCE;
11157 else
11158 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11159 ~FEATURE_CONTROL_LMCE;
11160}
11161
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030011162static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011163 .cpu_has_kvm_support = cpu_has_kvm_support,
11164 .disabled_by_bios = vmx_disabled_by_bios,
11165 .hardware_setup = hardware_setup,
11166 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011167 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011168 .hardware_enable = hardware_enable,
11169 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011170 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011171 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011172
11173 .vcpu_create = vmx_create_vcpu,
11174 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011175 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011176
Avi Kivity04d2cc72007-09-10 18:10:54 +030011177 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011178 .vcpu_load = vmx_vcpu_load,
11179 .vcpu_put = vmx_vcpu_put,
11180
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011181 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011182 .get_msr = vmx_get_msr,
11183 .set_msr = vmx_set_msr,
11184 .get_segment_base = vmx_get_segment_base,
11185 .get_segment = vmx_get_segment,
11186 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011187 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011188 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011189 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011190 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011191 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011192 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011193 .set_cr3 = vmx_set_cr3,
11194 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011195 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011196 .get_idt = vmx_get_idt,
11197 .set_idt = vmx_set_idt,
11198 .get_gdt = vmx_get_gdt,
11199 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011200 .get_dr6 = vmx_get_dr6,
11201 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011202 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011203 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011204 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011205 .get_rflags = vmx_get_rflags,
11206 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011207
11208 .get_pkru = vmx_get_pkru,
11209
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011210 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011211 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011212
11213 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011214
Avi Kivity6aa8b732006-12-10 02:21:36 -080011215 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011216 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011217 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011218 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11219 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011220 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011221 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011222 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011223 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011224 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011225 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011226 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011227 .get_nmi_mask = vmx_get_nmi_mask,
11228 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011229 .enable_nmi_window = enable_nmi_window,
11230 .enable_irq_window = enable_irq_window,
11231 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011232 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011233 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011234 .get_enable_apicv = vmx_get_enable_apicv,
11235 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011236 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11237 .hwapic_irr_update = vmx_hwapic_irr_update,
11238 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011239 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11240 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011241
Izik Eiduscbc94022007-10-25 00:29:55 +020011242 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011243 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011244 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011245
Avi Kivity586f9602010-11-18 13:09:54 +020011246 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011247
Sheng Yang17cc3932010-01-05 19:02:27 +080011248 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011249
11250 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011251
11252 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011253 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011254
11255 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011256
11257 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011258
Will Auldba904632012-11-29 12:42:50 -080011259 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011260 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080011261 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030011262 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011263
11264 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011265
11266 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011267 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011268 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011269 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011270
11271 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011272
11273 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011274
11275 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11276 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11277 .flush_log_dirty = vmx_flush_log_dirty,
11278 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011279
Feng Wubf9f6ac2015-09-18 22:29:55 +080011280 .pre_block = vmx_pre_block,
11281 .post_block = vmx_post_block,
11282
Wei Huang25462f72015-06-19 15:45:05 +020011283 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011284
11285 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011286
11287#ifdef CONFIG_X86_64
11288 .set_hv_timer = vmx_set_hv_timer,
11289 .cancel_hv_timer = vmx_cancel_hv_timer,
11290#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011291
11292 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011293};
11294
11295static int __init vmx_init(void)
11296{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011297 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11298 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011299 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011300 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011301
Dave Young2965faa2015-09-09 15:38:55 -070011302#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011303 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11304 crash_vmclear_local_loaded_vmcss);
11305#endif
11306
He, Qingfdef3ad2007-04-30 09:45:24 +030011307 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011308}
11309
11310static void __exit vmx_exit(void)
11311{
Dave Young2965faa2015-09-09 15:38:55 -070011312#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011313 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011314 synchronize_rcu();
11315#endif
11316
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011317 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011318}
11319
11320module_init(vmx_init)
11321module_exit(vmx_exit)