blob: a4079d7d1af09dff4934c56781b50551a9a50c2b [file] [log] [blame]
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001/*
2 * Ethernet driver for the WIZnet W5100 chip.
3 *
4 * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
5 * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
6 *
7 * Licensed under the GPL-2 or later.
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/kconfig.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/platform_device.h>
16#include <linux/platform_data/wiznet.h>
17#include <linux/ethtool.h>
18#include <linux/skbuff.h>
19#include <linux/types.h>
20#include <linux/errno.h>
21#include <linux/delay.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/ioport.h>
26#include <linux/interrupt.h>
27#include <linux/gpio.h>
28
29#define DRV_NAME "w5100"
30#define DRV_VERSION "2012-04-04"
31
32MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
33MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
34MODULE_ALIAS("platform:"DRV_NAME);
35MODULE_LICENSE("GPL");
36
37/*
38 * Registers
39 */
40#define W5100_COMMON_REGS 0x0000
41#define W5100_MR 0x0000 /* Mode Register */
42#define MR_RST 0x80 /* S/W reset */
43#define MR_PB 0x10 /* Ping block */
44#define MR_AI 0x02 /* Address Auto-Increment */
45#define MR_IND 0x01 /* Indirect mode */
46#define W5100_SHAR 0x0009 /* Source MAC address */
47#define W5100_IR 0x0015 /* Interrupt Register */
48#define W5100_IMR 0x0016 /* Interrupt Mask Register */
49#define IR_S0 0x01 /* S0 interrupt */
50#define W5100_RTR 0x0017 /* Retry Time-value Register */
51#define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
52#define W5100_RMSR 0x001a /* Receive Memory Size */
53#define W5100_TMSR 0x001b /* Transmit Memory Size */
54#define W5100_COMMON_REGS_LEN 0x0040
55
56#define W5100_S0_REGS 0x0400
57#define W5100_S0_MR 0x0400 /* S0 Mode Register */
58#define S0_MR_MACRAW 0x04 /* MAC RAW mode (promiscous) */
59#define S0_MR_MACRAW_MF 0x44 /* MAC RAW mode (filtered) */
60#define W5100_S0_CR 0x0401 /* S0 Command Register */
61#define S0_CR_OPEN 0x01 /* OPEN command */
62#define S0_CR_CLOSE 0x10 /* CLOSE command */
63#define S0_CR_SEND 0x20 /* SEND command */
64#define S0_CR_RECV 0x40 /* RECV command */
65#define W5100_S0_IR 0x0402 /* S0 Interrupt Register */
66#define S0_IR_SENDOK 0x10 /* complete sending */
67#define S0_IR_RECV 0x04 /* receiving data */
68#define W5100_S0_SR 0x0403 /* S0 Status Register */
69#define S0_SR_MACRAW 0x42 /* mac raw mode */
70#define W5100_S0_TX_FSR 0x0420 /* S0 Transmit free memory size */
71#define W5100_S0_TX_RD 0x0422 /* S0 Transmit memory read pointer */
72#define W5100_S0_TX_WR 0x0424 /* S0 Transmit memory write pointer */
73#define W5100_S0_RX_RSR 0x0426 /* S0 Receive free memory size */
74#define W5100_S0_RX_RD 0x0428 /* S0 Receive memory read pointer */
75#define W5100_S0_REGS_LEN 0x0040
76
77#define W5100_TX_MEM_START 0x4000
78#define W5100_TX_MEM_END 0x5fff
79#define W5100_TX_MEM_MASK 0x1fff
80#define W5100_RX_MEM_START 0x6000
81#define W5100_RX_MEM_END 0x7fff
82#define W5100_RX_MEM_MASK 0x1fff
83
84/*
85 * Device driver private data structure
86 */
87struct w5100_priv {
88 void __iomem *base;
89 spinlock_t reg_lock;
90 bool indirect;
91 u8 (*read)(struct w5100_priv *priv, u16 addr);
92 void (*write)(struct w5100_priv *priv, u16 addr, u8 data);
93 u16 (*read16)(struct w5100_priv *priv, u16 addr);
94 void (*write16)(struct w5100_priv *priv, u16 addr, u16 data);
95 void (*readbuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
96 void (*writebuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
97 int irq;
98 int link_irq;
99 int link_gpio;
100
101 struct napi_struct napi;
102 struct net_device *ndev;
103 bool promisc;
104 u32 msg_enable;
105};
106
107/************************************************************************
108 *
109 * Lowlevel I/O functions
110 *
111 ***********************************************************************/
112
113/*
114 * In direct address mode host system can directly access W5100 registers
115 * after mapping to Memory-Mapped I/O space.
116 *
117 * 0x8000 bytes are required for memory space.
118 */
119static inline u8 w5100_read_direct(struct w5100_priv *priv, u16 addr)
120{
121 return ioread8(priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
122}
123
124static inline void w5100_write_direct(struct w5100_priv *priv,
125 u16 addr, u8 data)
126{
127 iowrite8(data, priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
128}
129
130static u16 w5100_read16_direct(struct w5100_priv *priv, u16 addr)
131{
132 u16 data;
133 data = w5100_read_direct(priv, addr) << 8;
134 data |= w5100_read_direct(priv, addr + 1);
135 return data;
136}
137
138static void w5100_write16_direct(struct w5100_priv *priv, u16 addr, u16 data)
139{
140 w5100_write_direct(priv, addr, data >> 8);
141 w5100_write_direct(priv, addr + 1, data);
142}
143
144static void w5100_readbuf_direct(struct w5100_priv *priv,
145 u16 offset, u8 *buf, int len)
146{
147 u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
148 int i;
149
150 for (i = 0; i < len; i++, addr++) {
151 if (unlikely(addr > W5100_RX_MEM_END))
152 addr = W5100_RX_MEM_START;
153 *buf++ = w5100_read_direct(priv, addr);
154 }
155}
156
157static void w5100_writebuf_direct(struct w5100_priv *priv,
158 u16 offset, u8 *buf, int len)
159{
160 u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
161 int i;
162
163 for (i = 0; i < len; i++, addr++) {
164 if (unlikely(addr > W5100_TX_MEM_END))
165 addr = W5100_TX_MEM_START;
166 w5100_write_direct(priv, addr, *buf++);
167 }
168}
169
170/*
171 * In indirect address mode host system indirectly accesses registers by
172 * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
173 * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
174 * Mode Register (MR) is directly accessible.
175 *
176 * Only 0x04 bytes are required for memory space.
177 */
178#define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
179#define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
180
181static u8 w5100_read_indirect(struct w5100_priv *priv, u16 addr)
182{
183 unsigned long flags;
184 u8 data;
185
186 spin_lock_irqsave(&priv->reg_lock, flags);
187 w5100_write16_direct(priv, W5100_IDM_AR, addr);
188 mmiowb();
189 data = w5100_read_direct(priv, W5100_IDM_DR);
190 spin_unlock_irqrestore(&priv->reg_lock, flags);
191
192 return data;
193}
194
195static void w5100_write_indirect(struct w5100_priv *priv, u16 addr, u8 data)
196{
197 unsigned long flags;
198
199 spin_lock_irqsave(&priv->reg_lock, flags);
200 w5100_write16_direct(priv, W5100_IDM_AR, addr);
201 mmiowb();
202 w5100_write_direct(priv, W5100_IDM_DR, data);
203 mmiowb();
204 spin_unlock_irqrestore(&priv->reg_lock, flags);
205}
206
207static u16 w5100_read16_indirect(struct w5100_priv *priv, u16 addr)
208{
209 unsigned long flags;
210 u16 data;
211
212 spin_lock_irqsave(&priv->reg_lock, flags);
213 w5100_write16_direct(priv, W5100_IDM_AR, addr);
214 mmiowb();
215 data = w5100_read_direct(priv, W5100_IDM_DR) << 8;
216 data |= w5100_read_direct(priv, W5100_IDM_DR);
217 spin_unlock_irqrestore(&priv->reg_lock, flags);
218
219 return data;
220}
221
222static void w5100_write16_indirect(struct w5100_priv *priv, u16 addr, u16 data)
223{
224 unsigned long flags;
225
226 spin_lock_irqsave(&priv->reg_lock, flags);
227 w5100_write16_direct(priv, W5100_IDM_AR, addr);
228 mmiowb();
229 w5100_write_direct(priv, W5100_IDM_DR, data >> 8);
230 w5100_write_direct(priv, W5100_IDM_DR, data);
231 mmiowb();
232 spin_unlock_irqrestore(&priv->reg_lock, flags);
233}
234
235static void w5100_readbuf_indirect(struct w5100_priv *priv,
236 u16 offset, u8 *buf, int len)
237{
238 u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
239 unsigned long flags;
240 int i;
241
242 spin_lock_irqsave(&priv->reg_lock, flags);
243 w5100_write16_direct(priv, W5100_IDM_AR, addr);
244 mmiowb();
245
246 for (i = 0; i < len; i++, addr++) {
247 if (unlikely(addr > W5100_RX_MEM_END)) {
248 addr = W5100_RX_MEM_START;
249 w5100_write16_direct(priv, W5100_IDM_AR, addr);
250 mmiowb();
251 }
252 *buf++ = w5100_read_direct(priv, W5100_IDM_DR);
253 }
254 mmiowb();
255 spin_unlock_irqrestore(&priv->reg_lock, flags);
256}
257
258static void w5100_writebuf_indirect(struct w5100_priv *priv,
259 u16 offset, u8 *buf, int len)
260{
261 u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
262 unsigned long flags;
263 int i;
264
265 spin_lock_irqsave(&priv->reg_lock, flags);
266 w5100_write16_direct(priv, W5100_IDM_AR, addr);
267 mmiowb();
268
269 for (i = 0; i < len; i++, addr++) {
270 if (unlikely(addr > W5100_TX_MEM_END)) {
271 addr = W5100_TX_MEM_START;
272 w5100_write16_direct(priv, W5100_IDM_AR, addr);
273 mmiowb();
274 }
275 w5100_write_direct(priv, W5100_IDM_DR, *buf++);
276 }
277 mmiowb();
278 spin_unlock_irqrestore(&priv->reg_lock, flags);
279}
280
281#if defined(CONFIG_WIZNET_BUS_DIRECT)
282#define w5100_read w5100_read_direct
283#define w5100_write w5100_write_direct
284#define w5100_read16 w5100_read16_direct
285#define w5100_write16 w5100_write16_direct
286#define w5100_readbuf w5100_readbuf_direct
287#define w5100_writebuf w5100_writebuf_direct
288
289#elif defined(CONFIG_WIZNET_BUS_INDIRECT)
290#define w5100_read w5100_read_indirect
291#define w5100_write w5100_write_indirect
292#define w5100_read16 w5100_read16_indirect
293#define w5100_write16 w5100_write16_indirect
294#define w5100_readbuf w5100_readbuf_indirect
295#define w5100_writebuf w5100_writebuf_indirect
296
297#else /* CONFIG_WIZNET_BUS_ANY */
298#define w5100_read priv->read
299#define w5100_write priv->write
300#define w5100_read16 priv->read16
301#define w5100_write16 priv->write16
302#define w5100_readbuf priv->readbuf
303#define w5100_writebuf priv->writebuf
304#endif
305
306static int w5100_command(struct w5100_priv *priv, u16 cmd)
307{
308 unsigned long timeout = jiffies + msecs_to_jiffies(100);
309
310 w5100_write(priv, W5100_S0_CR, cmd);
311 mmiowb();
312
313 while (w5100_read(priv, W5100_S0_CR) != 0) {
314 if (time_after(jiffies, timeout))
315 return -EIO;
316 cpu_relax();
317 }
318
319 return 0;
320}
321
322static void w5100_write_macaddr(struct w5100_priv *priv)
323{
324 struct net_device *ndev = priv->ndev;
325 int i;
326
327 for (i = 0; i < ETH_ALEN; i++)
328 w5100_write(priv, W5100_SHAR + i, ndev->dev_addr[i]);
329 mmiowb();
330}
331
332static void w5100_hw_reset(struct w5100_priv *priv)
333{
334 w5100_write_direct(priv, W5100_MR, MR_RST);
335 mmiowb();
336 mdelay(5);
337 w5100_write_direct(priv, W5100_MR, priv->indirect ?
338 MR_PB | MR_AI | MR_IND :
339 MR_PB);
340 mmiowb();
341 w5100_write(priv, W5100_IMR, 0);
342 w5100_write_macaddr(priv);
343
344 /* Configure 16K of internal memory
345 * as 8K RX buffer and 8K TX buffer
346 */
347 w5100_write(priv, W5100_RMSR, 0x03);
348 w5100_write(priv, W5100_TMSR, 0x03);
349 mmiowb();
350}
351
352static void w5100_hw_start(struct w5100_priv *priv)
353{
354 w5100_write(priv, W5100_S0_MR, priv->promisc ?
355 S0_MR_MACRAW : S0_MR_MACRAW_MF);
356 mmiowb();
357 w5100_command(priv, S0_CR_OPEN);
358 w5100_write(priv, W5100_IMR, IR_S0);
359 mmiowb();
360}
361
362static void w5100_hw_close(struct w5100_priv *priv)
363{
364 w5100_write(priv, W5100_IMR, 0);
365 mmiowb();
366 w5100_command(priv, S0_CR_CLOSE);
367}
368
369/***********************************************************************
370 *
371 * Device driver functions / callbacks
372 *
373 ***********************************************************************/
374
375static void w5100_get_drvinfo(struct net_device *ndev,
376 struct ethtool_drvinfo *info)
377{
378 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
379 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
380 strlcpy(info->bus_info, dev_name(ndev->dev.parent),
381 sizeof(info->bus_info));
382}
383
384static u32 w5100_get_link(struct net_device *ndev)
385{
386 struct w5100_priv *priv = netdev_priv(ndev);
387
388 if (gpio_is_valid(priv->link_gpio))
389 return !!gpio_get_value(priv->link_gpio);
390
391 return 1;
392}
393
394static u32 w5100_get_msglevel(struct net_device *ndev)
395{
396 struct w5100_priv *priv = netdev_priv(ndev);
397
398 return priv->msg_enable;
399}
400
401static void w5100_set_msglevel(struct net_device *ndev, u32 value)
402{
403 struct w5100_priv *priv = netdev_priv(ndev);
404
405 priv->msg_enable = value;
406}
407
408static int w5100_get_regs_len(struct net_device *ndev)
409{
410 return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
411}
412
413static void w5100_get_regs(struct net_device *ndev,
414 struct ethtool_regs *regs, void *_buf)
415{
416 struct w5100_priv *priv = netdev_priv(ndev);
417 u8 *buf = _buf;
418 u16 i;
419
420 regs->version = 1;
421 for (i = 0; i < W5100_COMMON_REGS_LEN; i++)
422 *buf++ = w5100_read(priv, W5100_COMMON_REGS + i);
423 for (i = 0; i < W5100_S0_REGS_LEN; i++)
424 *buf++ = w5100_read(priv, W5100_S0_REGS + i);
425}
426
427static void w5100_tx_timeout(struct net_device *ndev)
428{
429 struct w5100_priv *priv = netdev_priv(ndev);
430
431 netif_stop_queue(ndev);
432 w5100_hw_reset(priv);
433 w5100_hw_start(priv);
434 ndev->stats.tx_errors++;
435 ndev->trans_start = jiffies;
436 netif_wake_queue(ndev);
437}
438
439static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
440{
441 struct w5100_priv *priv = netdev_priv(ndev);
442 u16 offset;
443
Mike Sinkovsky376b16f2012-04-11 20:14:48 +0000444 netif_stop_queue(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000445
446 offset = w5100_read16(priv, W5100_S0_TX_WR);
447 w5100_writebuf(priv, offset, skb->data, skb->len);
448 w5100_write16(priv, W5100_S0_TX_WR, offset + skb->len);
449 mmiowb();
450 ndev->stats.tx_bytes += skb->len;
451 ndev->stats.tx_packets++;
452 dev_kfree_skb(skb);
453
454 w5100_command(priv, S0_CR_SEND);
455
456 return NETDEV_TX_OK;
457}
458
459static int w5100_napi_poll(struct napi_struct *napi, int budget)
460{
461 struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
462 struct net_device *ndev = priv->ndev;
463 struct sk_buff *skb;
464 int rx_count;
465 u16 rx_len;
466 u16 offset;
467 u8 header[2];
468
469 for (rx_count = 0; rx_count < budget; rx_count++) {
470 u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR);
471 if (rx_buf_len == 0)
472 break;
473
474 offset = w5100_read16(priv, W5100_S0_RX_RD);
475 w5100_readbuf(priv, offset, header, 2);
476 rx_len = get_unaligned_be16(header) - 2;
477
478 skb = netdev_alloc_skb_ip_align(ndev, rx_len);
479 if (unlikely(!skb)) {
480 w5100_write16(priv, W5100_S0_RX_RD,
481 offset + rx_buf_len);
482 w5100_command(priv, S0_CR_RECV);
483 ndev->stats.rx_dropped++;
484 return -ENOMEM;
485 }
486
487 skb_put(skb, rx_len);
488 w5100_readbuf(priv, offset + 2, skb->data, rx_len);
489 w5100_write16(priv, W5100_S0_RX_RD, offset + 2 + rx_len);
490 mmiowb();
491 w5100_command(priv, S0_CR_RECV);
492 skb->protocol = eth_type_trans(skb, ndev);
493
494 netif_receive_skb(skb);
495 ndev->stats.rx_packets++;
496 ndev->stats.rx_bytes += rx_len;
497 }
498
499 if (rx_count < budget) {
500 w5100_write(priv, W5100_IMR, IR_S0);
501 mmiowb();
502 napi_complete(napi);
503 }
504
505 return rx_count;
506}
507
508static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
509{
510 struct net_device *ndev = ndev_instance;
511 struct w5100_priv *priv = netdev_priv(ndev);
512
513 int ir = w5100_read(priv, W5100_S0_IR);
514 if (!ir)
515 return IRQ_NONE;
516 w5100_write(priv, W5100_S0_IR, ir);
517 mmiowb();
518
Mike Sinkovsky376b16f2012-04-11 20:14:48 +0000519 if (ir & S0_IR_SENDOK) {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000520 netif_dbg(priv, tx_done, ndev, "tx done\n");
521 netif_wake_queue(ndev);
522 }
523
524 if (ir & S0_IR_RECV) {
525 if (napi_schedule_prep(&priv->napi)) {
526 w5100_write(priv, W5100_IMR, 0);
527 mmiowb();
528 __napi_schedule(&priv->napi);
529 }
530 }
531
532 return IRQ_HANDLED;
533}
534
535static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
536{
537 struct net_device *ndev = ndev_instance;
538 struct w5100_priv *priv = netdev_priv(ndev);
539
540 if (netif_running(ndev)) {
541 if (gpio_get_value(priv->link_gpio) != 0) {
542 netif_info(priv, link, ndev, "link is up\n");
543 netif_carrier_on(ndev);
544 } else {
545 netif_info(priv, link, ndev, "link is down\n");
546 netif_carrier_off(ndev);
547 }
548 }
549
550 return IRQ_HANDLED;
551}
552
553static void w5100_set_rx_mode(struct net_device *ndev)
554{
555 struct w5100_priv *priv = netdev_priv(ndev);
556 bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
557
558 if (priv->promisc != set_promisc) {
559 priv->promisc = set_promisc;
560 w5100_hw_start(priv);
561 }
562}
563
564static int w5100_set_macaddr(struct net_device *ndev, void *addr)
565{
566 struct w5100_priv *priv = netdev_priv(ndev);
567 struct sockaddr *sock_addr = addr;
568
569 if (!is_valid_ether_addr(sock_addr->sa_data))
570 return -EADDRNOTAVAIL;
571 memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
572 ndev->addr_assign_type &= ~NET_ADDR_RANDOM;
573 w5100_write_macaddr(priv);
574 return 0;
575}
576
577static int w5100_open(struct net_device *ndev)
578{
579 struct w5100_priv *priv = netdev_priv(ndev);
580
581 netif_info(priv, ifup, ndev, "enabling\n");
582 if (!is_valid_ether_addr(ndev->dev_addr))
583 return -EINVAL;
584 w5100_hw_start(priv);
585 napi_enable(&priv->napi);
586 netif_start_queue(ndev);
587 if (!gpio_is_valid(priv->link_gpio) ||
588 gpio_get_value(priv->link_gpio) != 0)
589 netif_carrier_on(ndev);
590 return 0;
591}
592
593static int w5100_stop(struct net_device *ndev)
594{
595 struct w5100_priv *priv = netdev_priv(ndev);
596
597 netif_info(priv, ifdown, ndev, "shutting down\n");
598 w5100_hw_close(priv);
599 netif_carrier_off(ndev);
600 netif_stop_queue(ndev);
601 napi_disable(&priv->napi);
602 return 0;
603}
604
605static const struct ethtool_ops w5100_ethtool_ops = {
606 .get_drvinfo = w5100_get_drvinfo,
607 .get_msglevel = w5100_get_msglevel,
608 .set_msglevel = w5100_set_msglevel,
609 .get_link = w5100_get_link,
610 .get_regs_len = w5100_get_regs_len,
611 .get_regs = w5100_get_regs,
612};
613
614static const struct net_device_ops w5100_netdev_ops = {
615 .ndo_open = w5100_open,
616 .ndo_stop = w5100_stop,
617 .ndo_start_xmit = w5100_start_tx,
618 .ndo_tx_timeout = w5100_tx_timeout,
619 .ndo_set_rx_mode = w5100_set_rx_mode,
620 .ndo_set_mac_address = w5100_set_macaddr,
621 .ndo_validate_addr = eth_validate_addr,
622 .ndo_change_mtu = eth_change_mtu,
623};
624
625static int __devinit w5100_hw_probe(struct platform_device *pdev)
626{
627 struct wiznet_platform_data *data = pdev->dev.platform_data;
628 struct net_device *ndev = platform_get_drvdata(pdev);
629 struct w5100_priv *priv = netdev_priv(ndev);
630 const char *name = netdev_name(ndev);
631 struct resource *mem;
632 int mem_size;
633 int irq;
634 int ret;
635
636 if (data && is_valid_ether_addr(data->mac_addr)) {
637 memcpy(ndev->dev_addr, data->mac_addr, ETH_ALEN);
638 } else {
639 random_ether_addr(ndev->dev_addr);
640 ndev->addr_assign_type |= NET_ADDR_RANDOM;
641 }
642
643 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
644 if (!mem)
645 return -ENXIO;
646 mem_size = resource_size(mem);
647 if (!devm_request_mem_region(&pdev->dev, mem->start, mem_size, name))
648 return -EBUSY;
649 priv->base = devm_ioremap(&pdev->dev, mem->start, mem_size);
650 if (!priv->base)
651 return -EBUSY;
652
653 spin_lock_init(&priv->reg_lock);
654 priv->indirect = mem_size < W5100_BUS_DIRECT_SIZE;
655 if (priv->indirect) {
656 priv->read = w5100_read_indirect;
657 priv->write = w5100_write_indirect;
658 priv->read16 = w5100_read16_indirect;
659 priv->write16 = w5100_write16_indirect;
660 priv->readbuf = w5100_readbuf_indirect;
661 priv->writebuf = w5100_writebuf_indirect;
662 } else {
663 priv->read = w5100_read_direct;
664 priv->write = w5100_write_direct;
665 priv->read16 = w5100_read16_direct;
666 priv->write16 = w5100_write16_direct;
667 priv->readbuf = w5100_readbuf_direct;
668 priv->writebuf = w5100_writebuf_direct;
669 }
670
671 w5100_hw_reset(priv);
672 if (w5100_read16(priv, W5100_RTR) != RTR_DEFAULT)
673 return -ENODEV;
674
675 irq = platform_get_irq(pdev, 0);
676 if (irq < 0)
677 return irq;
678 ret = request_irq(irq, w5100_interrupt,
679 IRQ_TYPE_LEVEL_LOW, name, ndev);
680 if (ret < 0)
681 return ret;
682 priv->irq = irq;
683
684 priv->link_gpio = data->link_gpio;
685 if (gpio_is_valid(priv->link_gpio)) {
686 char *link_name = devm_kzalloc(&pdev->dev, 16, GFP_KERNEL);
687 if (!link_name)
688 return -ENOMEM;
689 snprintf(link_name, 16, "%s-link", name);
690 priv->link_irq = gpio_to_irq(priv->link_gpio);
691 if (request_any_context_irq(priv->link_irq, w5100_detect_link,
692 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
693 link_name, priv->ndev) < 0)
694 priv->link_gpio = -EINVAL;
695 }
696
697 netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, irq);
698 return 0;
699}
700
701static int __devinit w5100_probe(struct platform_device *pdev)
702{
703 struct w5100_priv *priv;
704 struct net_device *ndev;
705 int err;
706
707 ndev = alloc_etherdev(sizeof(*priv));
708 if (!ndev)
709 return -ENOMEM;
710 SET_NETDEV_DEV(ndev, &pdev->dev);
711 platform_set_drvdata(pdev, ndev);
712 priv = netdev_priv(ndev);
713 priv->ndev = ndev;
714
715 ether_setup(ndev);
716 ndev->netdev_ops = &w5100_netdev_ops;
717 ndev->ethtool_ops = &w5100_ethtool_ops;
718 ndev->watchdog_timeo = HZ;
719 netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
720
721 /* This chip doesn't support VLAN packets with normal MTU,
722 * so disable VLAN for this device.
723 */
724 ndev->features |= NETIF_F_VLAN_CHALLENGED;
725
726 err = register_netdev(ndev);
727 if (err < 0)
728 goto err_register;
729
730 err = w5100_hw_probe(pdev);
731 if (err < 0)
732 goto err_hw_probe;
733
734 return 0;
735
736err_hw_probe:
737 unregister_netdev(ndev);
738err_register:
739 free_netdev(ndev);
740 platform_set_drvdata(pdev, NULL);
741 return err;
742}
743
744static int __devexit w5100_remove(struct platform_device *pdev)
745{
746 struct net_device *ndev = platform_get_drvdata(pdev);
747 struct w5100_priv *priv = netdev_priv(ndev);
748
749 w5100_hw_reset(priv);
750 free_irq(priv->irq, ndev);
751 if (gpio_is_valid(priv->link_gpio))
752 free_irq(priv->link_irq, ndev);
753
754 unregister_netdev(ndev);
755 free_netdev(ndev);
756 platform_set_drvdata(pdev, NULL);
757 return 0;
758}
759
760#ifdef CONFIG_PM
761static int w5100_suspend(struct device *dev)
762{
763 struct platform_device *pdev = to_platform_device(dev);
764 struct net_device *ndev = platform_get_drvdata(pdev);
765 struct w5100_priv *priv = netdev_priv(ndev);
766
767 if (netif_running(ndev)) {
768 netif_carrier_off(ndev);
769 netif_device_detach(ndev);
770
771 w5100_hw_close(priv);
772 }
773 return 0;
774}
775
776static int w5100_resume(struct device *dev)
777{
778 struct platform_device *pdev = to_platform_device(dev);
779 struct net_device *ndev = platform_get_drvdata(pdev);
780 struct w5100_priv *priv = netdev_priv(ndev);
781
782 if (netif_running(ndev)) {
783 w5100_hw_reset(priv);
784 w5100_hw_start(priv);
785
786 netif_device_attach(ndev);
787 if (!gpio_is_valid(priv->link_gpio) ||
788 gpio_get_value(priv->link_gpio) != 0)
789 netif_carrier_on(ndev);
790 }
791 return 0;
792}
793#endif /* CONFIG_PM */
794
795static SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
796
797static struct platform_driver w5100_driver = {
798 .driver = {
799 .name = DRV_NAME,
800 .owner = THIS_MODULE,
801 .pm = &w5100_pm_ops,
802 },
803 .probe = w5100_probe,
804 .remove = __devexit_p(w5100_remove),
805};
806
807module_platform_driver(w5100_driver);