blob: e913efa4ea0a8a4f94fbbb8bd6778bee4a42bbd5 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "msm_drv.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040019#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050020#include "msm_kms.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040021
Rob Clarkc8afe682013-06-26 12:44:06 -040022static void msm_fb_output_poll_changed(struct drm_device *dev)
23{
24 struct msm_drm_private *priv = dev->dev_private;
25 if (priv->fbdev)
26 drm_fb_helper_hotplug_event(priv->fbdev);
27}
28
29static const struct drm_mode_config_funcs mode_config_funcs = {
30 .fb_create = msm_framebuffer_create,
31 .output_poll_changed = msm_fb_output_poll_changed,
32};
33
Rob Clark871d8122013-11-16 12:56:06 -050034int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
Rob Clarkc8afe682013-06-26 12:44:06 -040035{
36 struct msm_drm_private *priv = dev->dev_private;
Rob Clark871d8122013-11-16 12:56:06 -050037 int idx = priv->num_mmus++;
Rob Clarkc8afe682013-06-26 12:44:06 -040038
Rob Clark871d8122013-11-16 12:56:06 -050039 if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
Rob Clarkc8afe682013-06-26 12:44:06 -040040 return -EINVAL;
41
Rob Clark871d8122013-11-16 12:56:06 -050042 priv->mmus[idx] = mmu;
Rob Clarkc8afe682013-06-26 12:44:06 -040043
44 return idx;
45}
46
Rob Clarkc8afe682013-06-26 12:44:06 -040047#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
48static bool reglog = false;
49MODULE_PARM_DESC(reglog, "Enable register read/write logging");
50module_param(reglog, bool, 0600);
51#else
52#define reglog 0
53#endif
54
Rob Clark871d8122013-11-16 12:56:06 -050055static char *vram;
56MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU");
57module_param(vram, charp, 0);
58
Rob Clarkc8afe682013-06-26 12:44:06 -040059void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
60 const char *dbgname)
61{
62 struct resource *res;
63 unsigned long size;
64 void __iomem *ptr;
65
66 if (name)
67 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
68 else
69 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
70
71 if (!res) {
72 dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
73 return ERR_PTR(-EINVAL);
74 }
75
76 size = resource_size(res);
77
78 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
79 if (!ptr) {
80 dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
81 return ERR_PTR(-ENOMEM);
82 }
83
84 if (reglog)
85 printk(KERN_DEBUG "IO:region %s %08x %08lx\n", dbgname, (u32)ptr, size);
86
87 return ptr;
88}
89
90void msm_writel(u32 data, void __iomem *addr)
91{
92 if (reglog)
93 printk(KERN_DEBUG "IO:W %08x %08x\n", (u32)addr, data);
94 writel(data, addr);
95}
96
97u32 msm_readl(const void __iomem *addr)
98{
99 u32 val = readl(addr);
100 if (reglog)
101 printk(KERN_ERR "IO:R %08x %08x\n", (u32)addr, val);
102 return val;
103}
104
105/*
106 * DRM operations:
107 */
108
109static int msm_unload(struct drm_device *dev)
110{
111 struct msm_drm_private *priv = dev->dev_private;
112 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400113 struct msm_gpu *gpu = priv->gpu;
Rob Clarkc8afe682013-06-26 12:44:06 -0400114
115 drm_kms_helper_poll_fini(dev);
116 drm_mode_config_cleanup(dev);
117 drm_vblank_cleanup(dev);
118
119 pm_runtime_get_sync(dev->dev);
120 drm_irq_uninstall(dev);
121 pm_runtime_put_sync(dev->dev);
122
123 flush_workqueue(priv->wq);
124 destroy_workqueue(priv->wq);
125
126 if (kms) {
127 pm_runtime_disable(dev->dev);
128 kms->funcs->destroy(kms);
129 }
130
Rob Clark7198e6b2013-07-19 12:59:32 -0400131 if (gpu) {
132 mutex_lock(&dev->struct_mutex);
133 gpu->funcs->pm_suspend(gpu);
134 gpu->funcs->destroy(gpu);
135 mutex_unlock(&dev->struct_mutex);
136 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400137
Rob Clark871d8122013-11-16 12:56:06 -0500138 if (priv->vram.paddr) {
139 DEFINE_DMA_ATTRS(attrs);
140 dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
141 drm_mm_takedown(&priv->vram.mm);
142 dma_free_attrs(dev->dev, priv->vram.size, NULL,
143 priv->vram.paddr, &attrs);
144 }
145
Rob Clarkc8afe682013-06-26 12:44:06 -0400146 dev->dev_private = NULL;
147
148 kfree(priv);
149
150 return 0;
151}
152
Rob Clark06c0dd92013-11-30 17:51:47 -0500153static int get_mdp_ver(struct platform_device *pdev)
154{
155#ifdef CONFIG_OF
156 const static struct of_device_id match_types[] = { {
157 .compatible = "qcom,mdss_mdp",
158 .data = (void *)5,
159 }, {
160 /* end node */
161 } };
162 struct device *dev = &pdev->dev;
163 const struct of_device_id *match;
164 match = of_match_node(match_types, dev->of_node);
165 if (match)
166 return (int)match->data;
167#endif
168 return 4;
169}
170
Rob Clarkc8afe682013-06-26 12:44:06 -0400171static int msm_load(struct drm_device *dev, unsigned long flags)
172{
173 struct platform_device *pdev = dev->platformdev;
174 struct msm_drm_private *priv;
175 struct msm_kms *kms;
176 int ret;
177
178 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
179 if (!priv) {
180 dev_err(dev->dev, "failed to allocate private data\n");
181 return -ENOMEM;
182 }
183
184 dev->dev_private = priv;
185
186 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clark7198e6b2013-07-19 12:59:32 -0400187 init_waitqueue_head(&priv->fence_event);
Rob Clarkc8afe682013-06-26 12:44:06 -0400188
189 INIT_LIST_HEAD(&priv->inactive_list);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400190 INIT_LIST_HEAD(&priv->fence_cbs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400191
192 drm_mode_config_init(dev);
193
Rob Clark871d8122013-11-16 12:56:06 -0500194 /* if we have no IOMMU, then we need to use carveout allocator.
195 * Grab the entire CMA chunk carved out in early startup in
196 * mach-msm:
197 */
198 if (!iommu_present(&platform_bus_type)) {
199 DEFINE_DMA_ATTRS(attrs);
200 unsigned long size;
201 void *p;
202
203 DBG("using %s VRAM carveout", vram);
204 size = memparse(vram, NULL);
205 priv->vram.size = size;
206
207 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
208
209 dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
210 dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs);
211
212 /* note that for no-kernel-mapping, the vaddr returned
213 * is bogus, but non-null if allocation succeeded:
214 */
215 p = dma_alloc_attrs(dev->dev, size,
216 &priv->vram.paddr, 0, &attrs);
217 if (!p) {
218 dev_err(dev->dev, "failed to allocate VRAM\n");
219 priv->vram.paddr = 0;
220 ret = -ENOMEM;
221 goto fail;
222 }
223
224 dev_info(dev->dev, "VRAM: %08x->%08x\n",
225 (uint32_t)priv->vram.paddr,
226 (uint32_t)(priv->vram.paddr + size));
227 }
228
Rob Clark06c0dd92013-11-30 17:51:47 -0500229 switch (get_mdp_ver(pdev)) {
230 case 4:
231 kms = mdp4_kms_init(dev);
232 break;
233 case 5:
234 kms = mdp5_kms_init(dev);
235 break;
236 default:
237 kms = ERR_PTR(-ENODEV);
238 break;
239 }
240
Rob Clarkc8afe682013-06-26 12:44:06 -0400241 if (IS_ERR(kms)) {
242 /*
243 * NOTE: once we have GPU support, having no kms should not
244 * be considered fatal.. ideally we would still support gpu
245 * and (for example) use dmabuf/prime to share buffers with
246 * imx drm driver on iMX5
247 */
248 dev_err(dev->dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200249 ret = PTR_ERR(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400250 goto fail;
251 }
252
253 priv->kms = kms;
254
255 if (kms) {
256 pm_runtime_enable(dev->dev);
257 ret = kms->funcs->hw_init(kms);
258 if (ret) {
259 dev_err(dev->dev, "kms hw init failed: %d\n", ret);
260 goto fail;
261 }
262 }
263
264 dev->mode_config.min_width = 0;
265 dev->mode_config.min_height = 0;
266 dev->mode_config.max_width = 2048;
267 dev->mode_config.max_height = 2048;
268 dev->mode_config.funcs = &mode_config_funcs;
269
270 ret = drm_vblank_init(dev, 1);
271 if (ret < 0) {
272 dev_err(dev->dev, "failed to initialize vblank\n");
273 goto fail;
274 }
275
276 pm_runtime_get_sync(dev->dev);
277 ret = drm_irq_install(dev);
278 pm_runtime_put_sync(dev->dev);
279 if (ret < 0) {
280 dev_err(dev->dev, "failed to install IRQ handler\n");
281 goto fail;
282 }
283
284 platform_set_drvdata(pdev, dev);
285
286#ifdef CONFIG_DRM_MSM_FBDEV
287 priv->fbdev = msm_fbdev_init(dev);
288#endif
289
290 drm_kms_helper_poll_init(dev);
291
292 return 0;
293
294fail:
295 msm_unload(dev);
296 return ret;
297}
298
Rob Clark7198e6b2013-07-19 12:59:32 -0400299static void load_gpu(struct drm_device *dev)
300{
301 struct msm_drm_private *priv = dev->dev_private;
302 struct msm_gpu *gpu;
303
304 if (priv->gpu)
305 return;
306
307 mutex_lock(&dev->struct_mutex);
308 gpu = a3xx_gpu_init(dev);
309 if (IS_ERR(gpu)) {
310 dev_warn(dev->dev, "failed to load a3xx gpu\n");
311 gpu = NULL;
312 /* not fatal */
313 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400314
315 if (gpu) {
316 int ret;
317 gpu->funcs->pm_resume(gpu);
318 ret = gpu->funcs->hw_init(gpu);
319 if (ret) {
320 dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
321 gpu->funcs->destroy(gpu);
322 gpu = NULL;
Rob Clark37d77c32014-01-11 16:25:08 -0500323 } else {
324 /* give inactive pm a chance to kick in: */
325 msm_gpu_retire(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400326 }
Rob Clark37d77c32014-01-11 16:25:08 -0500327
Rob Clark7198e6b2013-07-19 12:59:32 -0400328 }
329
330 priv->gpu = gpu;
Rob Clark37d77c32014-01-11 16:25:08 -0500331
332 mutex_unlock(&dev->struct_mutex);
Rob Clark7198e6b2013-07-19 12:59:32 -0400333}
334
335static int msm_open(struct drm_device *dev, struct drm_file *file)
336{
337 struct msm_file_private *ctx;
338
339 /* For now, load gpu on open.. to avoid the requirement of having
340 * firmware in the initrd.
341 */
342 load_gpu(dev);
343
344 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
345 if (!ctx)
346 return -ENOMEM;
347
348 file->driver_priv = ctx;
349
350 return 0;
351}
352
Rob Clarkc8afe682013-06-26 12:44:06 -0400353static void msm_preclose(struct drm_device *dev, struct drm_file *file)
354{
355 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400356 struct msm_file_private *ctx = file->driver_priv;
Rob Clarkc8afe682013-06-26 12:44:06 -0400357 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400358
Rob Clarkc8afe682013-06-26 12:44:06 -0400359 if (kms)
360 kms->funcs->preclose(kms, file);
Rob Clark7198e6b2013-07-19 12:59:32 -0400361
362 mutex_lock(&dev->struct_mutex);
363 if (ctx == priv->lastctx)
364 priv->lastctx = NULL;
365 mutex_unlock(&dev->struct_mutex);
366
367 kfree(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400368}
369
370static void msm_lastclose(struct drm_device *dev)
371{
372 struct msm_drm_private *priv = dev->dev_private;
373 if (priv->fbdev) {
374 drm_modeset_lock_all(dev);
375 drm_fb_helper_restore_fbdev_mode(priv->fbdev);
376 drm_modeset_unlock_all(dev);
377 }
378}
379
Daniel Vettere9f0d762013-12-11 11:34:42 +0100380static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400381{
382 struct drm_device *dev = arg;
383 struct msm_drm_private *priv = dev->dev_private;
384 struct msm_kms *kms = priv->kms;
385 BUG_ON(!kms);
386 return kms->funcs->irq(kms);
387}
388
389static void msm_irq_preinstall(struct drm_device *dev)
390{
391 struct msm_drm_private *priv = dev->dev_private;
392 struct msm_kms *kms = priv->kms;
393 BUG_ON(!kms);
394 kms->funcs->irq_preinstall(kms);
395}
396
397static int msm_irq_postinstall(struct drm_device *dev)
398{
399 struct msm_drm_private *priv = dev->dev_private;
400 struct msm_kms *kms = priv->kms;
401 BUG_ON(!kms);
402 return kms->funcs->irq_postinstall(kms);
403}
404
405static void msm_irq_uninstall(struct drm_device *dev)
406{
407 struct msm_drm_private *priv = dev->dev_private;
408 struct msm_kms *kms = priv->kms;
409 BUG_ON(!kms);
410 kms->funcs->irq_uninstall(kms);
411}
412
413static int msm_enable_vblank(struct drm_device *dev, int crtc_id)
414{
415 struct msm_drm_private *priv = dev->dev_private;
416 struct msm_kms *kms = priv->kms;
417 if (!kms)
418 return -ENXIO;
419 DBG("dev=%p, crtc=%d", dev, crtc_id);
420 return kms->funcs->enable_vblank(kms, priv->crtcs[crtc_id]);
421}
422
423static void msm_disable_vblank(struct drm_device *dev, int crtc_id)
424{
425 struct msm_drm_private *priv = dev->dev_private;
426 struct msm_kms *kms = priv->kms;
427 if (!kms)
428 return;
429 DBG("dev=%p, crtc=%d", dev, crtc_id);
430 kms->funcs->disable_vblank(kms, priv->crtcs[crtc_id]);
431}
432
433/*
434 * DRM debugfs:
435 */
436
437#ifdef CONFIG_DEBUG_FS
Rob Clark7198e6b2013-07-19 12:59:32 -0400438static int msm_gpu_show(struct drm_device *dev, struct seq_file *m)
439{
440 struct msm_drm_private *priv = dev->dev_private;
441 struct msm_gpu *gpu = priv->gpu;
442
443 if (gpu) {
444 seq_printf(m, "%s Status:\n", gpu->name);
445 gpu->funcs->show(gpu, m);
446 }
447
448 return 0;
449}
450
Rob Clarkc8afe682013-06-26 12:44:06 -0400451static int msm_gem_show(struct drm_device *dev, struct seq_file *m)
452{
453 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400454 struct msm_gpu *gpu = priv->gpu;
Rob Clarkc8afe682013-06-26 12:44:06 -0400455
Rob Clark7198e6b2013-07-19 12:59:32 -0400456 if (gpu) {
457 seq_printf(m, "Active Objects (%s):\n", gpu->name);
458 msm_gem_describe_objects(&gpu->active_list, m);
459 }
460
461 seq_printf(m, "Inactive Objects:\n");
Rob Clarkc8afe682013-06-26 12:44:06 -0400462 msm_gem_describe_objects(&priv->inactive_list, m);
463
464 return 0;
465}
466
467static int msm_mm_show(struct drm_device *dev, struct seq_file *m)
468{
Daniel Vetterb04a5902013-12-11 14:24:46 +0100469 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clarkc8afe682013-06-26 12:44:06 -0400470}
471
472static int msm_fb_show(struct drm_device *dev, struct seq_file *m)
473{
474 struct msm_drm_private *priv = dev->dev_private;
475 struct drm_framebuffer *fb, *fbdev_fb = NULL;
476
477 if (priv->fbdev) {
478 seq_printf(m, "fbcon ");
479 fbdev_fb = priv->fbdev->fb;
480 msm_framebuffer_describe(fbdev_fb, m);
481 }
482
483 mutex_lock(&dev->mode_config.fb_lock);
484 list_for_each_entry(fb, &dev->mode_config.fb_list, head) {
485 if (fb == fbdev_fb)
486 continue;
487
488 seq_printf(m, "user ");
489 msm_framebuffer_describe(fb, m);
490 }
491 mutex_unlock(&dev->mode_config.fb_lock);
492
493 return 0;
494}
495
496static int show_locked(struct seq_file *m, void *arg)
497{
498 struct drm_info_node *node = (struct drm_info_node *) m->private;
499 struct drm_device *dev = node->minor->dev;
500 int (*show)(struct drm_device *dev, struct seq_file *m) =
501 node->info_ent->data;
502 int ret;
503
504 ret = mutex_lock_interruptible(&dev->struct_mutex);
505 if (ret)
506 return ret;
507
508 ret = show(dev, m);
509
510 mutex_unlock(&dev->struct_mutex);
511
512 return ret;
513}
514
515static struct drm_info_list msm_debugfs_list[] = {
Rob Clark7198e6b2013-07-19 12:59:32 -0400516 {"gpu", show_locked, 0, msm_gpu_show},
Rob Clarkc8afe682013-06-26 12:44:06 -0400517 {"gem", show_locked, 0, msm_gem_show},
518 { "mm", show_locked, 0, msm_mm_show },
519 { "fb", show_locked, 0, msm_fb_show },
520};
521
522static int msm_debugfs_init(struct drm_minor *minor)
523{
524 struct drm_device *dev = minor->dev;
525 int ret;
526
527 ret = drm_debugfs_create_files(msm_debugfs_list,
528 ARRAY_SIZE(msm_debugfs_list),
529 minor->debugfs_root, minor);
530
531 if (ret) {
532 dev_err(dev->dev, "could not install msm_debugfs_list\n");
533 return ret;
534 }
535
536 return ret;
537}
538
539static void msm_debugfs_cleanup(struct drm_minor *minor)
540{
541 drm_debugfs_remove_files(msm_debugfs_list,
542 ARRAY_SIZE(msm_debugfs_list), minor);
543}
544#endif
545
Rob Clark7198e6b2013-07-19 12:59:32 -0400546/*
547 * Fences:
548 */
549
550int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence,
551 struct timespec *timeout)
552{
553 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400554 int ret;
555
Rob Clarkf816f272013-09-11 17:34:07 -0400556 if (!priv->gpu)
557 return 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400558
Rob Clarkf816f272013-09-11 17:34:07 -0400559 if (fence > priv->gpu->submitted_fence) {
560 DRM_ERROR("waiting on invalid fence: %u (of %u)\n",
561 fence, priv->gpu->submitted_fence);
562 return -EINVAL;
563 }
564
565 if (!timeout) {
566 /* no-wait: */
567 ret = fence_completed(dev, fence) ? 0 : -EBUSY;
568 } else {
569 unsigned long timeout_jiffies = timespec_to_jiffies(timeout);
570 unsigned long start_jiffies = jiffies;
571 unsigned long remaining_jiffies;
572
573 if (time_after(start_jiffies, timeout_jiffies))
574 remaining_jiffies = 0;
575 else
576 remaining_jiffies = timeout_jiffies - start_jiffies;
577
578 ret = wait_event_interruptible_timeout(priv->fence_event,
579 fence_completed(dev, fence),
580 remaining_jiffies);
581
582 if (ret == 0) {
583 DBG("timeout waiting for fence: %u (completed: %u)",
584 fence, priv->completed_fence);
585 ret = -ETIMEDOUT;
586 } else if (ret != -ERESTARTSYS) {
587 ret = 0;
588 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400589 }
590
591 return ret;
592}
593
Rob Clarkedd4fc62013-09-14 14:01:55 -0400594/* called from workqueue */
Rob Clark7198e6b2013-07-19 12:59:32 -0400595void msm_update_fence(struct drm_device *dev, uint32_t fence)
596{
597 struct msm_drm_private *priv = dev->dev_private;
598
Rob Clarkedd4fc62013-09-14 14:01:55 -0400599 mutex_lock(&dev->struct_mutex);
600 priv->completed_fence = max(fence, priv->completed_fence);
601
602 while (!list_empty(&priv->fence_cbs)) {
603 struct msm_fence_cb *cb;
604
605 cb = list_first_entry(&priv->fence_cbs,
606 struct msm_fence_cb, work.entry);
607
608 if (cb->fence > priv->completed_fence)
609 break;
610
611 list_del_init(&cb->work.entry);
612 queue_work(priv->wq, &cb->work);
Rob Clark7198e6b2013-07-19 12:59:32 -0400613 }
Rob Clarkedd4fc62013-09-14 14:01:55 -0400614
615 mutex_unlock(&dev->struct_mutex);
616
617 wake_up_all(&priv->fence_event);
618}
619
620void __msm_fence_worker(struct work_struct *work)
621{
622 struct msm_fence_cb *cb = container_of(work, struct msm_fence_cb, work);
623 cb->func(cb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400624}
625
626/*
627 * DRM ioctls:
628 */
629
630static int msm_ioctl_get_param(struct drm_device *dev, void *data,
631 struct drm_file *file)
632{
633 struct msm_drm_private *priv = dev->dev_private;
634 struct drm_msm_param *args = data;
635 struct msm_gpu *gpu;
636
637 /* for now, we just have 3d pipe.. eventually this would need to
638 * be more clever to dispatch to appropriate gpu module:
639 */
640 if (args->pipe != MSM_PIPE_3D0)
641 return -EINVAL;
642
643 gpu = priv->gpu;
644
645 if (!gpu)
646 return -ENXIO;
647
648 return gpu->funcs->get_param(gpu, args->param, &args->value);
649}
650
651static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
652 struct drm_file *file)
653{
654 struct drm_msm_gem_new *args = data;
655 return msm_gem_new_handle(dev, file, args->size,
656 args->flags, &args->handle);
657}
658
659#define TS(t) ((struct timespec){ .tv_sec = (t).tv_sec, .tv_nsec = (t).tv_nsec })
660
661static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
662 struct drm_file *file)
663{
664 struct drm_msm_gem_cpu_prep *args = data;
665 struct drm_gem_object *obj;
666 int ret;
667
668 obj = drm_gem_object_lookup(dev, file, args->handle);
669 if (!obj)
670 return -ENOENT;
671
672 ret = msm_gem_cpu_prep(obj, args->op, &TS(args->timeout));
673
674 drm_gem_object_unreference_unlocked(obj);
675
676 return ret;
677}
678
679static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
680 struct drm_file *file)
681{
682 struct drm_msm_gem_cpu_fini *args = data;
683 struct drm_gem_object *obj;
684 int ret;
685
686 obj = drm_gem_object_lookup(dev, file, args->handle);
687 if (!obj)
688 return -ENOENT;
689
690 ret = msm_gem_cpu_fini(obj);
691
692 drm_gem_object_unreference_unlocked(obj);
693
694 return ret;
695}
696
697static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
698 struct drm_file *file)
699{
700 struct drm_msm_gem_info *args = data;
701 struct drm_gem_object *obj;
702 int ret = 0;
703
704 if (args->pad)
705 return -EINVAL;
706
707 obj = drm_gem_object_lookup(dev, file, args->handle);
708 if (!obj)
709 return -ENOENT;
710
711 args->offset = msm_gem_mmap_offset(obj);
712
713 drm_gem_object_unreference_unlocked(obj);
714
715 return ret;
716}
717
718static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
719 struct drm_file *file)
720{
721 struct drm_msm_wait_fence *args = data;
722 return msm_wait_fence_interruptable(dev, args->fence, &TS(args->timeout));
723}
724
725static const struct drm_ioctl_desc msm_ioctls[] = {
Rob Clarkb4b15c82013-09-28 12:01:25 -0400726 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
727 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
728 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
729 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
730 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
731 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
732 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400733};
734
Rob Clarkc8afe682013-06-26 12:44:06 -0400735static const struct vm_operations_struct vm_ops = {
736 .fault = msm_gem_fault,
737 .open = drm_gem_vm_open,
738 .close = drm_gem_vm_close,
739};
740
741static const struct file_operations fops = {
742 .owner = THIS_MODULE,
743 .open = drm_open,
744 .release = drm_release,
745 .unlocked_ioctl = drm_ioctl,
746#ifdef CONFIG_COMPAT
747 .compat_ioctl = drm_compat_ioctl,
748#endif
749 .poll = drm_poll,
750 .read = drm_read,
751 .llseek = no_llseek,
752 .mmap = msm_gem_mmap,
753};
754
755static struct drm_driver msm_driver = {
Rob Clark05b84912013-09-28 11:28:35 -0400756 .driver_features = DRIVER_HAVE_IRQ |
757 DRIVER_GEM |
758 DRIVER_PRIME |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400759 DRIVER_RENDER |
Rob Clark05b84912013-09-28 11:28:35 -0400760 DRIVER_MODESET,
Rob Clarkc8afe682013-06-26 12:44:06 -0400761 .load = msm_load,
762 .unload = msm_unload,
Rob Clark7198e6b2013-07-19 12:59:32 -0400763 .open = msm_open,
Rob Clarkc8afe682013-06-26 12:44:06 -0400764 .preclose = msm_preclose,
765 .lastclose = msm_lastclose,
766 .irq_handler = msm_irq,
767 .irq_preinstall = msm_irq_preinstall,
768 .irq_postinstall = msm_irq_postinstall,
769 .irq_uninstall = msm_irq_uninstall,
770 .get_vblank_counter = drm_vblank_count,
771 .enable_vblank = msm_enable_vblank,
772 .disable_vblank = msm_disable_vblank,
773 .gem_free_object = msm_gem_free_object,
774 .gem_vm_ops = &vm_ops,
775 .dumb_create = msm_gem_dumb_create,
776 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark30600a92013-09-28 10:13:04 -0400777 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark05b84912013-09-28 11:28:35 -0400778 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
779 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
780 .gem_prime_export = drm_gem_prime_export,
781 .gem_prime_import = drm_gem_prime_import,
782 .gem_prime_pin = msm_gem_prime_pin,
783 .gem_prime_unpin = msm_gem_prime_unpin,
784 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
785 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
786 .gem_prime_vmap = msm_gem_prime_vmap,
787 .gem_prime_vunmap = msm_gem_prime_vunmap,
Rob Clarkc8afe682013-06-26 12:44:06 -0400788#ifdef CONFIG_DEBUG_FS
789 .debugfs_init = msm_debugfs_init,
790 .debugfs_cleanup = msm_debugfs_cleanup,
791#endif
Rob Clark7198e6b2013-07-19 12:59:32 -0400792 .ioctls = msm_ioctls,
793 .num_ioctls = DRM_MSM_NUM_IOCTLS,
Rob Clarkc8afe682013-06-26 12:44:06 -0400794 .fops = &fops,
795 .name = "msm",
796 .desc = "MSM Snapdragon DRM",
797 .date = "20130625",
798 .major = 1,
799 .minor = 0,
800};
801
802#ifdef CONFIG_PM_SLEEP
803static int msm_pm_suspend(struct device *dev)
804{
805 struct drm_device *ddev = dev_get_drvdata(dev);
806
807 drm_kms_helper_poll_disable(ddev);
808
809 return 0;
810}
811
812static int msm_pm_resume(struct device *dev)
813{
814 struct drm_device *ddev = dev_get_drvdata(dev);
815
816 drm_kms_helper_poll_enable(ddev);
817
818 return 0;
819}
820#endif
821
822static const struct dev_pm_ops msm_pm_ops = {
823 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
824};
825
826/*
827 * Platform driver:
828 */
829
830static int msm_pdev_probe(struct platform_device *pdev)
831{
Rob Clark871d8122013-11-16 12:56:06 -0500832 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
Rob Clarkc8afe682013-06-26 12:44:06 -0400833 return drm_platform_init(&msm_driver, pdev);
834}
835
836static int msm_pdev_remove(struct platform_device *pdev)
837{
Daniel Vetter0ff420f2013-12-11 11:34:29 +0100838 drm_put_dev(platform_get_drvdata(pdev));
Rob Clarkc8afe682013-06-26 12:44:06 -0400839
840 return 0;
841}
842
843static const struct platform_device_id msm_id[] = {
844 { "mdp", 0 },
845 { }
846};
847
Rob Clark06c0dd92013-11-30 17:51:47 -0500848static const struct of_device_id dt_match[] = {
849 { .compatible = "qcom,mdss_mdp" },
850 {}
851};
852MODULE_DEVICE_TABLE(of, dt_match);
853
Rob Clarkc8afe682013-06-26 12:44:06 -0400854static struct platform_driver msm_platform_driver = {
855 .probe = msm_pdev_probe,
856 .remove = msm_pdev_remove,
857 .driver = {
858 .owner = THIS_MODULE,
859 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -0500860 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -0400861 .pm = &msm_pm_ops,
862 },
863 .id_table = msm_id,
864};
865
866static int __init msm_drm_register(void)
867{
868 DBG("init");
869 hdmi_register();
Rob Clark7198e6b2013-07-19 12:59:32 -0400870 a3xx_register();
Rob Clarkc8afe682013-06-26 12:44:06 -0400871 return platform_driver_register(&msm_platform_driver);
872}
873
874static void __exit msm_drm_unregister(void)
875{
876 DBG("fini");
877 platform_driver_unregister(&msm_platform_driver);
878 hdmi_unregister();
Rob Clark7198e6b2013-07-19 12:59:32 -0400879 a3xx_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -0400880}
881
882module_init(msm_drm_register);
883module_exit(msm_drm_unregister);
884
885MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
886MODULE_DESCRIPTION("MSM DRM Driver");
887MODULE_LICENSE("GPL");