blob: cbeff9c4b5d8a3151d65130fd5836934f6f2e050 [file] [log] [blame]
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/export.h>
18#include "hw.h"
Sujith Manoharan528e5d32012-02-22 12:41:12 +053019#include "hw-ops.h"
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053020#include "ar9003_phy.h"
21#include "ar9003_mci.h"
22
23static void ar9003_mci_reset_req_wakeup(struct ath_hw *ah)
24{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053025 REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
26 AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1);
27 udelay(1);
28 REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
29 AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0);
30}
31
32static int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address,
33 u32 bit_position, int time_out)
34{
35 struct ath_common *common = ath9k_hw_common(ah);
36
37 while (time_out) {
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053038 if (!(REG_READ(ah, address) & bit_position)) {
39 udelay(10);
40 time_out -= 10;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053041
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053042 if (time_out < 0)
43 break;
44 else
45 continue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053046 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053047 REG_WRITE(ah, address, bit_position);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053048
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053049 if (address != AR_MCI_INTERRUPT_RX_MSG_RAW)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053050 break;
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053051
52 if (bit_position & AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)
53 ar9003_mci_reset_req_wakeup(ah);
54
55 if (bit_position & (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING |
56 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING))
57 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
58 AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
59
60 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_RX_MSG);
61 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053062 }
63
64 if (time_out <= 0) {
Joe Perchesd2182b62011-12-15 14:55:53 -080065 ath_dbg(common, MCI,
66 "MCI Wait for Reg 0x%08x = 0x%08x timeout\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053067 address, bit_position);
Joe Perchesd2182b62011-12-15 14:55:53 -080068 ath_dbg(common, MCI,
69 "MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053070 REG_READ(ah, AR_MCI_INTERRUPT_RAW),
71 REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
72 time_out = 0;
73 }
74
75 return time_out;
76}
77
Sujith Manoharana3f846f2012-02-22 12:41:24 +053078static void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053079{
80 u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00};
81
82 ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16,
83 wait_done, false);
84 udelay(5);
85}
86
Sujith Manoharana3f846f2012-02-22 12:41:24 +053087static void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053088{
89 u32 payload = 0x00000000;
90
91 ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1,
92 wait_done, false);
93}
94
95static void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done)
96{
97 ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP,
98 NULL, 0, wait_done, false);
99 udelay(5);
100}
101
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530102static void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530103{
104 ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP,
105 NULL, 0, wait_done, false);
106}
107
108static void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done)
109{
110 u32 payload = 0x70000000;
111
112 ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1,
113 wait_done, false);
114}
115
116static void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done)
117{
118 ar9003_mci_send_message(ah, MCI_SYS_SLEEPING,
119 MCI_FLAG_DISABLE_TIMESTAMP,
120 NULL, 0, wait_done, false);
121}
122
123static void ar9003_mci_send_coex_version_query(struct ath_hw *ah,
124 bool wait_done)
125{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530126 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
127 u32 payload[4] = {0, 0, 0, 0};
128
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530129 if (mci->bt_version_known ||
130 (mci->bt_state == MCI_BT_SLEEP))
131 return;
132
133 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
134 MCI_GPM_COEX_VERSION_QUERY);
135 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530136}
137
138static void ar9003_mci_send_coex_version_response(struct ath_hw *ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530139 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530140{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530141 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
142 u32 payload[4] = {0, 0, 0, 0};
143
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530144 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530145 MCI_GPM_COEX_VERSION_RESPONSE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530146 *(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) =
147 mci->wlan_ver_major;
148 *(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) =
149 mci->wlan_ver_minor;
150 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
151}
152
153static void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530154 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530155{
156 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
157 u32 *payload = &mci->wlan_channels[0];
158
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530159 if (!mci->wlan_channels_update ||
160 (mci->bt_state == MCI_BT_SLEEP))
161 return;
162
163 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
164 MCI_GPM_COEX_WLAN_CHANNELS);
165 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
166 MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530167}
168
169static void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah,
170 bool wait_done, u8 query_type)
171{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530172 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
173 u32 payload[4] = {0, 0, 0, 0};
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530174 bool query_btinfo;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530175
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530176 if (mci->bt_state == MCI_BT_SLEEP)
177 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530178
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530179 query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO |
180 MCI_GPM_COEX_QUERY_BT_TOPOLOGY));
181 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
182 MCI_GPM_COEX_STATUS_QUERY);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530183
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530184 *(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530185
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530186 /*
187 * If bt_status_query message is not sent successfully,
188 * then need_flush_btinfo should be set again.
189 */
190 if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
191 wait_done, true)) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530192 if (query_btinfo)
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530193 mci->need_flush_btinfo = true;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530194 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530195
196 if (query_btinfo)
197 mci->query_bt = false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530198}
199
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530200static void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt,
201 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530202{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530203 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
204 u32 payload[4] = {0, 0, 0, 0};
205
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530206 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
207 MCI_GPM_COEX_HALT_BT_GPM);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530208
209 if (halt) {
210 mci->query_bt = true;
211 /* Send next unhalt no matter halt sent or not */
212 mci->unhalt_bt_gpm = true;
213 mci->need_flush_btinfo = true;
214 *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
215 MCI_GPM_COEX_BT_GPM_HALT;
216 } else
217 *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
218 MCI_GPM_COEX_BT_GPM_UNHALT;
219
220 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
221}
222
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530223static void ar9003_mci_prep_interface(struct ath_hw *ah)
224{
225 struct ath_common *common = ath9k_hw_common(ah);
226 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
227 u32 saved_mci_int_en;
228 u32 mci_timeout = 150;
229
230 mci->bt_state = MCI_BT_SLEEP;
231 saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
232
233 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
234 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
235 REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
236 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
237 REG_READ(ah, AR_MCI_INTERRUPT_RAW));
238
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530239 ar9003_mci_remote_reset(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530240 ar9003_mci_send_req_wake(ah, true);
241
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530242 if (!ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
243 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500))
244 goto clear_redunt;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530245
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530246 mci->bt_state = MCI_BT_AWAKE;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530247
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530248 /*
249 * we don't need to send more remote_reset at this moment.
250 * If BT receive first remote_reset, then BT HW will
251 * be cleaned up and will be able to receive req_wake
252 * and BT HW will respond sys_waking.
253 * In this case, WLAN will receive BT's HW sys_waking.
254 * Otherwise, if BT SW missed initial remote_reset,
255 * that remote_reset will still clean up BT MCI RX,
256 * and the req_wake will wake BT up,
257 * and BT SW will respond this req_wake with a remote_reset and
258 * sys_waking. In this case, WLAN will receive BT's SW
259 * sys_waking. In either case, BT's RX is cleaned up. So we
260 * don't need to reply BT's remote_reset now, if any.
261 * Similarly, if in any case, WLAN can receive BT's sys_waking,
262 * that means WLAN's RX is also fine.
263 */
264 ar9003_mci_send_sys_waking(ah, true);
265 udelay(10);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530266
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530267 /*
268 * Set BT priority interrupt value to be 0xff to
269 * avoid having too many BT PRIORITY interrupts.
270 */
271 REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF);
272 REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF);
273 REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF);
274 REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF);
275 REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530276
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530277 /*
278 * A contention reset will be received after send out
279 * sys_waking. Also BT priority interrupt bits will be set.
280 * Clear those bits before the next step.
281 */
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530282
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530283 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
284 AR_MCI_INTERRUPT_RX_MSG_CONT_RST);
285 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_BT_PRI);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530286
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530287 if (mci->is_2g) {
288 ar9003_mci_send_lna_transfer(ah, true);
289 udelay(5);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530290 }
291
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530292 if ((mci->is_2g && !mci->update_2g5g)) {
293 if (ar9003_mci_wait_for_interrupt(ah,
294 AR_MCI_INTERRUPT_RX_MSG_RAW,
295 AR_MCI_INTERRUPT_RX_MSG_LNA_INFO,
296 mci_timeout))
297 ath_dbg(common, MCI,
298 "MCI WLAN has control over the LNA & BT obeys it\n");
299 else
300 ath_dbg(common, MCI,
301 "MCI BT didn't respond to LNA_TRANS\n");
302 }
303
304clear_redunt:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530305 /* Clear the extra redundant SYS_WAKING from BT */
306 if ((mci->bt_state == MCI_BT_AWAKE) &&
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530307 (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
308 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) &&
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530309 (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
310 AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) {
311 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
312 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING);
313 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
314 AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530315 }
316
317 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
318}
319
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530320void ar9003_mci_set_full_sleep(struct ath_hw *ah)
321{
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530322 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
323
324 if (ar9003_mci_state(ah, MCI_STATE_ENABLE, NULL) &&
325 (mci->bt_state != MCI_BT_SLEEP) &&
326 !mci->halted_bt_gpm) {
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530327 ar9003_mci_send_coex_halt_bt_gpm(ah, true, true);
328 }
329
330 mci->ready = false;
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530331}
332
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530333static void ar9003_mci_disable_interrupt(struct ath_hw *ah)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530334{
335 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
336 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
337}
338
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530339static void ar9003_mci_enable_interrupt(struct ath_hw *ah)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530340{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530341 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT);
342 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
343 AR_MCI_INTERRUPT_RX_MSG_DEFAULT);
344}
345
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530346static bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530347{
348 u32 intr;
349
350 intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
351 return ((intr & ints) == ints);
352}
353
354void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
355 u32 *rx_msg_intr)
356{
357 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Felix Fietkau8a309302011-12-17 16:47:56 +0100358
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530359 *raw_intr = mci->raw_intr;
360 *rx_msg_intr = mci->rx_msg_intr;
361
362 /* Clean int bits after the values are read. */
363 mci->raw_intr = 0;
364 mci->rx_msg_intr = 0;
365}
366EXPORT_SYMBOL(ar9003_mci_get_interrupt);
367
Sujith Manoharan5a1e2732012-02-22 12:40:55 +0530368void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
369{
370 struct ath_common *common = ath9k_hw_common(ah);
371 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
372 u32 raw_intr, rx_msg_intr;
373
374 rx_msg_intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
375 raw_intr = REG_READ(ah, AR_MCI_INTERRUPT_RAW);
376
377 if ((raw_intr == 0xdeadbeef) || (rx_msg_intr == 0xdeadbeef)) {
378 ath_dbg(common, MCI,
379 "MCI gets 0xdeadbeef during int processing\n");
380 } else {
381 mci->rx_msg_intr |= rx_msg_intr;
382 mci->raw_intr |= raw_intr;
383 *masked |= ATH9K_INT_MCI;
384
385 if (rx_msg_intr & AR_MCI_INTERRUPT_RX_MSG_CONT_INFO)
386 mci->cont_status = REG_READ(ah, AR_MCI_CONT_STATUS);
387
388 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, rx_msg_intr);
389 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, raw_intr);
390 }
391}
392
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530393static void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530394{
395 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
396
397 if (!mci->update_2g5g &&
398 (mci->is_2g != is_2g))
399 mci->update_2g5g = true;
400
401 mci->is_2g = is_2g;
402}
403
404static bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index)
405{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530406 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
407 u32 *payload;
408 u32 recv_type, offset;
409
410 if (msg_index == MCI_GPM_INVALID)
411 return false;
412
413 offset = msg_index << 4;
414
415 payload = (u32 *)(mci->gpm_buf + offset);
416 recv_type = MCI_GPM_TYPE(payload);
417
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530418 if (recv_type == MCI_GPM_RSVD_PATTERN)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530419 return false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530420
421 return true;
422}
423
424static void ar9003_mci_observation_set_up(struct ath_hw *ah)
425{
426 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530427
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530428 if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) {
429 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530430 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK);
431 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
432 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530433 } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530434 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX);
435 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX);
436 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
437 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
438 ath9k_hw_cfg_output(ah, 5, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530439 } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530440 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
441 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
442 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
443 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530444 } else
445 return;
446
447 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
448
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +0530449 REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_DS_JTAG_DISABLE, 1);
450 REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_WLAN_UART_INTF_EN, 0);
451 REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL, ATH_MCI_CONFIG_MCI_OBS_GPIO);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530452
453 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0);
454 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1);
455 REG_WRITE(ah, AR_OBS, 0x4b);
456 REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03);
457 REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01);
458 REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02);
459 REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03);
460 REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS,
461 AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07);
462}
463
464static bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530465 u8 opcode, u32 bt_flags)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530466{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530467 u32 pld[4] = {0, 0, 0, 0};
468
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530469 MCI_GPM_SET_TYPE_OPCODE(pld, MCI_GPM_COEX_AGENT,
470 MCI_GPM_COEX_BT_UPDATE_FLAGS);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530471
472 *(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP) = opcode;
473 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF;
474 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF;
475 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF;
476 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF;
477
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530478 return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530479 wait_done, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530480}
481
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530482static void ar9003_mci_sync_bt_state(struct ath_hw *ah)
483{
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530484 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
485 u32 cur_bt_state;
486
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530487 cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP, NULL);
488
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530489 if (mci->bt_state != cur_bt_state)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530490 mci->bt_state = cur_bt_state;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530491
492 if (mci->bt_state != MCI_BT_SLEEP) {
493
494 ar9003_mci_send_coex_version_query(ah, true);
495 ar9003_mci_send_coex_wlan_channels(ah, true);
496
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530497 if (mci->unhalt_bt_gpm == true)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530498 ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530499 }
500}
501
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530502void ar9003_mci_check_bt(struct ath_hw *ah)
503{
504 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
505
506 if (!mci_hw->ready)
507 return;
508
509 /*
510 * check BT state again to make
511 * sure it's not changed.
512 */
513 ar9003_mci_sync_bt_state(ah);
514 ar9003_mci_2g5g_switch(ah, true);
515
516 if ((mci_hw->bt_state == MCI_BT_AWAKE) &&
517 (mci_hw->query_bt == true)) {
518 mci_hw->need_flush_btinfo = true;
519 }
520}
521
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530522static void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type,
523 u8 gpm_opcode, u32 *p_gpm)
524{
525 struct ath_common *common = ath9k_hw_common(ah);
526 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
527 u8 *p_data = (u8 *) p_gpm;
528
529 if (gpm_type != MCI_GPM_COEX_AGENT)
530 return;
531
532 switch (gpm_opcode) {
533 case MCI_GPM_COEX_VERSION_QUERY:
534 ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n");
535 ar9003_mci_send_coex_version_response(ah, true);
536 break;
537 case MCI_GPM_COEX_VERSION_RESPONSE:
538 ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n");
539 mci->bt_ver_major =
540 *(p_data + MCI_GPM_COEX_B_MAJOR_VERSION);
541 mci->bt_ver_minor =
542 *(p_data + MCI_GPM_COEX_B_MINOR_VERSION);
543 mci->bt_version_known = true;
544 ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n",
545 mci->bt_ver_major, mci->bt_ver_minor);
546 break;
547 case MCI_GPM_COEX_STATUS_QUERY:
548 ath_dbg(common, MCI,
549 "MCI Recv GPM COEX Status Query = 0x%02X\n",
550 *(p_data + MCI_GPM_COEX_B_WLAN_BITMAP));
551 mci->wlan_channels_update = true;
552 ar9003_mci_send_coex_wlan_channels(ah, true);
553 break;
554 case MCI_GPM_COEX_BT_PROFILE_INFO:
555 mci->query_bt = true;
556 ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n");
557 break;
558 case MCI_GPM_COEX_BT_STATUS_UPDATE:
559 mci->query_bt = true;
560 ath_dbg(common, MCI,
561 "MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n",
562 *(p_gpm + 3));
563 break;
564 default:
565 break;
566 }
567}
568
569static u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type,
570 u8 gpm_opcode, int time_out)
571{
572 struct ath_common *common = ath9k_hw_common(ah);
573 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
574 u32 *p_gpm = NULL, mismatch = 0, more_data;
575 u32 offset;
576 u8 recv_type = 0, recv_opcode = 0;
577 bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE);
578
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530579 more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE;
580
581 while (time_out > 0) {
582 if (p_gpm) {
583 MCI_GPM_RECYCLE(p_gpm);
584 p_gpm = NULL;
585 }
586
587 if (more_data != MCI_GPM_MORE)
588 time_out = ar9003_mci_wait_for_interrupt(ah,
589 AR_MCI_INTERRUPT_RX_MSG_RAW,
590 AR_MCI_INTERRUPT_RX_MSG_GPM,
591 time_out);
592
593 if (!time_out)
594 break;
595
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530596 offset = ar9003_mci_state(ah, MCI_STATE_NEXT_GPM_OFFSET,
597 &more_data);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530598
599 if (offset == MCI_GPM_INVALID)
600 continue;
601
602 p_gpm = (u32 *) (mci->gpm_buf + offset);
603 recv_type = MCI_GPM_TYPE(p_gpm);
604 recv_opcode = MCI_GPM_OPCODE(p_gpm);
605
606 if (MCI_GPM_IS_CAL_TYPE(recv_type)) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530607 if (recv_type == gpm_type) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530608 if ((gpm_type == MCI_GPM_BT_CAL_DONE) &&
609 !b_is_bt_cal_done) {
610 gpm_type = MCI_GPM_BT_CAL_GRANT;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530611 continue;
612 }
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530613 break;
614 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530615 } else if ((recv_type == gpm_type) &&
616 (recv_opcode == gpm_opcode))
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530617 break;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530618
619 /*
620 * check if it's cal_grant
621 *
622 * When we're waiting for cal_grant in reset routine,
623 * it's possible that BT sends out cal_request at the
624 * same time. Since BT's calibration doesn't happen
625 * that often, we'll let BT completes calibration then
626 * we continue to wait for cal_grant from BT.
627 * Orginal: Wait BT_CAL_GRANT.
628 * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait
629 * BT_CAL_DONE -> Wait BT_CAL_GRANT.
630 */
631
632 if ((gpm_type == MCI_GPM_BT_CAL_GRANT) &&
633 (recv_type == MCI_GPM_BT_CAL_REQ)) {
634
635 u32 payload[4] = {0, 0, 0, 0};
636
637 gpm_type = MCI_GPM_BT_CAL_DONE;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530638 MCI_GPM_SET_CAL_TYPE(payload,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530639 MCI_GPM_WLAN_CAL_GRANT);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530640 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
641 false, false);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530642 continue;
643 } else {
644 ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n",
645 *(p_gpm + 1));
646 mismatch++;
647 ar9003_mci_process_gpm_extra(ah, recv_type,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530648 recv_opcode, p_gpm);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530649 }
650 }
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530651
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530652 if (p_gpm) {
653 MCI_GPM_RECYCLE(p_gpm);
654 p_gpm = NULL;
655 }
656
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530657 if (time_out <= 0)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530658 time_out = 0;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530659
660 while (more_data == MCI_GPM_MORE) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530661 offset = ar9003_mci_state(ah, MCI_STATE_NEXT_GPM_OFFSET,
662 &more_data);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530663 if (offset == MCI_GPM_INVALID)
664 break;
665
666 p_gpm = (u32 *) (mci->gpm_buf + offset);
667 recv_type = MCI_GPM_TYPE(p_gpm);
668 recv_opcode = MCI_GPM_OPCODE(p_gpm);
669
670 if (!MCI_GPM_IS_CAL_TYPE(recv_type))
671 ar9003_mci_process_gpm_extra(ah, recv_type,
672 recv_opcode, p_gpm);
673
674 MCI_GPM_RECYCLE(p_gpm);
675 }
676
677 return time_out;
678}
679
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530680bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan)
681{
682 struct ath_common *common = ath9k_hw_common(ah);
683 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
684 u32 payload[4] = {0, 0, 0, 0};
685
686 ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan));
687
688 if (mci_hw->bt_state != MCI_BT_CAL_START)
689 return false;
690
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530691 mci_hw->bt_state = MCI_BT_CAL;
692
693 /*
694 * MCI FIX: disable mci interrupt here. This is to avoid
695 * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and
696 * lead to mci_intr reentry.
697 */
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530698 ar9003_mci_disable_interrupt(ah);
699
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530700 MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT);
701 ar9003_mci_send_message(ah, MCI_GPM, 0, payload,
702 16, true, false);
703
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530704 /* Wait BT calibration to be completed for 25ms */
705
706 if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE,
707 0, 25000))
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530708 ath_dbg(common, MCI, "MCI BT_CAL_DONE received\n");
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530709 else
710 ath_dbg(common, MCI,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530711 "MCI BT_CAL_DONE not received\n");
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530712
713 mci_hw->bt_state = MCI_BT_AWAKE;
714 /* MCI FIX: enable mci interrupt here */
715 ar9003_mci_enable_interrupt(ah);
716
717 return true;
718}
719
720int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
721 struct ath9k_hw_cal_data *caldata)
722{
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530723 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
724
725 if (!mci_hw->ready)
726 return 0;
727
728 if (!IS_CHAN_2GHZ(chan) || (mci_hw->bt_state != MCI_BT_SLEEP))
729 goto exit;
730
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530731 if (!ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) &&
732 !ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE))
733 goto exit;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530734
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530735 /*
736 * BT is sleeping. Check if BT wakes up during
737 * WLAN calibration. If BT wakes up during
738 * WLAN calibration, need to go through all
739 * message exchanges again and recal.
740 */
741 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
742 (AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET |
743 AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE));
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530744
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530745 ar9003_mci_remote_reset(ah, true);
746 ar9003_mci_send_sys_waking(ah, true);
747 udelay(1);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530748
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530749 if (IS_CHAN_2GHZ(chan))
750 ar9003_mci_send_lna_transfer(ah, true);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530751
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530752 mci_hw->bt_state = MCI_BT_AWAKE;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530753
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530754 if (caldata) {
755 caldata->done_txiqcal_once = false;
756 caldata->done_txclcal_once = false;
757 caldata->rtt_done = false;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530758 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530759
760 if (!ath9k_hw_init_cal(ah, chan))
761 return -EIO;
762
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530763exit:
764 ar9003_mci_enable_interrupt(ah);
765 return 0;
766}
767
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530768static void ar9003_mci_mute_bt(struct ath_hw *ah)
769{
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530770 /* disable all MCI messages */
771 REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000);
772 REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS0, 0xffffffff);
773 REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS1, 0xffffffff);
774 REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS2, 0xffffffff);
775 REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS3, 0xffffffff);
776 REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
777
778 /* wait pending HW messages to flush out */
779 udelay(10);
780
781 /*
782 * Send LNA_TAKE and SYS_SLEEPING when
783 * 1. reset not after resuming from full sleep
784 * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment
785 */
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530786 ar9003_mci_send_lna_take(ah, true);
787
788 udelay(5);
789
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530790 ar9003_mci_send_sys_sleeping(ah, true);
791}
792
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530793static void ar9003_mci_osla_setup(struct ath_hw *ah, bool enable)
794{
795 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
796 u32 thresh;
797
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530798 if (!enable) {
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530799 REG_CLR_BIT(ah, AR_BTCOEX_CTRL,
800 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530801 return;
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530802 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530803 REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, AR_MCI_SCHD_TABLE_2_HW_BASED, 1);
804 REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2,
805 AR_MCI_SCHD_TABLE_2_MEM_BASED, 1);
806
807 if (!(mci->config & ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) {
808 thresh = MS(mci->config, ATH_MCI_CONFIG_AGGR_THRESH);
809 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
810 AR_BTCOEX_CTRL_AGGR_THRESH, thresh);
811 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
812 AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 1);
813 } else
814 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
815 AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 0);
816
817 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
818 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN, 1);
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530819}
820
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530821void ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
822 bool is_full_sleep)
823{
824 struct ath_common *common = ath9k_hw_common(ah);
825 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530826 u32 regval;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530827
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530828 ath_dbg(common, MCI, "MCI Reset (full_sleep = %d, is_2g = %d)\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530829 is_full_sleep, is_2g);
830
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530831 if (!mci->gpm_addr && !mci->sched_addr) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800832 ath_dbg(common, MCI,
833 "MCI GPM and schedule buffers are not allocated\n");
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530834 return;
835 }
836
837 if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) {
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530838 ath_dbg(common, MCI, "BTCOEX control register is dead\n");
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530839 return;
840 }
841
842 /* Program MCI DMA related registers */
843 REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr);
844 REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len);
845 REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr);
846
847 /*
848 * To avoid MCI state machine be affected by incoming remote MCI msgs,
849 * MCI mode will be enabled later, right before reset the MCI TX and RX.
850 */
851
852 regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
853 SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
854 SM(1, AR_BTCOEX_CTRL_PA_SHARED) |
855 SM(1, AR_BTCOEX_CTRL_LNA_SHARED) |
856 SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
857 SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK) |
858 SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
859 SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
860 SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
861
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530862 REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
863
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530864 if (is_2g && !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
865 ar9003_mci_osla_setup(ah, true);
866 else
867 ar9003_mci_osla_setup(ah, false);
868
869 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
870 AR_BTCOEX_CTRL_SPDT_ENABLE);
871 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3,
872 AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530873
874 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 1);
875 REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
876
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530877 regval = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV);
878 REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, regval);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530879 REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN);
880
881 /* Resetting the Rx and Tx paths of MCI */
882 regval = REG_READ(ah, AR_MCI_COMMAND2);
883 regval |= SM(1, AR_MCI_COMMAND2_RESET_TX);
884 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
885
886 udelay(1);
887
888 regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX);
889 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
890
891 if (is_full_sleep) {
892 ar9003_mci_mute_bt(ah);
893 udelay(100);
894 }
895
Rajkumar Manoharan38634952012-06-11 12:19:32 +0530896 /* Check pending GPM msg before MCI Reset Rx */
897 ar9003_mci_state(ah, MCI_STATE_CHECK_GPM_OFFSET, NULL);
898
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530899 regval |= SM(1, AR_MCI_COMMAND2_RESET_RX);
900 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
901 udelay(1);
902 regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX);
903 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
904
905 ar9003_mci_state(ah, MCI_STATE_INIT_GPM_OFFSET, NULL);
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530906
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530907 REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE,
908 (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) |
909 SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM)));
910
911 REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530912 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530913
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530914 ar9003_mci_observation_set_up(ah);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530915
916 mci->ready = true;
917 ar9003_mci_prep_interface(ah);
918
919 if (en_int)
920 ar9003_mci_enable_interrupt(ah);
921}
922
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530923void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep)
924{
925 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
926
927 ar9003_mci_disable_interrupt(ah);
928
929 if (mci_hw->ready && !save_fullsleep) {
930 ar9003_mci_mute_bt(ah);
931 udelay(20);
932 REG_WRITE(ah, AR_BTCOEX_CTRL, 0);
933 }
934
935 mci_hw->bt_state = MCI_BT_SLEEP;
936 mci_hw->ready = false;
937}
938
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530939static void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done)
940{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530941 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
942 u32 new_flags, to_set, to_clear;
943
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530944 if (!mci->update_2g5g || (mci->bt_state == MCI_BT_SLEEP))
945 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530946
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530947 if (mci->is_2g) {
948 new_flags = MCI_2G_FLAGS;
949 to_clear = MCI_2G_FLAGS_CLEAR_MASK;
950 to_set = MCI_2G_FLAGS_SET_MASK;
951 } else {
952 new_flags = MCI_5G_FLAGS;
953 to_clear = MCI_5G_FLAGS_CLEAR_MASK;
954 to_set = MCI_5G_FLAGS_SET_MASK;
955 }
956
957 if (to_clear)
958 ar9003_mci_send_coex_bt_flags(ah, wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530959 MCI_GPM_COEX_BT_FLAGS_CLEAR,
960 to_clear);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530961 if (to_set)
962 ar9003_mci_send_coex_bt_flags(ah, wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530963 MCI_GPM_COEX_BT_FLAGS_SET,
964 to_set);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530965}
966
967static void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header,
968 u32 *payload, bool queue)
969{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530970 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
971 u8 type, opcode;
972
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530973 /* check if the message is to be queued */
974 if (header != MCI_GPM)
975 return;
976
977 type = MCI_GPM_TYPE(payload);
978 opcode = MCI_GPM_OPCODE(payload);
979
980 if (type != MCI_GPM_COEX_AGENT)
981 return;
982
983 switch (opcode) {
984 case MCI_GPM_COEX_BT_UPDATE_FLAGS:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530985 if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) ==
Sujith Manoharanc91ec462012-02-22 12:40:03 +0530986 MCI_GPM_COEX_BT_FLAGS_READ)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530987 break;
988
989 mci->update_2g5g = queue;
990
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530991 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530992 case MCI_GPM_COEX_WLAN_CHANNELS:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530993 mci->wlan_channels_update = queue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530994 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530995 case MCI_GPM_COEX_HALT_BT_GPM:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530996 if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530997 MCI_GPM_COEX_BT_GPM_UNHALT) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530998 mci->unhalt_bt_gpm = queue;
999
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301000 if (!queue)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301001 mci->halted_bt_gpm = false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301002 }
1003
1004 if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
1005 MCI_GPM_COEX_BT_GPM_HALT) {
1006
1007 mci->halted_bt_gpm = !queue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301008 }
1009
1010 break;
1011 default:
1012 break;
1013 }
1014}
1015
1016void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool wait_done)
1017{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301018 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1019
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301020 if (!mci->update_2g5g)
1021 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301022
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301023 if (mci->is_2g) {
1024 ar9003_mci_send_2g5g_status(ah, true);
1025 ar9003_mci_send_lna_transfer(ah, true);
1026 udelay(5);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301027
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301028 REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
1029 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1030 REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL,
1031 AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301032
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301033 if (!(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
1034 REG_SET_BIT(ah, AR_BTCOEX_CTRL,
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +05301035 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301036 } else {
1037 ar9003_mci_send_lna_take(ah, true);
1038 udelay(5);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301039
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301040 REG_SET_BIT(ah, AR_MCI_TX_CTRL,
1041 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1042 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
1043 AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1044 REG_CLR_BIT(ah, AR_BTCOEX_CTRL,
1045 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
1046
1047 ar9003_mci_send_2g5g_status(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301048 }
1049}
1050
1051bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
1052 u32 *payload, u8 len, bool wait_done,
1053 bool check_bt)
1054{
1055 struct ath_common *common = ath9k_hw_common(ah);
1056 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1057 bool msg_sent = false;
1058 u32 regval;
1059 u32 saved_mci_int_en;
1060 int i;
1061
1062 saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
1063 regval = REG_READ(ah, AR_BTCOEX_CTRL);
1064
1065 if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001066 ath_dbg(common, MCI,
1067 "MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n",
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301068 header, (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301069 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1070 return false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301071 } else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001072 ath_dbg(common, MCI,
1073 "MCI Don't send message 0x%x. BT is in sleep state\n",
1074 header);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301075 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1076 return false;
1077 }
1078
1079 if (wait_done)
1080 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
1081
1082 /* Need to clear SW_MSG_DONE raw bit before wait */
1083
1084 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
1085 (AR_MCI_INTERRUPT_SW_MSG_DONE |
1086 AR_MCI_INTERRUPT_MSG_FAIL_MASK));
1087
1088 if (payload) {
1089 for (i = 0; (i * 4) < len; i++)
1090 REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4),
1091 *(payload + i));
1092 }
1093
1094 REG_WRITE(ah, AR_MCI_COMMAND0,
1095 (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP),
1096 AR_MCI_COMMAND0_DISABLE_TIMESTAMP) |
1097 SM(len, AR_MCI_COMMAND0_LEN) |
1098 SM(header, AR_MCI_COMMAND0_HEADER)));
1099
1100 if (wait_done &&
1101 !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301102 AR_MCI_INTERRUPT_SW_MSG_DONE, 500)))
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301103 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1104 else {
1105 ar9003_mci_queue_unsent_gpm(ah, header, payload, false);
1106 msg_sent = true;
1107 }
1108
1109 if (wait_done)
1110 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
1111
1112 return msg_sent;
1113}
1114EXPORT_SYMBOL(ar9003_mci_send_message);
1115
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301116void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable)
1117{
1118 struct ath_common *common = ath9k_hw_common(ah);
1119 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1120 u32 pld[4] = {0, 0, 0, 0};
1121
1122 if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1123 (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1124 return;
1125
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301126 MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_REQ);
1127 pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_seq++;
1128
1129 ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1130
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301131 if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_GRANT, 0, 50000)) {
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301132 ath_dbg(common, MCI, "MCI BT_CAL_GRANT received\n");
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301133 } else {
Sujith Manoharan2fd5d352012-06-04 16:27:47 +05301134 *is_reusable = false;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301135 ath_dbg(common, MCI, "MCI BT_CAL_GRANT not received\n");
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301136 }
1137}
1138
1139void ar9003_mci_init_cal_done(struct ath_hw *ah)
1140{
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301141 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1142 u32 pld[4] = {0, 0, 0, 0};
1143
1144 if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1145 (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1146 return;
1147
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301148 MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_DONE);
1149 pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_done++;
1150 ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1151}
1152
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301153void ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
1154 u16 len, u32 sched_addr)
1155{
1156 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301157
1158 mci->gpm_addr = gpm_addr;
1159 mci->gpm_buf = gpm_buf;
1160 mci->gpm_len = len;
1161 mci->sched_addr = sched_addr;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301162
1163 ar9003_mci_reset(ah, true, true, true);
1164}
1165EXPORT_SYMBOL(ar9003_mci_setup);
1166
1167void ar9003_mci_cleanup(struct ath_hw *ah)
1168{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301169 /* Turn off MCI and Jupiter mode. */
1170 REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301171 ar9003_mci_disable_interrupt(ah);
1172}
1173EXPORT_SYMBOL(ar9003_mci_cleanup);
1174
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301175u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type, u32 *p_data)
1176{
1177 struct ath_common *common = ath9k_hw_common(ah);
1178 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1179 u32 value = 0, more_gpm = 0, gpm_ptr;
1180 u8 query_type;
1181
1182 switch (state_type) {
1183 case MCI_STATE_ENABLE:
1184 if (mci->ready) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301185 value = REG_READ(ah, AR_BTCOEX_CTRL);
1186
1187 if ((value == 0xdeadbeef) || (value == 0xffffffff))
1188 value = 0;
1189 }
1190 value &= AR_BTCOEX_CTRL_MCI_MODE_EN;
1191 break;
1192 case MCI_STATE_INIT_GPM_OFFSET:
1193 value = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301194 mci->gpm_idx = value;
1195 break;
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301196 case MCI_STATE_CHECK_GPM_OFFSET:
1197 /*
1198 * This should only be called before "MAC Warm Reset" or
1199 * "MCI Reset Rx".
1200 */
1201 value = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1202 if (mci->gpm_idx == value)
1203 break;
1204 ath_dbg(common, MCI,
1205 "GPM cached write pointer mismatch %d %d\n",
1206 mci->gpm_idx, value);
1207 mci->query_bt = true;
1208 mci->need_flush_btinfo = true;
1209 mci->gpm_idx = 0;
1210 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301211 case MCI_STATE_NEXT_GPM_OFFSET:
1212 case MCI_STATE_LAST_GPM_OFFSET:
1213 /*
1214 * This could be useful to avoid new GPM message interrupt which
1215 * may lead to spurious interrupt after power sleep, or multiple
1216 * entry of ath_mci_intr().
1217 * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can
1218 * alleviate this effect, but clearing GPM RX interrupt bit is
1219 * safe, because whether this is called from hw or driver code
1220 * there must be an interrupt bit set/triggered initially
1221 */
1222 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
1223 AR_MCI_INTERRUPT_RX_MSG_GPM);
1224
1225 gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1226 value = gpm_ptr;
1227
1228 if (value == 0)
1229 value = mci->gpm_len - 1;
1230 else if (value >= mci->gpm_len) {
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301231 if (value != 0xFFFF)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301232 value = 0;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301233 } else {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301234 value--;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301235 }
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301236
1237 if (value == 0xFFFF) {
1238 value = MCI_GPM_INVALID;
1239 more_gpm = MCI_GPM_NOMORE;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301240 } else if (state_type == MCI_STATE_NEXT_GPM_OFFSET) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301241 if (gpm_ptr == mci->gpm_idx) {
1242 value = MCI_GPM_INVALID;
1243 more_gpm = MCI_GPM_NOMORE;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301244 } else {
1245 for (;;) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301246 u32 temp_index;
1247
1248 /* skip reserved GPM if any */
1249
1250 if (value != mci->gpm_idx)
1251 more_gpm = MCI_GPM_MORE;
1252 else
1253 more_gpm = MCI_GPM_NOMORE;
1254
1255 temp_index = mci->gpm_idx;
1256 mci->gpm_idx++;
1257
1258 if (mci->gpm_idx >=
1259 mci->gpm_len)
1260 mci->gpm_idx = 0;
1261
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301262 if (ar9003_mci_is_gpm_valid(ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301263 temp_index)) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301264 value = temp_index;
1265 break;
1266 }
1267
1268 if (more_gpm == MCI_GPM_NOMORE) {
1269 value = MCI_GPM_INVALID;
1270 break;
1271 }
1272 }
1273 }
1274 if (p_data)
1275 *p_data = more_gpm;
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301276 }
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301277
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301278 if (value != MCI_GPM_INVALID)
1279 value <<= 4;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301280
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301281 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301282 case MCI_STATE_LAST_SCHD_MSG_OFFSET:
1283 value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1284 AR_MCI_RX_LAST_SCHD_MSG_INDEX);
1285 /* Make it in bytes */
1286 value <<= 4;
1287 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301288 case MCI_STATE_REMOTE_SLEEP:
1289 value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1290 AR_MCI_RX_REMOTE_SLEEP) ?
1291 MCI_BT_SLEEP : MCI_BT_AWAKE;
1292 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301293 case MCI_STATE_CONT_RSSI_POWER:
1294 value = MS(mci->cont_status, AR_MCI_CONT_RSSI_POWER);
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301295 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301296 case MCI_STATE_CONT_PRIORITY:
1297 value = MS(mci->cont_status, AR_MCI_CONT_RRIORITY);
1298 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301299 case MCI_STATE_CONT_TXRX:
1300 value = MS(mci->cont_status, AR_MCI_CONT_TXRX);
1301 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301302 case MCI_STATE_BT:
1303 value = mci->bt_state;
1304 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301305 case MCI_STATE_SET_BT_SLEEP:
1306 mci->bt_state = MCI_BT_SLEEP;
1307 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301308 case MCI_STATE_SET_BT_AWAKE:
1309 mci->bt_state = MCI_BT_AWAKE;
1310 ar9003_mci_send_coex_version_query(ah, true);
1311 ar9003_mci_send_coex_wlan_channels(ah, true);
1312
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301313 if (mci->unhalt_bt_gpm)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301314 ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301315
1316 ar9003_mci_2g5g_switch(ah, true);
1317 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301318 case MCI_STATE_SET_BT_CAL_START:
1319 mci->bt_state = MCI_BT_CAL_START;
1320 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301321 case MCI_STATE_SET_BT_CAL:
1322 mci->bt_state = MCI_BT_CAL;
1323 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301324 case MCI_STATE_RESET_REQ_WAKE:
1325 ar9003_mci_reset_req_wakeup(ah);
1326 mci->update_2g5g = true;
1327
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +05301328 if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301329 /* Check if we still have control of the GPIOs */
1330 if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) &
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301331 ATH_MCI_CONFIG_MCI_OBS_GPIO) !=
1332 ATH_MCI_CONFIG_MCI_OBS_GPIO) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301333 ar9003_mci_observation_set_up(ah);
1334 }
1335 }
1336 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301337 case MCI_STATE_SEND_WLAN_COEX_VERSION:
1338 ar9003_mci_send_coex_version_response(ah, true);
1339 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301340 case MCI_STATE_SET_BT_COEX_VERSION:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301341 if (!p_data)
Joe Perchesd2182b62011-12-15 14:55:53 -08001342 ath_dbg(common, MCI,
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301343 "MCI Set BT Coex version with NULL data!!\n");
1344 else {
1345 mci->bt_ver_major = (*p_data >> 8) & 0xff;
1346 mci->bt_ver_minor = (*p_data) & 0xff;
1347 mci->bt_version_known = true;
Joe Perchesd2182b62011-12-15 14:55:53 -08001348 ath_dbg(common, MCI, "MCI BT version set: %d.%d\n",
1349 mci->bt_ver_major, mci->bt_ver_minor);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301350 }
1351 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301352 case MCI_STATE_SEND_WLAN_CHANNELS:
1353 if (p_data) {
1354 if (((mci->wlan_channels[1] & 0xffff0000) ==
1355 (*(p_data + 1) & 0xffff0000)) &&
1356 (mci->wlan_channels[2] == *(p_data + 2)) &&
1357 (mci->wlan_channels[3] == *(p_data + 3)))
1358 break;
1359
1360 mci->wlan_channels[0] = *p_data++;
1361 mci->wlan_channels[1] = *p_data++;
1362 mci->wlan_channels[2] = *p_data++;
1363 mci->wlan_channels[3] = *p_data++;
1364 }
1365 mci->wlan_channels_update = true;
1366 ar9003_mci_send_coex_wlan_channels(ah, true);
1367 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301368 case MCI_STATE_SEND_VERSION_QUERY:
1369 ar9003_mci_send_coex_version_query(ah, true);
1370 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301371 case MCI_STATE_SEND_STATUS_QUERY:
Sujith Manoharanc91ec462012-02-22 12:40:03 +05301372 query_type = MCI_GPM_COEX_QUERY_BT_TOPOLOGY;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301373 ar9003_mci_send_coex_bt_status_query(ah, true, query_type);
1374 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301375 case MCI_STATE_NEED_FLUSH_BT_INFO:
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301376 /*
1377 * btcoex_hw.mci.unhalt_bt_gpm means whether it's
1378 * needed to send UNHALT message. It's set whenever
1379 * there's a request to send HALT message.
1380 * mci_halted_bt_gpm means whether HALT message is sent
1381 * out successfully.
1382 *
1383 * Checking (mci_unhalt_bt_gpm == false) instead of
1384 * checking (ah->mci_halted_bt_gpm == false) will make
1385 * sure currently is in UNHALT-ed mode and BT can
1386 * respond to status query.
1387 */
1388 value = (!mci->unhalt_bt_gpm && mci->need_flush_btinfo) ? 1 : 0;
1389 if (p_data)
1390 mci->need_flush_btinfo = (*p_data != 0) ? true : false;
1391 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301392 case MCI_STATE_RECOVER_RX:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301393 ar9003_mci_prep_interface(ah);
1394 mci->query_bt = true;
1395 mci->need_flush_btinfo = true;
1396 ar9003_mci_send_coex_wlan_channels(ah, true);
1397 ar9003_mci_2g5g_switch(ah, true);
1398 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301399 case MCI_STATE_NEED_FTP_STOMP:
1400 value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP);
1401 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301402 default:
1403 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301404 }
1405
1406 return value;
1407}
1408EXPORT_SYMBOL(ar9003_mci_state);
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05301409
1410void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah)
1411{
1412 struct ath_common *common = ath9k_hw_common(ah);
1413 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1414
1415 ath_dbg(common, MCI, "Give LNA and SPDT control to BT\n");
1416
1417 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1418 mci->is_2g = false;
1419 mci->update_2g5g = true;
1420 ar9003_mci_send_2g5g_status(ah, true);
1421
1422 /* Force another 2g5g update at next scanning */
1423 mci->update_2g5g = true;
1424}
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05301425
1426void ar9003_mci_set_power_awake(struct ath_hw *ah)
1427{
1428 u32 btcoex_ctrl2, diag_sw;
1429 int i;
1430 u8 lna_ctrl, bt_sleep;
1431
1432 for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1433 btcoex_ctrl2 = REG_READ(ah, AR_BTCOEX_CTRL2);
1434 if (btcoex_ctrl2 != 0xdeadbeef)
1435 break;
1436 udelay(AH_TIME_QUANTUM);
1437 }
1438 REG_WRITE(ah, AR_BTCOEX_CTRL2, (btcoex_ctrl2 | BIT(23)));
1439
1440 for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1441 diag_sw = REG_READ(ah, AR_DIAG_SW);
1442 if (diag_sw != 0xdeadbeef)
1443 break;
1444 udelay(AH_TIME_QUANTUM);
1445 }
1446 REG_WRITE(ah, AR_DIAG_SW, (diag_sw | BIT(27) | BIT(19) | BIT(18)));
1447 lna_ctrl = REG_READ(ah, AR_OBS_BUS_CTRL) & 0x3;
1448 bt_sleep = REG_READ(ah, AR_MCI_RX_STATUS) & AR_MCI_RX_REMOTE_SLEEP;
1449
1450 REG_WRITE(ah, AR_BTCOEX_CTRL2, btcoex_ctrl2);
1451 REG_WRITE(ah, AR_DIAG_SW, diag_sw);
1452
1453 if (bt_sleep && (lna_ctrl == 2)) {
1454 REG_SET_BIT(ah, AR_BTCOEX_RC, 0x1);
1455 REG_CLR_BIT(ah, AR_BTCOEX_RC, 0x1);
1456 udelay(50);
1457 }
1458}