blob: f74fe26b787e1c81b423e8359e1bdc0e8d0e6e8d [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29
30#include <asm/ptrace.h>
31#include <asm/signal.h>
32#include <asm/io.h>
33#include <asm/pgtable.h>
34#include <asm/irq.h>
35#include <asm/machdep.h>
36#include <asm/mpic.h>
37#include <asm/smp.h>
38
Michael Ellermana7de7c72007-05-08 12:58:36 +100039#include "mpic.h"
40
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#ifdef DEBUG
42#define DBG(fmt...) printk(fmt)
43#else
44#define DBG(fmt...)
45#endif
46
47static struct mpic *mpics;
48static struct mpic *mpic_primary;
49static DEFINE_SPINLOCK(mpic_lock);
50
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100051#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000052#ifdef CONFIG_IRQ_ALL_CPUS
53#define distribute_irqs (1)
54#else
55#define distribute_irqs (0)
56#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100057#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058
Zang Roy-r6191172335932006-08-25 14:16:30 +100059#ifdef CONFIG_MPIC_WEIRD
60static u32 mpic_infos[][MPIC_IDX_END] = {
61 [0] = { /* Original OpenPIC compatible MPIC */
62 MPIC_GREG_BASE,
63 MPIC_GREG_FEATURE_0,
64 MPIC_GREG_GLOBAL_CONF_0,
65 MPIC_GREG_VENDOR_ID,
66 MPIC_GREG_IPI_VECTOR_PRI_0,
67 MPIC_GREG_IPI_STRIDE,
68 MPIC_GREG_SPURIOUS,
69 MPIC_GREG_TIMER_FREQ,
70
71 MPIC_TIMER_BASE,
72 MPIC_TIMER_STRIDE,
73 MPIC_TIMER_CURRENT_CNT,
74 MPIC_TIMER_BASE_CNT,
75 MPIC_TIMER_VECTOR_PRI,
76 MPIC_TIMER_DESTINATION,
77
78 MPIC_CPU_BASE,
79 MPIC_CPU_STRIDE,
80 MPIC_CPU_IPI_DISPATCH_0,
81 MPIC_CPU_IPI_DISPATCH_STRIDE,
82 MPIC_CPU_CURRENT_TASK_PRI,
83 MPIC_CPU_WHOAMI,
84 MPIC_CPU_INTACK,
85 MPIC_CPU_EOI,
86
87 MPIC_IRQ_BASE,
88 MPIC_IRQ_STRIDE,
89 MPIC_IRQ_VECTOR_PRI,
90 MPIC_VECPRI_VECTOR_MASK,
91 MPIC_VECPRI_POLARITY_POSITIVE,
92 MPIC_VECPRI_POLARITY_NEGATIVE,
93 MPIC_VECPRI_SENSE_LEVEL,
94 MPIC_VECPRI_SENSE_EDGE,
95 MPIC_VECPRI_POLARITY_MASK,
96 MPIC_VECPRI_SENSE_MASK,
97 MPIC_IRQ_DESTINATION
98 },
99 [1] = { /* Tsi108/109 PIC */
100 TSI108_GREG_BASE,
101 TSI108_GREG_FEATURE_0,
102 TSI108_GREG_GLOBAL_CONF_0,
103 TSI108_GREG_VENDOR_ID,
104 TSI108_GREG_IPI_VECTOR_PRI_0,
105 TSI108_GREG_IPI_STRIDE,
106 TSI108_GREG_SPURIOUS,
107 TSI108_GREG_TIMER_FREQ,
108
109 TSI108_TIMER_BASE,
110 TSI108_TIMER_STRIDE,
111 TSI108_TIMER_CURRENT_CNT,
112 TSI108_TIMER_BASE_CNT,
113 TSI108_TIMER_VECTOR_PRI,
114 TSI108_TIMER_DESTINATION,
115
116 TSI108_CPU_BASE,
117 TSI108_CPU_STRIDE,
118 TSI108_CPU_IPI_DISPATCH_0,
119 TSI108_CPU_IPI_DISPATCH_STRIDE,
120 TSI108_CPU_CURRENT_TASK_PRI,
121 TSI108_CPU_WHOAMI,
122 TSI108_CPU_INTACK,
123 TSI108_CPU_EOI,
124
125 TSI108_IRQ_BASE,
126 TSI108_IRQ_STRIDE,
127 TSI108_IRQ_VECTOR_PRI,
128 TSI108_VECPRI_VECTOR_MASK,
129 TSI108_VECPRI_POLARITY_POSITIVE,
130 TSI108_VECPRI_POLARITY_NEGATIVE,
131 TSI108_VECPRI_SENSE_LEVEL,
132 TSI108_VECPRI_SENSE_EDGE,
133 TSI108_VECPRI_POLARITY_MASK,
134 TSI108_VECPRI_SENSE_MASK,
135 TSI108_IRQ_DESTINATION
136 },
137};
138
139#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
140
141#else /* CONFIG_MPIC_WEIRD */
142
143#define MPIC_INFO(name) MPIC_##name
144
145#endif /* CONFIG_MPIC_WEIRD */
146
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147/*
148 * Register accessor functions
149 */
150
151
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100152static inline u32 _mpic_read(enum mpic_reg_type type,
153 struct mpic_reg_bank *rb,
154 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000155{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100156 switch(type) {
157#ifdef CONFIG_PPC_DCR
158 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000159 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100160#endif
161 case mpic_access_mmio_be:
162 return in_be32(rb->base + (reg >> 2));
163 case mpic_access_mmio_le:
164 default:
165 return in_le32(rb->base + (reg >> 2));
166 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000167}
168
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100169static inline void _mpic_write(enum mpic_reg_type type,
170 struct mpic_reg_bank *rb,
171 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000172{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100173 switch(type) {
174#ifdef CONFIG_PPC_DCR
175 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000176 return dcr_write(rb->dhost, reg, value);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100177#endif
178 case mpic_access_mmio_be:
179 return out_be32(rb->base + (reg >> 2), value);
180 case mpic_access_mmio_le:
181 default:
182 return out_le32(rb->base + (reg >> 2), value);
183 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000184}
185
186static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
187{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100188 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000189 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
190 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000191
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100192 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
193 type = mpic_access_mmio_be;
194 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000195}
196
197static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
198{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000199 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
200 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100202 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203}
204
205static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
206{
207 unsigned int cpu = 0;
208
209 if (mpic->flags & MPIC_PRIMARY)
210 cpu = hard_smp_processor_id();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100211 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000212}
213
214static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
215{
216 unsigned int cpu = 0;
217
218 if (mpic->flags & MPIC_PRIMARY)
219 cpu = hard_smp_processor_id();
220
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100221 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222}
223
224static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
225{
226 unsigned int isu = src_no >> mpic->isu_shift;
227 unsigned int idx = src_no & mpic->isu_mask;
228
Olof Johansson0d72ba92007-09-08 05:13:19 +1000229#ifdef CONFIG_MPIC_BROKEN_REGREAD
230 if (reg == 0)
231 return mpic->isu_reg0_shadow[idx];
232 else
233#endif
234 return _mpic_read(mpic->reg_type, &mpic->isus[isu],
235 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236}
237
238static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
239 unsigned int reg, u32 value)
240{
241 unsigned int isu = src_no >> mpic->isu_shift;
242 unsigned int idx = src_no & mpic->isu_mask;
243
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100244 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000245 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000246
247#ifdef CONFIG_MPIC_BROKEN_REGREAD
248 if (reg == 0)
249 mpic->isu_reg0_shadow[idx] = value;
250#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100253#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
254#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000255#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
256#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
257#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
258#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
259#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
260#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
261
262
263/*
264 * Low level utility functions
265 */
266
267
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100268static void _mpic_map_mmio(struct mpic *mpic, unsigned long phys_addr,
269 struct mpic_reg_bank *rb, unsigned int offset,
270 unsigned int size)
271{
272 rb->base = ioremap(phys_addr + offset, size);
273 BUG_ON(rb->base == NULL);
274}
275
276#ifdef CONFIG_PPC_DCR
277static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
278 unsigned int offset, unsigned int size)
279{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000280 const u32 *dbasep;
281
282 dbasep = of_get_property(mpic->irqhost->of_node, "dcr-reg", NULL);
283
284 rb->dhost = dcr_map(mpic->irqhost->of_node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100285 BUG_ON(!DCR_MAP_OK(rb->dhost));
286}
287
288static inline void mpic_map(struct mpic *mpic, unsigned long phys_addr,
289 struct mpic_reg_bank *rb, unsigned int offset,
290 unsigned int size)
291{
292 if (mpic->flags & MPIC_USES_DCR)
293 _mpic_map_dcr(mpic, rb, offset, size);
294 else
295 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
296}
297#else /* CONFIG_PPC_DCR */
298#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
299#endif /* !CONFIG_PPC_DCR */
300
301
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000302
303/* Check if we have one of those nice broken MPICs with a flipped endian on
304 * reads from IPI registers
305 */
306static void __init mpic_test_broken_ipi(struct mpic *mpic)
307{
308 u32 r;
309
Zang Roy-r6191172335932006-08-25 14:16:30 +1000310 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
311 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000312
313 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
314 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
315 mpic->flags |= MPIC_BROKEN_IPI;
316 }
317}
318
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000319#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000320
321/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
322 * to force the edge setting on the MPIC and do the ack workaround.
323 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100324static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100326 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100328 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329}
330
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100331
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100332static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000333{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100334 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000335
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100336 if (fixup->applebase) {
337 unsigned int soff = (fixup->index >> 3) & ~3;
338 unsigned int mask = 1U << (fixup->index & 0x1f);
339 writel(mask, fixup->applebase + soff);
340 } else {
341 spin_lock(&mpic->fixup_lock);
342 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
343 writel(fixup->data, fixup->base + 4);
344 spin_unlock(&mpic->fixup_lock);
345 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000346}
347
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100348static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
349 unsigned int irqflags)
350{
351 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
352 unsigned long flags;
353 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000354
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100355 if (fixup->base == NULL)
356 return;
357
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700358 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100359 source, irqflags, fixup->index);
360 spin_lock_irqsave(&mpic->fixup_lock, flags);
361 /* Enable and configure */
362 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
363 tmp = readl(fixup->base + 4);
364 tmp &= ~(0x23U);
365 if (irqflags & IRQ_LEVEL)
366 tmp |= 0x22;
367 writel(tmp, fixup->base + 4);
368 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000369
370#ifdef CONFIG_PM
371 /* use the lowest bit inverted to the actual HW,
372 * set if this fixup was enabled, clear otherwise */
373 mpic->save_data[source].fixup_data = tmp | 1;
374#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100375}
376
377static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
378 unsigned int irqflags)
379{
380 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
381 unsigned long flags;
382 u32 tmp;
383
384 if (fixup->base == NULL)
385 return;
386
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700387 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100388
389 /* Disable */
390 spin_lock_irqsave(&mpic->fixup_lock, flags);
391 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
392 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100393 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100394 writel(tmp, fixup->base + 4);
395 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000396
397#ifdef CONFIG_PM
398 /* use the lowest bit inverted to the actual HW,
399 * set if this fixup was enabled, clear otherwise */
400 mpic->save_data[source].fixup_data = tmp & ~1;
401#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100402}
403
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000404#ifdef CONFIG_PCI_MSI
405static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
406 unsigned int devfn)
407{
408 u8 __iomem *base;
409 u8 pos, flags;
410 u64 addr = 0;
411
412 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
413 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
414 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
415 if (id == PCI_CAP_ID_HT) {
416 id = readb(devbase + pos + 3);
417 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
418 break;
419 }
420 }
421
422 if (pos == 0)
423 return;
424
425 base = devbase + pos;
426
427 flags = readb(base + HT_MSI_FLAGS);
428 if (!(flags & HT_MSI_FLAGS_FIXED)) {
429 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
430 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
431 }
432
433 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%lx\n",
434 PCI_SLOT(devfn), PCI_FUNC(devfn),
435 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
436
437 if (!(flags & HT_MSI_FLAGS_ENABLE))
438 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
439}
440#else
441static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
442 unsigned int devfn)
443{
444 return;
445}
446#endif
447
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100448static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
449 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000450{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100451 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100452 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100454 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000455
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100456 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
457 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
458 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400459 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100460 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100461 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100462 break;
463 }
464 }
465 if (pos == 0)
466 return;
467
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100468 base = devbase + pos;
469 writeb(0x01, base + 2);
470 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100471
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100472 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
473 " has %d irqs\n",
474 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100475
476 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100477 writeb(0x10 + 2 * i, base + 2);
478 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000479 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100480 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
481 /* mask it , will be unmasked later */
482 tmp |= 0x1;
483 writel(tmp, base + 4);
484 mpic->fixups[irq].index = i;
485 mpic->fixups[irq].base = base;
486 /* Apple HT PIC has a non-standard way of doing EOIs */
487 if ((vdid & 0xffff) == 0x106b)
488 mpic->fixups[irq].applebase = devbase + 0x60;
489 else
490 mpic->fixups[irq].applebase = NULL;
491 writeb(0x11 + 2 * i, base + 2);
492 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493 }
494}
495
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000496
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100497static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000498{
499 unsigned int devfn;
500 u8 __iomem *cfgspace;
501
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100502 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000503
504 /* Allocate fixups array */
505 mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
506 BUG_ON(mpic->fixups == NULL);
507 memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
508
509 /* Init spinlock */
510 spin_lock_init(&mpic->fixup_lock);
511
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100512 /* Map U3 config space. We assume all IO-APICs are on the primary bus
513 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000514 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100515 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516 BUG_ON(cfgspace == NULL);
517
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100518 /* Now we scan all slots. We do a very quick scan, we read the header
519 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100521 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522 u8 __iomem *devbase = cfgspace + (devfn << 8);
523 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
524 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100525 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000526
527 DBG("devfn %x, l: %x\n", devfn, l);
528
529 /* If no device, skip */
530 if (l == 0xffffffff || l == 0x00000000 ||
531 l == 0x0000ffff || l == 0xffff0000)
532 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100533 /* Check if is supports capability lists */
534 s = readw(devbase + PCI_STATUS);
535 if (!(s & PCI_STATUS_CAP_LIST))
536 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000537
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100538 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000539 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541 next:
542 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100543 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000544 devfn += 7;
545 }
546}
547
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000548#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700549
550static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
551{
552 return 0;
553}
554
555static void __init mpic_scan_ht_pics(struct mpic *mpic)
556{
557}
558
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000559#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000560
561
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000562#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
563
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000564/* Find an mpic associated with a given linux interrupt */
565static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
566{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000567 unsigned int src = mpic_irq_to_hw(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600568 struct mpic *mpic;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000569
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000570 if (irq < NUM_ISA_INTERRUPTS)
571 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000572
Olof Johansson7df24572007-01-28 23:33:18 -0600573 mpic = irq_desc[irq].chip_data;
574
575 if (is_ipi)
576 *is_ipi = (src >= mpic->ipi_vecs[0] &&
577 src <= mpic->ipi_vecs[3]);
578
579 return mpic;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000580}
581
582/* Convert a cpu mask from logical to physical cpu numbers. */
583static inline u32 mpic_physmask(u32 cpumask)
584{
585 int i;
586 u32 mask = 0;
587
588 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
589 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
590 return mask;
591}
592
593#ifdef CONFIG_SMP
594/* Get the mpic structure from the IPI number */
595static inline struct mpic * mpic_from_ipi(unsigned int ipi)
596{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000597 return irq_desc[ipi].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000598}
599#endif
600
601/* Get the mpic structure from the irq number */
602static inline struct mpic * mpic_from_irq(unsigned int irq)
603{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000604 return irq_desc[irq].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000605}
606
607/* Send an EOI */
608static inline void mpic_eoi(struct mpic *mpic)
609{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000610 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
611 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000612}
613
614#ifdef CONFIG_SMP
Olof Johansson194046a2007-10-20 09:49:50 +1000615static irqreturn_t mpic_ipi_action(int irq, void *data)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000616{
Olof Johansson194046a2007-10-20 09:49:50 +1000617 long ipi = (long)data;
Olof Johansson7df24572007-01-28 23:33:18 -0600618
Olof Johansson194046a2007-10-20 09:49:50 +1000619 smp_message_recv(ipi);
Olof Johansson7df24572007-01-28 23:33:18 -0600620
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000621 return IRQ_HANDLED;
622}
623#endif /* CONFIG_SMP */
624
625/*
626 * Linux descriptor level callbacks
627 */
628
629
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000630void mpic_unmask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000631{
632 unsigned int loops = 100000;
633 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000634 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000635
Paul Mackerrasbd561c72005-10-26 21:55:33 +1000636 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000637
Zang Roy-r6191172335932006-08-25 14:16:30 +1000638 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
639 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100640 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000641 /* make sure mask gets to controller before we return to user */
642 do {
643 if (!loops--) {
644 printk(KERN_ERR "mpic_enable_irq timeout\n");
645 break;
646 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000647 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100648}
649
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000650void mpic_mask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000651{
652 unsigned int loops = 100000;
653 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000654 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000655
656 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
657
Zang Roy-r6191172335932006-08-25 14:16:30 +1000658 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
659 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100660 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000661
662 /* make sure mask gets to controller before we return to user */
663 do {
664 if (!loops--) {
665 printk(KERN_ERR "mpic_enable_irq timeout\n");
666 break;
667 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000668 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000669}
670
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000671void mpic_end_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000672{
673 struct mpic *mpic = mpic_from_irq(irq);
674
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100675#ifdef DEBUG_IRQ
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676 DBG("%s: end_irq: %d\n", mpic->name, irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100677#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000678 /* We always EOI on end_irq() even for edge interrupts since that
679 * should only lower the priority, the MPIC should have properly
680 * latched another edge interrupt coming in anyway
681 */
682
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000683 mpic_eoi(mpic);
684}
685
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000686#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000687
688static void mpic_unmask_ht_irq(unsigned int irq)
689{
690 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000691 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000692
693 mpic_unmask_irq(irq);
694
695 if (irq_desc[irq].status & IRQ_LEVEL)
696 mpic_ht_end_irq(mpic, src);
697}
698
699static unsigned int mpic_startup_ht_irq(unsigned int irq)
700{
701 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000702 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000703
704 mpic_unmask_irq(irq);
705 mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
706
707 return 0;
708}
709
710static void mpic_shutdown_ht_irq(unsigned int irq)
711{
712 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000713 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000714
715 mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
716 mpic_mask_irq(irq);
717}
718
719static void mpic_end_ht_irq(unsigned int irq)
720{
721 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000722 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000723
724#ifdef DEBUG_IRQ
725 DBG("%s: end_irq: %d\n", mpic->name, irq);
726#endif
727 /* We always EOI on end_irq() even for edge interrupts since that
728 * should only lower the priority, the MPIC should have properly
729 * latched another edge interrupt coming in anyway
730 */
731
732 if (irq_desc[irq].status & IRQ_LEVEL)
733 mpic_ht_end_irq(mpic, src);
734 mpic_eoi(mpic);
735}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000736#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000737
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000738#ifdef CONFIG_SMP
739
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000740static void mpic_unmask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000741{
742 struct mpic *mpic = mpic_from_ipi(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600743 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744
745 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
746 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
747}
748
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000749static void mpic_mask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000750{
751 /* NEVER disable an IPI... that's just plain wrong! */
752}
753
754static void mpic_end_ipi(unsigned int irq)
755{
756 struct mpic *mpic = mpic_from_ipi(irq);
757
758 /*
759 * IPIs are marked IRQ_PER_CPU. This has the side effect of
760 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
761 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700762 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000763 * irqs disabled.
764 */
765 mpic_eoi(mpic);
766}
767
768#endif /* CONFIG_SMP */
769
Olof Johansson17b5ee02007-09-18 06:12:29 +1000770void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000771{
772 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000773 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000774
775 cpumask_t tmp;
776
777 cpus_and(tmp, cpumask, cpu_online_map);
778
Zang Roy-r6191172335932006-08-25 14:16:30 +1000779 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780 mpic_physmask(cpus_addr(tmp)[0]));
781}
782
Zang Roy-r6191172335932006-08-25 14:16:30 +1000783static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000784{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000785 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700786 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000787 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000788 return MPIC_INFO(VECPRI_SENSE_EDGE) |
789 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000790 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700791 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000792 return MPIC_INFO(VECPRI_SENSE_EDGE) |
793 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000794 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000795 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
796 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000797 case IRQ_TYPE_LEVEL_LOW:
798 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000799 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
800 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000801 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700802}
803
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000804int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700805{
806 struct mpic *mpic = mpic_from_irq(virq);
807 unsigned int src = mpic_irq_to_hw(virq);
808 struct irq_desc *desc = get_irq_desc(virq);
809 unsigned int vecpri, vold, vnew;
810
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700811 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
812 mpic, virq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700813
814 if (src >= mpic->irq_count)
815 return -EINVAL;
816
817 if (flow_type == IRQ_TYPE_NONE)
818 if (mpic->senses && src < mpic->senses_count)
819 flow_type = mpic->senses[src];
820 if (flow_type == IRQ_TYPE_NONE)
821 flow_type = IRQ_TYPE_LEVEL_LOW;
822
823 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
824 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
825 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
826 desc->status |= IRQ_LEVEL;
827
828 if (mpic_is_ht_interrupt(mpic, src))
829 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
830 MPIC_VECPRI_SENSE_EDGE;
831 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000832 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700833
Zang Roy-r6191172335932006-08-25 14:16:30 +1000834 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
835 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
836 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700837 vnew |= vecpri;
838 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000839 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700840
841 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000842}
843
Olof Johansson38958dd2007-12-12 17:44:46 +1100844void mpic_set_vector(unsigned int virq, unsigned int vector)
845{
846 struct mpic *mpic = mpic_from_irq(virq);
847 unsigned int src = mpic_irq_to_hw(virq);
848 unsigned int vecpri;
849
850 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
851 mpic, virq, src, vector);
852
853 if (src >= mpic->irq_count)
854 return;
855
856 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
857 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
858 vecpri |= vector;
859 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
860}
861
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000862static struct irq_chip mpic_irq_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700863 .mask = mpic_mask_irq,
864 .unmask = mpic_unmask_irq,
865 .eoi = mpic_end_irq,
866 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000867};
868
869#ifdef CONFIG_SMP
870static struct irq_chip mpic_ipi_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700871 .mask = mpic_mask_ipi,
872 .unmask = mpic_unmask_ipi,
873 .eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000874};
875#endif /* CONFIG_SMP */
876
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000877#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000878static struct irq_chip mpic_irq_ht_chip = {
879 .startup = mpic_startup_ht_irq,
880 .shutdown = mpic_shutdown_ht_irq,
881 .mask = mpic_mask_irq,
882 .unmask = mpic_unmask_ht_irq,
883 .eoi = mpic_end_ht_irq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700884 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000885};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000886#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000887
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000888
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000889static int mpic_host_match(struct irq_host *h, struct device_node *node)
890{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000891 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000892 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000893}
894
895static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700896 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000897{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000898 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700899 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000900
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700901 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000902
Olof Johansson7df24572007-01-28 23:33:18 -0600903 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000904 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000905 if (mpic->protected && test_bit(hw, mpic->protected))
906 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700907
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000908#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600909 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000910 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
911
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700912 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000913 set_irq_chip_data(virq, mpic);
914 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
915 handle_percpu_irq);
916 return 0;
917 }
918#endif /* CONFIG_SMP */
919
920 if (hw >= mpic->irq_count)
921 return -EINVAL;
922
Michael Ellermana7de7c72007-05-08 12:58:36 +1000923 mpic_msi_reserve_hwirq(mpic, hw);
924
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700925 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000926 chip = &mpic->hc_irq;
927
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000928#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000929 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700930 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000931 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000932#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000933
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700934 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000935
936 set_irq_chip_data(virq, mpic);
937 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700938
939 /* Set default irq type */
940 set_irq_type(virq, IRQ_TYPE_NONE);
941
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000942 return 0;
943}
944
945static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
946 u32 *intspec, unsigned int intsize,
947 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
948
949{
950 static unsigned char map_mpic_senses[4] = {
951 IRQ_TYPE_EDGE_RISING,
952 IRQ_TYPE_LEVEL_LOW,
953 IRQ_TYPE_LEVEL_HIGH,
954 IRQ_TYPE_EDGE_FALLING,
955 };
956
957 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700958 if (intsize > 1) {
959 u32 mask = 0x3;
960
961 /* Apple invented a new race of encoding on machines with
962 * an HT APIC. They encode, among others, the index within
963 * the HT APIC. We don't care about it here since thankfully,
964 * it appears that they have the APIC already properly
965 * configured, and thus our current fixup code that reads the
966 * APIC config works fine. However, we still need to mask out
967 * bits in the specifier to make sure we only get bit 0 which
968 * is the level/edge bit (the only sense bit exposed by Apple),
969 * as their bit 1 means something else.
970 */
971 if (machine_is(powermac))
972 mask = 0x1;
973 *out_flags = map_mpic_senses[intspec[1] & mask];
974 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000975 *out_flags = IRQ_TYPE_NONE;
976
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700977 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
978 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
979
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000980 return 0;
981}
982
983static struct irq_host_ops mpic_host_ops = {
984 .match = mpic_host_match,
985 .map = mpic_host_map,
986 .xlate = mpic_host_xlate,
987};
988
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000989/*
990 * Exported functions
991 */
992
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000993struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100994 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000995 unsigned int flags,
996 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000997 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000998 const char *name)
999{
1000 struct mpic *mpic;
1001 u32 reg;
1002 const char *vers;
1003 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001004 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001005 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001006
1007 mpic = alloc_bootmem(sizeof(struct mpic));
1008 if (mpic == NULL)
1009 return NULL;
1010
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001011 memset(mpic, 0, sizeof(struct mpic));
1012 mpic->name = name;
1013
Michael Ellerman52964f82007-08-28 18:47:54 +10001014 mpic->irqhost = irq_alloc_host(of_node_get(node), IRQ_HOST_MAP_LINEAR,
1015 isu_size, &mpic_host_ops,
Olof Johansson7df24572007-01-28 23:33:18 -06001016 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001017 if (mpic->irqhost == NULL) {
1018 of_node_put(node);
1019 return NULL;
1020 }
1021
1022 mpic->irqhost->host_data = mpic;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001023 mpic->hc_irq = mpic_irq_chip;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001024 mpic->hc_irq.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001025 if (flags & MPIC_PRIMARY)
1026 mpic->hc_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001027#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001028 mpic->hc_ht_irq = mpic_irq_ht_chip;
1029 mpic->hc_ht_irq.typename = name;
1030 if (flags & MPIC_PRIMARY)
1031 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001032#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001033
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001034#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001035 mpic->hc_ipi = mpic_ipi_chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001036 mpic->hc_ipi.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001037#endif /* CONFIG_SMP */
1038
1039 mpic->flags = flags;
1040 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001041 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001043
Olof Johansson7df24572007-01-28 23:33:18 -06001044 if (flags & MPIC_LARGE_VECTORS)
1045 intvec_top = 2047;
1046 else
1047 intvec_top = 255;
1048
1049 mpic->timer_vecs[0] = intvec_top - 8;
1050 mpic->timer_vecs[1] = intvec_top - 7;
1051 mpic->timer_vecs[2] = intvec_top - 6;
1052 mpic->timer_vecs[3] = intvec_top - 5;
1053 mpic->ipi_vecs[0] = intvec_top - 4;
1054 mpic->ipi_vecs[1] = intvec_top - 3;
1055 mpic->ipi_vecs[2] = intvec_top - 2;
1056 mpic->ipi_vecs[3] = intvec_top - 1;
1057 mpic->spurious_vec = intvec_top;
1058
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001059 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001060 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001061 mpic->flags |= MPIC_BIG_ENDIAN;
1062
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001063 /* Look for protected sources */
1064 if (node) {
1065 unsigned int psize, bits, mapsize;
1066 const u32 *psrc =
1067 of_get_property(node, "protected-sources", &psize);
1068 if (psrc) {
1069 psize /= 4;
1070 bits = intvec_top + 1;
1071 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
1072 mpic->protected = alloc_bootmem(mapsize);
1073 BUG_ON(mpic->protected == NULL);
1074 memset(mpic->protected, 0, mapsize);
1075 for (i = 0; i < psize; i++) {
1076 if (psrc[i] > intvec_top)
1077 continue;
1078 __set_bit(psrc[i], mpic->protected);
1079 }
1080 }
1081 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001082
Zang Roy-r6191172335932006-08-25 14:16:30 +10001083#ifdef CONFIG_MPIC_WEIRD
1084 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1085#endif
1086
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001087 /* default register type */
1088 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1089 mpic_access_mmio_be : mpic_access_mmio_le;
1090
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001091 /* If no physical address is passed in, a device-node is mandatory */
1092 BUG_ON(paddr == 0 && node == NULL);
1093
1094 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001095 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001096#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001097 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001098 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001099#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001100 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001101#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001102 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001103
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001104 /* If the MPIC is not DCR based, and no physical address was passed
1105 * in, try to obtain one
1106 */
1107 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
1108 const u32 *reg;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001109 reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001110 BUG_ON(reg == NULL);
1111 paddr = of_translate_address(node, reg);
1112 BUG_ON(paddr == OF_BAD_ADDR);
1113 }
1114
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001115 /* Map the global registers */
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001116 mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1117 mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001118
1119 /* Reset */
1120 if (flags & MPIC_WANTS_RESET) {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001121 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1122 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001123 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001124 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001125 & MPIC_GREG_GCONF_RESET)
1126 mb();
1127 }
1128
1129 /* Read feature register, calculate num CPUs and, for non-ISU
1130 * MPICs, num sources as well. On ISU MPICs, sources are counted
1131 * as ISUs are added
1132 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001133 reg = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001134 mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
1135 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
1136 if (isu_size == 0)
1137 mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1138 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
1139
1140 /* Map the per-CPU registers */
1141 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001142 mpic_map(mpic, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001143 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1144 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001145 }
1146
1147 /* Initialize main ISU if none provided */
1148 if (mpic->isu_size == 0) {
1149 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001150 mpic_map(mpic, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001151 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001152 }
1153 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1154 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1155
1156 /* Display version */
1157 switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
1158 case 1:
1159 vers = "1.0";
1160 break;
1161 case 2:
1162 vers = "1.2";
1163 break;
1164 case 3:
1165 vers = "1.3";
1166 break;
1167 default:
1168 vers = "<unknown>";
1169 break;
1170 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001171 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1172 " max %d CPUs\n",
1173 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1174 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1175 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176
1177 mpic->next = mpics;
1178 mpics = mpic;
1179
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001180 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001181 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001182 irq_set_default_host(mpic->irqhost);
1183 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001184
1185 return mpic;
1186}
1187
1188void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001189 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001190{
1191 unsigned int isu_first = isu_num * mpic->isu_size;
1192
1193 BUG_ON(isu_num >= MPIC_MAX_ISU);
1194
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001195 mpic_map(mpic, paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001196 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001197 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1198 mpic->num_sources = isu_first + mpic->isu_size;
1199}
1200
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001201void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1202{
1203 mpic->senses = senses;
1204 mpic->senses_count = count;
1205}
1206
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001207void __init mpic_init(struct mpic *mpic)
1208{
1209 int i;
1210
1211 BUG_ON(mpic->num_sources == 0);
1212
1213 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1214
1215 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001216 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001217
1218 /* Initialize timers: just disable them all */
1219 for (i = 0; i < 4; i++) {
1220 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001221 i * MPIC_INFO(TIMER_STRIDE) +
1222 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001223 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001224 i * MPIC_INFO(TIMER_STRIDE) +
1225 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001226 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001227 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001228 }
1229
1230 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1231 mpic_test_broken_ipi(mpic);
1232 for (i = 0; i < 4; i++) {
1233 mpic_ipi_write(i,
1234 MPIC_VECPRI_MASK |
1235 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001236 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 }
1238
1239 /* Initialize interrupt sources */
1240 if (mpic->irq_count == 0)
1241 mpic->irq_count = mpic->num_sources;
1242
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001243 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001244 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001245 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001246 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001247 mpic_u3msi_init(mpic);
1248 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001249
Olof Johansson38958dd2007-12-12 17:44:46 +11001250 mpic_pasemi_msi_init(mpic);
1251
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001252 for (i = 0; i < mpic->num_sources; i++) {
1253 /* start with vector = source number, and masked */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001254 u32 vecpri = MPIC_VECPRI_MASK | i |
1255 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001256
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001257 /* check if protected */
1258 if (mpic->protected && test_bit(i, mpic->protected))
1259 continue;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260 /* init hw */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001261 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1262 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001263 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001264 }
1265
Olof Johansson7df24572007-01-28 23:33:18 -06001266 /* Init spurious vector */
1267 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001268
Zang Roy-r6191172335932006-08-25 14:16:30 +10001269 /* Disable 8259 passthrough, if supported */
1270 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1271 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1272 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1273 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001274
1275 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001276 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001277
1278#ifdef CONFIG_PM
1279 /* allocate memory to save mpic state */
1280 mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
1281 BUG_ON(mpic->save_data == NULL);
1282#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001283}
1284
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001285void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1286{
1287 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001288
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001289 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1290 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1291 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1292 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1293}
1294
1295void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1296{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001297 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001298 u32 v;
1299
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001300 spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001301 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1302 if (enable)
1303 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1304 else
1305 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1306 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001307 spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001308}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001309
1310void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1311{
1312 int is_ipi;
1313 struct mpic *mpic = mpic_find(irq, &is_ipi);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001314 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001315 unsigned long flags;
1316 u32 reg;
1317
1318 spin_lock_irqsave(&mpic_lock, flags);
1319 if (is_ipi) {
Olof Johansson7df24572007-01-28 23:33:18 -06001320 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001321 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001322 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001323 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1324 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001325 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001326 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001327 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1329 }
1330 spin_unlock_irqrestore(&mpic_lock, flags);
1331}
1332
1333unsigned int mpic_irq_get_priority(unsigned int irq)
1334{
1335 int is_ipi;
1336 struct mpic *mpic = mpic_find(irq, &is_ipi);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001337 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001338 unsigned long flags;
1339 u32 reg;
1340
1341 spin_lock_irqsave(&mpic_lock, flags);
1342 if (is_ipi)
Olof Johansson7df24572007-01-28 23:33:18 -06001343 reg = mpic_ipi_read(src = mpic->ipi_vecs[0]);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001344 else
Zang Roy-r6191172335932006-08-25 14:16:30 +10001345 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001346 spin_unlock_irqrestore(&mpic_lock, flags);
1347 return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
1348}
1349
1350void mpic_setup_this_cpu(void)
1351{
1352#ifdef CONFIG_SMP
1353 struct mpic *mpic = mpic_primary;
1354 unsigned long flags;
1355 u32 msk = 1 << hard_smp_processor_id();
1356 unsigned int i;
1357
1358 BUG_ON(mpic == NULL);
1359
1360 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1361
1362 spin_lock_irqsave(&mpic_lock, flags);
1363
1364 /* let the mpic know we want intrs. default affinity is 0xffffffff
1365 * until changed via /proc. That's how it's done on x86. If we want
1366 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001367 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001368 */
1369 if (distribute_irqs) {
1370 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001371 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1372 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001373 }
1374
1375 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001376 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001377
1378 spin_unlock_irqrestore(&mpic_lock, flags);
1379#endif /* CONFIG_SMP */
1380}
1381
1382int mpic_cpu_get_priority(void)
1383{
1384 struct mpic *mpic = mpic_primary;
1385
Zang Roy-r6191172335932006-08-25 14:16:30 +10001386 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001387}
1388
1389void mpic_cpu_set_priority(int prio)
1390{
1391 struct mpic *mpic = mpic_primary;
1392
1393 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001394 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001395}
1396
1397/*
1398 * XXX: someone who knows mpic should check this.
1399 * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
1400 * or can we reset the mpic in the new kernel?
1401 */
1402void mpic_teardown_this_cpu(int secondary)
1403{
1404 struct mpic *mpic = mpic_primary;
1405 unsigned long flags;
1406 u32 msk = 1 << hard_smp_processor_id();
1407 unsigned int i;
1408
1409 BUG_ON(mpic == NULL);
1410
1411 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1412 spin_lock_irqsave(&mpic_lock, flags);
1413
1414 /* let the mpic know we don't want intrs. */
1415 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001416 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1417 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001418
1419 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001420 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001421
1422 spin_unlock_irqrestore(&mpic_lock, flags);
1423}
1424
1425
1426void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
1427{
1428 struct mpic *mpic = mpic_primary;
1429
1430 BUG_ON(mpic == NULL);
1431
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001432#ifdef DEBUG_IPI
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001433 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001434#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001435
Zang Roy-r6191172335932006-08-25 14:16:30 +10001436 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1437 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
1439}
1440
Olaf Hering35a84c22006-10-07 22:08:26 +10001441unsigned int mpic_get_one_irq(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001442{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001443 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444
Zang Roy-r6191172335932006-08-25 14:16:30 +10001445 src = mpic_cpu_read(MPIC_INFO(CPU_INTACK)) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001446#ifdef DEBUG_LOW
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001447 DBG("%s: get_one_irq(): %d\n", mpic->name, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001448#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001449 if (unlikely(src == mpic->spurious_vec)) {
1450 if (mpic->flags & MPIC_SPV_EOI)
1451 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001452 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001453 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001454 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1455 if (printk_ratelimit())
1456 printk(KERN_WARNING "%s: Got protected source %d !\n",
1457 mpic->name, (int)src);
1458 mpic_eoi(mpic);
1459 return NO_IRQ;
1460 }
1461
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001462 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001463}
1464
Olaf Hering35a84c22006-10-07 22:08:26 +10001465unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001466{
1467 struct mpic *mpic = mpic_primary;
1468
1469 BUG_ON(mpic == NULL);
1470
Olaf Hering35a84c22006-10-07 22:08:26 +10001471 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001472}
1473
1474
1475#ifdef CONFIG_SMP
1476void mpic_request_ipis(void)
1477{
1478 struct mpic *mpic = mpic_primary;
Olof Johansson194046a2007-10-20 09:49:50 +10001479 long i, err;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001480 static char *ipi_names[] = {
1481 "IPI0 (call function)",
1482 "IPI1 (reschedule)",
1483 "IPI2 (unused)",
1484 "IPI3 (debugger break)",
1485 };
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001486 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001487
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001488 printk(KERN_INFO "mpic: requesting IPIs ... \n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001489
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001490 for (i = 0; i < 4; i++) {
1491 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001492 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001493 if (vipi == NO_IRQ) {
Olof Johansson194046a2007-10-20 09:49:50 +10001494 printk(KERN_ERR "Failed to map IPI %ld\n", i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001495 break;
1496 }
Olof Johanssond16f1b62007-05-15 06:59:12 +10001497 err = request_irq(vipi, mpic_ipi_action,
1498 IRQF_DISABLED|IRQF_PERCPU,
Olof Johansson194046a2007-10-20 09:49:50 +10001499 ipi_names[i], (void *)i);
Olof Johanssond16f1b62007-05-15 06:59:12 +10001500 if (err) {
Olof Johansson194046a2007-10-20 09:49:50 +10001501 printk(KERN_ERR "Request of irq %d for IPI %ld failed\n",
Olof Johanssond16f1b62007-05-15 06:59:12 +10001502 vipi, i);
1503 break;
1504 }
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001505 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001507
1508void smp_mpic_message_pass(int target, int msg)
1509{
1510 /* make sure we're sending something that translates to an IPI */
1511 if ((unsigned int)msg > 3) {
1512 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1513 smp_processor_id(), msg);
1514 return;
1515 }
1516 switch (target) {
1517 case MSG_ALL:
1518 mpic_send_ipi(msg, 0xffffffff);
1519 break;
1520 case MSG_ALL_BUT_SELF:
1521 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
1522 break;
1523 default:
1524 mpic_send_ipi(msg, 1 << target);
1525 break;
1526 }
1527}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001528
1529int __init smp_mpic_probe(void)
1530{
1531 int nr_cpus;
1532
1533 DBG("smp_mpic_probe()...\n");
1534
1535 nr_cpus = cpus_weight(cpu_possible_map);
1536
1537 DBG("nr_cpus: %d\n", nr_cpus);
1538
1539 if (nr_cpus > 1)
1540 mpic_request_ipis();
1541
1542 return nr_cpus;
1543}
1544
1545void __devinit smp_mpic_setup_cpu(int cpu)
1546{
1547 mpic_setup_this_cpu();
1548}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001549#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001550
1551#ifdef CONFIG_PM
1552static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1553{
1554 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1555 int i;
1556
1557 for (i = 0; i < mpic->num_sources; i++) {
1558 mpic->save_data[i].vecprio =
1559 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1560 mpic->save_data[i].dest =
1561 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1562 }
1563
1564 return 0;
1565}
1566
1567static int mpic_resume(struct sys_device *dev)
1568{
1569 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1570 int i;
1571
1572 for (i = 0; i < mpic->num_sources; i++) {
1573 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1574 mpic->save_data[i].vecprio);
1575 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1576 mpic->save_data[i].dest);
1577
1578#ifdef CONFIG_MPIC_U3_HT_IRQS
1579 {
1580 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1581
1582 if (fixup->base) {
1583 /* we use the lowest bit in an inverted meaning */
1584 if ((mpic->save_data[i].fixup_data & 1) == 0)
1585 continue;
1586
1587 /* Enable and configure */
1588 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1589
1590 writel(mpic->save_data[i].fixup_data & ~1,
1591 fixup->base + 4);
1592 }
1593 }
1594#endif
1595 } /* end for loop */
1596
1597 return 0;
1598}
1599#endif
1600
1601static struct sysdev_class mpic_sysclass = {
1602#ifdef CONFIG_PM
1603 .resume = mpic_resume,
1604 .suspend = mpic_suspend,
1605#endif
1606 set_kset_name("mpic"),
1607};
1608
1609static int mpic_init_sys(void)
1610{
1611 struct mpic *mpic = mpics;
1612 int error, id = 0;
1613
1614 error = sysdev_class_register(&mpic_sysclass);
1615
1616 while (mpic && !error) {
1617 mpic->sysdev.cls = &mpic_sysclass;
1618 mpic->sysdev.id = id++;
1619 error = sysdev_register(&mpic->sysdev);
1620 mpic = mpic->next;
1621 }
1622 return error;
1623}
1624
1625device_initcall(mpic_init_sys);