blob: 5fcf5aec680fc36a345dd08d0c6a54287a2dfb34 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900130static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900135 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140
141 return mask_bits;
142}
143
144static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
145{
146 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400147}
148
149/*
150 * This internal function does not flush PCI writes to the device.
151 * All users must ensure that they read from the device before either
152 * assuming that the device state is up to date, or returning out of this
153 * file. This saves a few milliseconds when initialising devices with lots
154 * of MSI-X interrupts.
155 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900156static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157{
158 u32 mask_bits = desc->masked;
159 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900160 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400161 mask_bits &= ~1;
162 mask_bits |= flag;
163 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900164
165 return mask_bits;
166}
167
168static void msix_mask_irq(struct msi_desc *desc, u32 flag)
169{
170 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400171}
172
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200173static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400174{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200175 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400176
177 if (desc->msi_attrib.is_msix) {
178 msix_mask_irq(desc, flag);
179 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400180 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200181 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400182 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184}
185
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200186void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400187{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200188 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400189}
190
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200191void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400192{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200193 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200196void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700197{
Ben Hutchings30da5522010-07-23 14:56:28 +0100198 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700199
Ben Hutchings30da5522010-07-23 14:56:28 +0100200 if (entry->msi_attrib.is_msix) {
201 void __iomem *base = entry->mask_base +
202 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
203
204 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
205 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
206 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
207 } else {
208 struct pci_dev *dev = entry->dev;
209 int pos = entry->msi_attrib.pos;
210 u16 data;
211
212 pci_read_config_dword(dev, msi_lower_address_reg(pos),
213 &msg->address_lo);
214 if (entry->msi_attrib.is_64) {
215 pci_read_config_dword(dev, msi_upper_address_reg(pos),
216 &msg->address_hi);
217 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
218 } else {
219 msg->address_hi = 0;
220 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
221 }
222 msg->data = data;
223 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700224}
225
Yinghai Lu3145e942008-12-05 18:58:34 -0800226void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700227{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200228 struct msi_desc *entry = get_irq_msi(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800229
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200230 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800231}
232
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200233void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100234{
Ben Hutchings30da5522010-07-23 14:56:28 +0100235 /* Assert that the cache is valid, assuming that
236 * valid messages are not all-zeroes. */
237 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
238 entry->msg.data));
239
240 *msg = entry->msg;
241}
242
243void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
244{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200245 struct msi_desc *entry = get_irq_msi(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100246
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200247 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100248}
249
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200250void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800251{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100252 if (entry->dev->current_state != PCI_D0) {
253 /* Don't touch the hardware now */
254 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400255 void __iomem *base;
256 base = entry->mask_base +
257 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
258
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900259 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
260 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
261 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400262 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700263 struct pci_dev *dev = entry->dev;
264 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400265 u16 msgctl;
266
267 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
268 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
269 msgctl |= entry->msi_attrib.multiple << 4;
270 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700271
272 pci_write_config_dword(dev, msi_lower_address_reg(pos),
273 msg->address_lo);
274 if (entry->msi_attrib.is_64) {
275 pci_write_config_dword(dev, msi_upper_address_reg(pos),
276 msg->address_hi);
277 pci_write_config_word(dev, msi_data_reg(pos, 1),
278 msg->data);
279 } else {
280 pci_write_config_word(dev, msi_data_reg(pos, 0),
281 msg->data);
282 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700283 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700284 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700285}
286
Yinghai Lu3145e942008-12-05 18:58:34 -0800287void write_msi_msg(unsigned int irq, struct msi_msg *msg)
288{
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200289 struct msi_desc *entry = get_irq_msi(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800290
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200291 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800292}
293
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900294static void free_msi_irqs(struct pci_dev *dev)
295{
296 struct msi_desc *entry, *tmp;
297
298 list_for_each_entry(entry, &dev->msi_list, list) {
299 int i, nvec;
300 if (!entry->irq)
301 continue;
302 nvec = 1 << entry->msi_attrib.multiple;
303 for (i = 0; i < nvec; i++)
304 BUG_ON(irq_has_action(entry->irq + i));
305 }
306
307 arch_teardown_msi_irqs(dev);
308
309 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
310 if (entry->msi_attrib.is_msix) {
311 if (list_is_last(&entry->list, &dev->msi_list))
312 iounmap(entry->mask_base);
313 }
314 list_del(&entry->list);
315 kfree(entry);
316 }
317}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900318
Matthew Wilcox379f5322009-03-17 08:54:07 -0400319static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400321 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
322 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return NULL;
324
Matthew Wilcox379f5322009-03-17 08:54:07 -0400325 INIT_LIST_HEAD(&desc->list);
326 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Matthew Wilcox379f5322009-03-17 08:54:07 -0400328 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330
David Millerba698ad2007-10-25 01:16:30 -0700331static void pci_intx_for_msi(struct pci_dev *dev, int enable)
332{
333 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
334 pci_intx(dev, enable);
335}
336
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100337static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800338{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700339 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800340 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700341 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800342
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800343 if (!dev->msi_enabled)
344 return;
345
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700346 entry = get_irq_msi(dev->irq);
347 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800348
David Millerba698ad2007-10-25 01:16:30 -0700349 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600350 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700351 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700352
353 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400354 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700355 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400356 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800357 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100358}
359
360static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800361{
Shaohua Li41017f02006-02-08 17:11:38 +0800362 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800363 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700364 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800365
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700366 if (!dev->msix_enabled)
367 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700368 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900369 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700370 pos = entry->msi_attrib.pos;
371 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700372
Shaohua Li41017f02006-02-08 17:11:38 +0800373 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700374 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700375 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
376 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800377
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000378 list_for_each_entry(entry, &dev->msi_list, list) {
379 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400380 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800381 }
Shaohua Li41017f02006-02-08 17:11:38 +0800382
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700383 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700384 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800385}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100386
387void pci_restore_msi_state(struct pci_dev *dev)
388{
389 __pci_restore_msi_state(dev);
390 __pci_restore_msix_state(dev);
391}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600392EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394/**
395 * msi_capability_init - configure device's MSI capability structure
396 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400397 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400399 * Setup the MSI capability structure of the device with the requested
400 * number of interrupts. A return value of zero indicates the successful
401 * setup of an entry with the new MSI irq. A negative return value indicates
402 * an error, and a positive return value indicates the number of interrupts
403 * which could have been allocated.
404 */
405static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
407 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000408 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400410 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900412 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600413 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 pci_read_config_word(dev, msi_control_reg(pos), &control);
416 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400417 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700418 if (!entry)
419 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700420
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900421 entry->msi_attrib.is_msix = 0;
422 entry->msi_attrib.is_64 = is_64bit_address(control);
423 entry->msi_attrib.entry_nr = 0;
424 entry->msi_attrib.maskbit = is_mask_bit_support(control);
425 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
426 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900427
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900428 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400429 /* All MSIs are unmasked by default, Mask them all */
430 if (entry->msi_attrib.maskbit)
431 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
432 mask = msi_capable_mask(control);
433 msi_mask_irq(entry, mask, mask);
434
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700435 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400438 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000439 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900440 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900441 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000442 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500443 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700446 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600447 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800448 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Michael Ellerman7fe37302007-04-18 19:39:21 +1000450 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 return 0;
452}
453
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900454static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
455 unsigned nr_entries)
456{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900457 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900458 u32 table_offset;
459 u8 bir;
460
461 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
462 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
463 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
464 phys_addr = pci_resource_start(dev, bir) + table_offset;
465
466 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
467}
468
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900469static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
470 void __iomem *base, struct msix_entry *entries,
471 int nvec)
472{
473 struct msi_desc *entry;
474 int i;
475
476 for (i = 0; i < nvec; i++) {
477 entry = alloc_msi_entry(dev);
478 if (!entry) {
479 if (!i)
480 iounmap(base);
481 else
482 free_msi_irqs(dev);
483 /* No enough memory. Don't try again */
484 return -ENOMEM;
485 }
486
487 entry->msi_attrib.is_msix = 1;
488 entry->msi_attrib.is_64 = 1;
489 entry->msi_attrib.entry_nr = entries[i].entry;
490 entry->msi_attrib.default_irq = dev->irq;
491 entry->msi_attrib.pos = pos;
492 entry->mask_base = base;
493
494 list_add_tail(&entry->list, &dev->msi_list);
495 }
496
497 return 0;
498}
499
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900500static void msix_program_entries(struct pci_dev *dev,
501 struct msix_entry *entries)
502{
503 struct msi_desc *entry;
504 int i = 0;
505
506 list_for_each_entry(entry, &dev->msi_list, list) {
507 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
508 PCI_MSIX_ENTRY_VECTOR_CTRL;
509
510 entries[i].vector = entry->irq;
511 set_irq_msi(entry->irq, entry);
512 entry->masked = readl(entry->mask_base + offset);
513 msix_mask_irq(entry, 1);
514 i++;
515 }
516}
517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518/**
519 * msix_capability_init - configure device's MSI-X capability
520 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700521 * @entries: pointer to an array of struct msix_entry entries
522 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600524 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700525 * single MSI-X irq. A return of zero indicates the successful setup of
526 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 **/
528static int msix_capability_init(struct pci_dev *dev,
529 struct msix_entry *entries, int nvec)
530{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900531 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900532 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 void __iomem *base;
534
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900535 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700536 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
537
538 /* Ensure MSI-X is disabled while it is set up */
539 control &= ~PCI_MSIX_FLAGS_ENABLE;
540 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
541
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900543 base = msix_map_region(dev, pos, multi_msix_capable(control));
544 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 return -ENOMEM;
546
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900547 ret = msix_setup_entries(dev, pos, base, entries, nvec);
548 if (ret)
549 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000550
551 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900552 if (ret)
553 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000554
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700555 /*
556 * Some devices require MSI-X to be enabled before we can touch the
557 * MSI-X registers. We need to mask all the vectors to prevent
558 * interrupts coming in before they're fully set up.
559 */
560 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
561 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
562
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900563 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700564
565 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700566 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800567 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700569 control &= ~PCI_MSIX_FLAGS_MASKALL;
570 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600571
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900573
574error:
575 if (ret < 0) {
576 /*
577 * If we had some success, report the number of irqs
578 * we succeeded in setting up.
579 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900580 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900581 int avail = 0;
582
583 list_for_each_entry(entry, &dev->msi_list, list) {
584 if (entry->irq != 0)
585 avail++;
586 }
587 if (avail != 0)
588 ret = avail;
589 }
590
591 free_msi_irqs(dev);
592
593 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594}
595
596/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000597 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400598 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000599 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100600 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400601 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200602 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000603 * to determine if MSI/-X are supported for the device. If MSI/-X is
604 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400605 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900606static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400607{
608 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000609 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400610
Brice Goglin0306ebf2006-10-05 10:24:31 +0200611 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400612 if (!pci_msi_enable || !dev || dev->no_msi)
613 return -EINVAL;
614
Michael Ellerman314e77b2007-04-05 17:19:12 +1000615 /*
616 * You can't ask to have 0 or less MSIs configured.
617 * a) it's stupid ..
618 * b) the list manipulation code assumes nvec >= 1.
619 */
620 if (nvec < 1)
621 return -ERANGE;
622
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900623 /*
624 * Any bridge which does NOT route MSI transactions from its
625 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200626 * the secondary pci_bus.
627 * We expect only arch-specific PCI host bus controller driver
628 * or quirks for specific PCI bridges to be setting NO_MSI.
629 */
Brice Goglin24334a12006-08-31 01:55:07 -0400630 for (bus = dev->bus; bus; bus = bus->parent)
631 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
632 return -EINVAL;
633
Michael Ellermanc9953a72007-04-05 17:19:08 +1000634 ret = arch_msi_check_device(dev, nvec, type);
635 if (ret)
636 return ret;
637
Michael Ellermanb1e23032007-03-22 21:51:39 +1100638 if (!pci_find_capability(dev, type))
639 return -EINVAL;
640
Brice Goglin24334a12006-08-31 01:55:07 -0400641 return 0;
642}
643
644/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400645 * pci_enable_msi_block - configure device's MSI capability structure
646 * @dev: device to configure
647 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400649 * Allocate IRQs for a device with the MSI capability.
650 * This function returns a negative errno if an error occurs. If it
651 * is unable to allocate the number of interrupts requested, it returns
652 * the number of interrupts it might be able to allocate. If it successfully
653 * allocates at least the number of interrupts requested, it returns 0 and
654 * updates the @dev's irq member to the lowest new interrupt number; the
655 * other interrupt numbers allocated to this device are consecutive.
656 */
657int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400659 int status, pos, maxvec;
660 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400662 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
663 if (!pos)
664 return -EINVAL;
665 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
666 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
667 if (nvec > maxvec)
668 return maxvec;
669
670 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000671 if (status)
672 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700674 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400676 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800677 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600678 dev_info(&dev->dev, "can't enable MSI "
679 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800680 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400682
683 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return status;
685}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400686EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400688void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400690 struct msi_desc *desc;
691 u32 mask;
692 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600693 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100695 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700696 return;
697
Matthew Wilcox110828c2009-06-16 06:31:45 -0600698 BUG_ON(list_empty(&dev->msi_list));
699 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
700 pos = desc->msi_attrib.pos;
701
702 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700703 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800704 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700705
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900706 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600707 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400708 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900709 /* Keep cached state to be restored */
710 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100711
712 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400713 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700714}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400715
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900716void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700717{
Yinghai Lud52877c2008-04-23 14:58:09 -0700718 if (!pci_msi_enable || !dev || !dev->msi_enabled)
719 return;
720
721 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900722 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100724EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100727 * pci_msix_table_size - return the number of device's MSI-X table entries
728 * @dev: pointer to the pci_dev data structure of MSI-X device function
729 */
730int pci_msix_table_size(struct pci_dev *dev)
731{
732 int pos;
733 u16 control;
734
735 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
736 if (!pos)
737 return 0;
738
739 pci_read_config_word(dev, msi_control_reg(pos), &control);
740 return multi_msix_capable(control);
741}
742
743/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 * pci_enable_msix - configure device's MSI-X capability structure
745 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700746 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700747 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 *
749 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700750 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 * MSI-X mode enabled on its hardware device function. A return of zero
752 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700753 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300755 * of irqs or MSI-X vectors available. Driver should use the returned value to
756 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900758int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100760 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700761 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Michael Ellermanc9953a72007-04-05 17:19:08 +1000763 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900764 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Michael Ellermanc9953a72007-04-05 17:19:08 +1000766 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
767 if (status)
768 return status;
769
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100770 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300772 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774 /* Check for any invalid entries */
775 for (i = 0; i < nvec; i++) {
776 if (entries[i].entry >= nr_entries)
777 return -EINVAL; /* invalid entry */
778 for (j = i + 1; j < nvec; j++) {
779 if (entries[i].entry == entries[j].entry)
780 return -EINVAL; /* duplicate entry */
781 }
782 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700783 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700784
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700785 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900786 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600787 dev_info(&dev->dev, "can't enable MSI-X "
788 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 return -EINVAL;
790 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 return status;
793}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100794EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900796void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100797{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900798 struct msi_desc *entry;
799
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100800 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700801 return;
802
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900803 /* Return the device with MSI-X masked as initial states */
804 list_for_each_entry(entry, &dev->msi_list, list) {
805 /* Keep cached states to be restored */
806 __msix_mask_irq(entry, 1);
807 }
808
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800809 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700810 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800811 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700812}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900813
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900814void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700815{
816 if (!pci_msi_enable || !dev || !dev->msix_enabled)
817 return;
818
819 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900820 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100822EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
824/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700825 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 * @dev: pointer to the pci_dev data structure of MSI(X) device function
827 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600828 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700829 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 * allocated for this device function, are reclaimed to unused state,
831 * which may be used later on.
832 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900833void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900836 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900838 if (dev->msi_enabled || dev->msix_enabled)
839 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700842void pci_no_msi(void)
843{
844 pci_msi_enable = 0;
845}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000846
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700847/**
848 * pci_msi_enabled - is MSI enabled?
849 *
850 * Returns true if MSI has not been disabled by the command-line option
851 * pci=nomsi.
852 **/
853int pci_msi_enabled(void)
854{
855 return pci_msi_enable;
856}
857EXPORT_SYMBOL(pci_msi_enabled);
858
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000859void pci_msi_init_pci_dev(struct pci_dev *dev)
860{
861 INIT_LIST_HEAD(&dev->msi_list);
862}