blob: 4c0d3a8fca68e5d8ff214ed79101ce1bb8163356 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
28#include "drm.h"
29#include "nouveau_drv.h"
Ben Skeggse05c5a32010-09-01 15:24:35 +100030#include "nouveau_ramht.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100031
Ben Skeggse05c5a32010-09-01 15:24:35 +100032#define NV04_RAMFC(c) (dev_priv->ramfc->pinst + ((c) * NV04_RAMFC__SIZE))
Ben Skeggs6ee73862009-12-11 19:24:15 +100033#define NV04_RAMFC__SIZE 32
34#define NV04_RAMFC_DMA_PUT 0x00
35#define NV04_RAMFC_DMA_GET 0x04
36#define NV04_RAMFC_DMA_INSTANCE 0x08
37#define NV04_RAMFC_DMA_STATE 0x0C
38#define NV04_RAMFC_DMA_FETCH 0x10
39#define NV04_RAMFC_ENGINE 0x14
40#define NV04_RAMFC_PULL1_ENGINE 0x18
41
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100042#define RAMFC_WR(offset, val) nv_wo32(chan->ramfc, NV04_RAMFC_##offset, (val))
43#define RAMFC_RD(offset) nv_ro32(chan->ramfc, NV04_RAMFC_##offset)
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45void
46nv04_fifo_disable(struct drm_device *dev)
47{
48 uint32_t tmp;
49
50 tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_PUSH);
51 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUSH, tmp & ~1);
52 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH0, 0);
53 tmp = nv_rd32(dev, NV03_PFIFO_CACHE1_PULL1);
54 nv_wr32(dev, NV04_PFIFO_CACHE1_PULL0, tmp & ~1);
55}
56
57void
58nv04_fifo_enable(struct drm_device *dev)
59{
60 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH0, 1);
61 nv_wr32(dev, NV04_PFIFO_CACHE1_PULL0, 1);
62}
63
64bool
65nv04_fifo_reassign(struct drm_device *dev, bool enable)
66{
67 uint32_t reassign = nv_rd32(dev, NV03_PFIFO_CACHES);
68
69 nv_wr32(dev, NV03_PFIFO_CACHES, enable ? 1 : 0);
70 return (reassign == 1);
71}
72
Francisco Jerez588d7d12009-12-13 20:07:42 +010073bool
Francisco Jerez588d7d12009-12-13 20:07:42 +010074nv04_fifo_cache_pull(struct drm_device *dev, bool enable)
75{
Francisco Jerez9f56b122010-09-07 18:24:52 +020076 int pull = nv_mask(dev, NV04_PFIFO_CACHE1_PULL0, 1, enable);
Francisco Jerez588d7d12009-12-13 20:07:42 +010077
Francisco Jerez9f56b122010-09-07 18:24:52 +020078 if (!enable) {
79 /* In some cases the PFIFO puller may be left in an
80 * inconsistent state if you try to stop it when it's
81 * busy translating handles. Sometimes you get a
82 * PFIFO_CACHE_ERROR, sometimes it just fails silently
83 * sending incorrect instance offsets to PGRAPH after
84 * it's started up again. To avoid the latter we
85 * invalidate the most recently calculated instance.
86 */
87 if (!nv_wait(dev, NV04_PFIFO_CACHE1_PULL0,
88 NV04_PFIFO_CACHE1_PULL0_HASH_BUSY, 0))
89 NV_ERROR(dev, "Timeout idling the PFIFO puller.\n");
90
91 if (nv_rd32(dev, NV04_PFIFO_CACHE1_PULL0) &
92 NV04_PFIFO_CACHE1_PULL0_HASH_FAILED)
93 nv_wr32(dev, NV03_PFIFO_INTR_0,
94 NV_PFIFO_INTR_CACHE_ERROR);
95
Francisco Jerez588d7d12009-12-13 20:07:42 +010096 nv_wr32(dev, NV04_PFIFO_CACHE1_HASH, 0);
97 }
98
Francisco Jerez9f56b122010-09-07 18:24:52 +020099 return pull & 1;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100100}
101
Ben Skeggs6ee73862009-12-11 19:24:15 +1000102int
103nv04_fifo_channel_id(struct drm_device *dev)
104{
105 return nv_rd32(dev, NV03_PFIFO_CACHE1_PUSH1) &
106 NV03_PFIFO_CACHE1_PUSH1_CHID_MASK;
107}
108
Francisco Jerez6e86e042010-07-03 18:36:39 +0200109#ifdef __BIG_ENDIAN
110#define DMA_FETCH_ENDIANNESS NV_PFIFO_CACHE1_BIG_ENDIAN
111#else
112#define DMA_FETCH_ENDIANNESS 0
113#endif
114
Ben Skeggs6ee73862009-12-11 19:24:15 +1000115int
116nv04_fifo_create_context(struct nouveau_channel *chan)
117{
118 struct drm_device *dev = chan->dev;
119 struct drm_nouveau_private *dev_priv = dev->dev_private;
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100120 unsigned long flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000121 int ret;
122
123 ret = nouveau_gpuobj_new_fake(dev, NV04_RAMFC(chan->id), ~0,
124 NV04_RAMFC__SIZE,
125 NVOBJ_FLAG_ZERO_ALLOC |
126 NVOBJ_FLAG_ZERO_FREE,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000127 &chan->ramfc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128 if (ret)
129 return ret;
130
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100131 spin_lock_irqsave(&dev_priv->context_switch_lock, flags);
132
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 /* Setup initial state */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000134 RAMFC_WR(DMA_PUT, chan->pushbuf_base);
135 RAMFC_WR(DMA_GET, chan->pushbuf_base);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000136 RAMFC_WR(DMA_INSTANCE, chan->pushbuf->pinst >> 4);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137 RAMFC_WR(DMA_FETCH, (NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES |
138 NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES |
139 NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8 |
Francisco Jerez6e86e042010-07-03 18:36:39 +0200140 DMA_FETCH_ENDIANNESS));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141
142 /* enable the fifo dma operation */
143 nv_wr32(dev, NV04_PFIFO_MODE,
144 nv_rd32(dev, NV04_PFIFO_MODE) | (1 << chan->id));
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100145
146 spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147 return 0;
148}
149
150void
151nv04_fifo_destroy_context(struct nouveau_channel *chan)
152{
153 struct drm_device *dev = chan->dev;
Francisco Jerez3945e472010-10-18 03:53:39 +0200154 struct drm_nouveau_private *dev_priv = dev->dev_private;
155 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
156 unsigned long flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157
Francisco Jerez3945e472010-10-18 03:53:39 +0200158 spin_lock_irqsave(&dev_priv->context_switch_lock, flags);
159 pfifo->reassign(dev, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000160
Francisco Jerez3945e472010-10-18 03:53:39 +0200161 /* Unload the context if it's the currently active one */
162 if (pfifo->channel_id(dev) == chan->id) {
163 pfifo->disable(dev);
164 pfifo->unload_context(dev);
165 pfifo->enable(dev);
166 }
167
168 /* Keep it from being rescheduled */
169 nv_mask(dev, NV04_PFIFO_MODE, 1 << chan->id, 0);
170
171 pfifo->reassign(dev, true);
172 spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags);
173
174 /* Free the channel resources */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000175 nouveau_gpuobj_ref(NULL, &chan->ramfc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176}
177
178static void
179nv04_fifo_do_load_context(struct drm_device *dev, int chid)
180{
181 struct drm_nouveau_private *dev_priv = dev->dev_private;
182 uint32_t fc = NV04_RAMFC(chid), tmp;
183
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUT, nv_ri32(dev, fc + 0));
185 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_GET, nv_ri32(dev, fc + 4));
186 tmp = nv_ri32(dev, fc + 8);
187 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE, tmp & 0xFFFF);
188 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT, tmp >> 16);
189 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_STATE, nv_ri32(dev, fc + 12));
190 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_FETCH, nv_ri32(dev, fc + 16));
191 nv_wr32(dev, NV04_PFIFO_CACHE1_ENGINE, nv_ri32(dev, fc + 20));
192 nv_wr32(dev, NV04_PFIFO_CACHE1_PULL1, nv_ri32(dev, fc + 24));
193
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 nv_wr32(dev, NV03_PFIFO_CACHE1_GET, 0);
195 nv_wr32(dev, NV03_PFIFO_CACHE1_PUT, 0);
196}
197
198int
199nv04_fifo_load_context(struct nouveau_channel *chan)
200{
201 uint32_t tmp;
202
203 nv_wr32(chan->dev, NV03_PFIFO_CACHE1_PUSH1,
204 NV03_PFIFO_CACHE1_PUSH1_DMA | chan->id);
205 nv04_fifo_do_load_context(chan->dev, chan->id);
206 nv_wr32(chan->dev, NV04_PFIFO_CACHE1_DMA_PUSH, 1);
207
208 /* Reset NV04_PFIFO_CACHE1_DMA_CTL_AT_INFO to INVALID */
209 tmp = nv_rd32(chan->dev, NV04_PFIFO_CACHE1_DMA_CTL) & ~(1 << 31);
210 nv_wr32(chan->dev, NV04_PFIFO_CACHE1_DMA_CTL, tmp);
211
212 return 0;
213}
214
215int
216nv04_fifo_unload_context(struct drm_device *dev)
217{
218 struct drm_nouveau_private *dev_priv = dev->dev_private;
219 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
220 struct nouveau_channel *chan = NULL;
221 uint32_t tmp;
222 int chid;
223
224 chid = pfifo->channel_id(dev);
225 if (chid < 0 || chid >= dev_priv->engine.fifo.channels)
226 return 0;
227
Ben Skeggscff5c132010-10-06 16:16:59 +1000228 chan = dev_priv->channels.ptr[chid];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229 if (!chan) {
230 NV_ERROR(dev, "Inactive channel on PFIFO: %d\n", chid);
231 return -EINVAL;
232 }
233
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 RAMFC_WR(DMA_PUT, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_PUT));
235 RAMFC_WR(DMA_GET, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_GET));
236 tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT) << 16;
237 tmp |= nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE);
238 RAMFC_WR(DMA_INSTANCE, tmp);
239 RAMFC_WR(DMA_STATE, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_STATE));
240 RAMFC_WR(DMA_FETCH, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_FETCH));
241 RAMFC_WR(ENGINE, nv_rd32(dev, NV04_PFIFO_CACHE1_ENGINE));
242 RAMFC_WR(PULL1_ENGINE, nv_rd32(dev, NV04_PFIFO_CACHE1_PULL1));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243
244 nv04_fifo_do_load_context(dev, pfifo->channels - 1);
245 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
246 return 0;
247}
248
249static void
250nv04_fifo_init_reset(struct drm_device *dev)
251{
252 nv_wr32(dev, NV03_PMC_ENABLE,
253 nv_rd32(dev, NV03_PMC_ENABLE) & ~NV_PMC_ENABLE_PFIFO);
254 nv_wr32(dev, NV03_PMC_ENABLE,
255 nv_rd32(dev, NV03_PMC_ENABLE) | NV_PMC_ENABLE_PFIFO);
256
257 nv_wr32(dev, 0x003224, 0x000f0078);
258 nv_wr32(dev, 0x002044, 0x0101ffff);
259 nv_wr32(dev, 0x002040, 0x000000ff);
260 nv_wr32(dev, 0x002500, 0x00000000);
261 nv_wr32(dev, 0x003000, 0x00000000);
262 nv_wr32(dev, 0x003050, 0x00000000);
263 nv_wr32(dev, 0x003200, 0x00000000);
264 nv_wr32(dev, 0x003250, 0x00000000);
265 nv_wr32(dev, 0x003220, 0x00000000);
266
267 nv_wr32(dev, 0x003250, 0x00000000);
268 nv_wr32(dev, 0x003270, 0x00000000);
269 nv_wr32(dev, 0x003210, 0x00000000);
270}
271
272static void
273nv04_fifo_init_ramxx(struct drm_device *dev)
274{
275 struct drm_nouveau_private *dev_priv = dev->dev_private;
276
277 nv_wr32(dev, NV03_PFIFO_RAMHT, (0x03 << 24) /* search 128 */ |
Ben Skeggse05c5a32010-09-01 15:24:35 +1000278 ((dev_priv->ramht->bits - 9) << 16) |
279 (dev_priv->ramht->gpuobj->pinst >> 8));
280 nv_wr32(dev, NV03_PFIFO_RAMRO, dev_priv->ramro->pinst >> 8);
281 nv_wr32(dev, NV03_PFIFO_RAMFC, dev_priv->ramfc->pinst >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282}
283
284static void
285nv04_fifo_init_intr(struct drm_device *dev)
286{
287 nv_wr32(dev, 0x002100, 0xffffffff);
288 nv_wr32(dev, 0x002140, 0xffffffff);
289}
290
291int
292nv04_fifo_init(struct drm_device *dev)
293{
294 struct drm_nouveau_private *dev_priv = dev->dev_private;
295 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
296 int i;
297
298 nv04_fifo_init_reset(dev);
299 nv04_fifo_init_ramxx(dev);
300
301 nv04_fifo_do_load_context(dev, pfifo->channels - 1);
302 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
303
304 nv04_fifo_init_intr(dev);
305 pfifo->enable(dev);
Francisco Jerezdad9acf2010-07-11 17:19:15 +0200306 pfifo->reassign(dev, true);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307
308 for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000309 if (dev_priv->channels.ptr[i]) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 uint32_t mode = nv_rd32(dev, NV04_PFIFO_MODE);
311 nv_wr32(dev, NV04_PFIFO_MODE, mode | (1 << i));
312 }
313 }
314
315 return 0;
316}
317