blob: 2c40a2e989d26bfbe9449d0beb3763a49fa81cf7 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33
34#include <linux/kref.h>
35#include <linux/random.h>
36#include <linux/debugfs.h>
37#include <linux/export.h>
Eli Cohen746b5582013-10-23 09:53:14 +030038#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030039#include <rdma/ib_umem.h>
Haggai Eranb4cfe442014-12-11 17:04:26 +020040#include <rdma/ib_umem_odp.h>
Haggai Eran968e78d2014-12-11 17:04:11 +020041#include <rdma/ib_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include "mlx5_ib.h"
43
44enum {
Eli Cohen746b5582013-10-23 09:53:14 +030045 MAX_PENDING_REG_MR = 8,
Eli Cohene126ba92013-07-07 17:25:49 +030046};
47
Haggai Eran832a6b02014-12-11 17:04:22 +020048#define MLX5_UMR_ALIGN 2048
Eli Cohenfe45f822013-09-11 16:35:35 +030049
Haggai Eran6aec21f2014-12-11 17:04:23 +020050static int clean_mr(struct mlx5_ib_mr *mr);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +020051static int use_umr(struct mlx5_ib_dev *dev, int order);
Artemy Kovalyov49780d42017-01-18 16:58:10 +020052static int unreg_umr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Haggai Eran6aec21f2014-12-11 17:04:23 +020053
Haggai Eranb4cfe442014-12-11 17:04:26 +020054static int destroy_mkey(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
55{
Matan Baraka606b0f2016-02-29 18:05:28 +020056 int err = mlx5_core_destroy_mkey(dev->mdev, &mr->mmkey);
Haggai Eranb4cfe442014-12-11 17:04:26 +020057
58#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
59 /* Wait until all page fault handlers using the mr complete. */
60 synchronize_srcu(&dev->mr_srcu);
61#endif
62
63 return err;
64}
65
Eli Cohene126ba92013-07-07 17:25:49 +030066static int order2idx(struct mlx5_ib_dev *dev, int order)
67{
68 struct mlx5_mr_cache *cache = &dev->cache;
69
70 if (order < cache->ent[0].order)
71 return 0;
72 else
73 return order - cache->ent[0].order;
74}
75
Noa Osherovich56e11d62016-02-29 16:46:51 +020076static bool use_umr_mtt_update(struct mlx5_ib_mr *mr, u64 start, u64 length)
77{
78 return ((u64)1 << mr->order) * MLX5_ADAPTER_PAGE_SIZE >=
79 length + (start & (MLX5_ADAPTER_PAGE_SIZE - 1));
80}
81
Noa Osherovich395a8e42016-02-29 16:46:50 +020082#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
83static void update_odp_mr(struct mlx5_ib_mr *mr)
84{
85 if (mr->umem->odp_data) {
86 /*
87 * This barrier prevents the compiler from moving the
88 * setting of umem->odp_data->private to point to our
89 * MR, before reg_umr finished, to ensure that the MR
90 * initialization have finished before starting to
91 * handle invalidations.
92 */
93 smp_wmb();
94 mr->umem->odp_data->private = mr;
95 /*
96 * Make sure we will see the new
97 * umem->odp_data->private value in the invalidation
98 * routines, before we can get page faults on the
99 * MR. Page faults can happen once we put the MR in
100 * the tree, below this line. Without the barrier,
101 * there can be a fault handling and an invalidation
102 * before umem->odp_data->private == mr is visible to
103 * the invalidation handler.
104 */
105 smp_wmb();
106 }
107}
108#endif
109
Eli Cohen746b5582013-10-23 09:53:14 +0300110static void reg_mr_callback(int status, void *context)
111{
112 struct mlx5_ib_mr *mr = context;
113 struct mlx5_ib_dev *dev = mr->dev;
114 struct mlx5_mr_cache *cache = &dev->cache;
115 int c = order2idx(dev, mr->order);
116 struct mlx5_cache_ent *ent = &cache->ent[c];
117 u8 key;
Eli Cohen746b5582013-10-23 09:53:14 +0300118 unsigned long flags;
Matan Baraka606b0f2016-02-29 18:05:28 +0200119 struct mlx5_mkey_table *table = &dev->mdev->priv.mkey_table;
Haggai Eran86059332014-05-22 14:50:09 +0300120 int err;
Eli Cohen746b5582013-10-23 09:53:14 +0300121
Eli Cohen746b5582013-10-23 09:53:14 +0300122 spin_lock_irqsave(&ent->lock, flags);
123 ent->pending--;
124 spin_unlock_irqrestore(&ent->lock, flags);
125 if (status) {
126 mlx5_ib_warn(dev, "async reg mr failed. status %d\n", status);
127 kfree(mr);
128 dev->fill_delay = 1;
129 mod_timer(&dev->delay_timer, jiffies + HZ);
130 return;
131 }
132
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200133 mr->mmkey.type = MLX5_MKEY_MR;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300134 spin_lock_irqsave(&dev->mdev->priv.mkey_lock, flags);
135 key = dev->mdev->priv.mkey_key++;
136 spin_unlock_irqrestore(&dev->mdev->priv.mkey_lock, flags);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300137 mr->mmkey.key = mlx5_idx_to_mkey(MLX5_GET(create_mkey_out, mr->out, mkey_index)) | key;
Eli Cohen746b5582013-10-23 09:53:14 +0300138
139 cache->last_add = jiffies;
140
141 spin_lock_irqsave(&ent->lock, flags);
142 list_add_tail(&mr->list, &ent->head);
143 ent->cur++;
144 ent->size++;
145 spin_unlock_irqrestore(&ent->lock, flags);
Haggai Eran86059332014-05-22 14:50:09 +0300146
147 write_lock_irqsave(&table->lock, flags);
Matan Baraka606b0f2016-02-29 18:05:28 +0200148 err = radix_tree_insert(&table->tree, mlx5_base_mkey(mr->mmkey.key),
149 &mr->mmkey);
Haggai Eran86059332014-05-22 14:50:09 +0300150 if (err)
Matan Baraka606b0f2016-02-29 18:05:28 +0200151 pr_err("Error inserting to mkey tree. 0x%x\n", -err);
Haggai Eran86059332014-05-22 14:50:09 +0300152 write_unlock_irqrestore(&table->lock, flags);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200153
154 if (!completion_done(&ent->compl))
155 complete(&ent->compl);
Eli Cohen746b5582013-10-23 09:53:14 +0300156}
157
Eli Cohene126ba92013-07-07 17:25:49 +0300158static int add_keys(struct mlx5_ib_dev *dev, int c, int num)
159{
Eli Cohene126ba92013-07-07 17:25:49 +0300160 struct mlx5_mr_cache *cache = &dev->cache;
161 struct mlx5_cache_ent *ent = &cache->ent[c];
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300162 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
Eli Cohene126ba92013-07-07 17:25:49 +0300163 struct mlx5_ib_mr *mr;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300164 void *mkc;
165 u32 *in;
Eli Cohene126ba92013-07-07 17:25:49 +0300166 int err = 0;
167 int i;
168
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300169 in = kzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300170 if (!in)
171 return -ENOMEM;
172
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300173 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
Eli Cohene126ba92013-07-07 17:25:49 +0300174 for (i = 0; i < num; i++) {
Eli Cohen746b5582013-10-23 09:53:14 +0300175 if (ent->pending >= MAX_PENDING_REG_MR) {
176 err = -EAGAIN;
177 break;
178 }
179
Eli Cohene126ba92013-07-07 17:25:49 +0300180 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
181 if (!mr) {
182 err = -ENOMEM;
Eli Cohen746b5582013-10-23 09:53:14 +0300183 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300184 }
185 mr->order = ent->order;
186 mr->umred = 1;
Eli Cohen746b5582013-10-23 09:53:14 +0300187 mr->dev = dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300188
189 MLX5_SET(mkc, mkc, free, 1);
190 MLX5_SET(mkc, mkc, umr_en, 1);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200191 MLX5_SET(mkc, mkc, access_mode, ent->access_mode);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300192
193 MLX5_SET(mkc, mkc, qpn, 0xffffff);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200194 MLX5_SET(mkc, mkc, translations_octword_size, ent->xlt);
195 MLX5_SET(mkc, mkc, log_page_size, ent->page);
Eli Cohene126ba92013-07-07 17:25:49 +0300196
Eli Cohen746b5582013-10-23 09:53:14 +0300197 spin_lock_irq(&ent->lock);
198 ent->pending++;
199 spin_unlock_irq(&ent->lock);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300200 err = mlx5_core_create_mkey_cb(dev->mdev, &mr->mmkey,
201 in, inlen,
202 mr->out, sizeof(mr->out),
203 reg_mr_callback, mr);
Eli Cohene126ba92013-07-07 17:25:49 +0300204 if (err) {
Eli Cohend14e7112014-12-02 12:26:19 +0200205 spin_lock_irq(&ent->lock);
206 ent->pending--;
207 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300208 mlx5_ib_warn(dev, "create mkey failed %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +0300209 kfree(mr);
Eli Cohen746b5582013-10-23 09:53:14 +0300210 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300211 }
Eli Cohene126ba92013-07-07 17:25:49 +0300212 }
213
Eli Cohene126ba92013-07-07 17:25:49 +0300214 kfree(in);
215 return err;
216}
217
218static void remove_keys(struct mlx5_ib_dev *dev, int c, int num)
219{
Eli Cohene126ba92013-07-07 17:25:49 +0300220 struct mlx5_mr_cache *cache = &dev->cache;
221 struct mlx5_cache_ent *ent = &cache->ent[c];
222 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +0300223 int err;
224 int i;
225
226 for (i = 0; i < num; i++) {
Eli Cohen746b5582013-10-23 09:53:14 +0300227 spin_lock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300228 if (list_empty(&ent->head)) {
Eli Cohen746b5582013-10-23 09:53:14 +0300229 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300230 return;
231 }
232 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
233 list_del(&mr->list);
234 ent->cur--;
235 ent->size--;
Eli Cohen746b5582013-10-23 09:53:14 +0300236 spin_unlock_irq(&ent->lock);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200237 err = destroy_mkey(dev, mr);
Eli Cohen203099f2013-09-11 16:35:26 +0300238 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +0300239 mlx5_ib_warn(dev, "failed destroy mkey\n");
Eli Cohen203099f2013-09-11 16:35:26 +0300240 else
Eli Cohene126ba92013-07-07 17:25:49 +0300241 kfree(mr);
Eli Cohene126ba92013-07-07 17:25:49 +0300242 }
243}
244
245static ssize_t size_write(struct file *filp, const char __user *buf,
246 size_t count, loff_t *pos)
247{
248 struct mlx5_cache_ent *ent = filp->private_data;
249 struct mlx5_ib_dev *dev = ent->dev;
250 char lbuf[20];
251 u32 var;
252 int err;
253 int c;
254
255 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
Dan Carpenter5e631a02013-07-10 13:58:59 +0300256 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +0300257
258 c = order2idx(dev, ent->order);
259 lbuf[sizeof(lbuf) - 1] = 0;
260
261 if (sscanf(lbuf, "%u", &var) != 1)
262 return -EINVAL;
263
264 if (var < ent->limit)
265 return -EINVAL;
266
267 if (var > ent->size) {
Eli Cohen746b5582013-10-23 09:53:14 +0300268 do {
269 err = add_keys(dev, c, var - ent->size);
270 if (err && err != -EAGAIN)
271 return err;
272
273 usleep_range(3000, 5000);
274 } while (err);
Eli Cohene126ba92013-07-07 17:25:49 +0300275 } else if (var < ent->size) {
276 remove_keys(dev, c, ent->size - var);
277 }
278
279 return count;
280}
281
282static ssize_t size_read(struct file *filp, char __user *buf, size_t count,
283 loff_t *pos)
284{
285 struct mlx5_cache_ent *ent = filp->private_data;
286 char lbuf[20];
287 int err;
288
289 if (*pos)
290 return 0;
291
292 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->size);
293 if (err < 0)
294 return err;
295
296 if (copy_to_user(buf, lbuf, err))
Dan Carpenter5e631a02013-07-10 13:58:59 +0300297 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +0300298
299 *pos += err;
300
301 return err;
302}
303
304static const struct file_operations size_fops = {
305 .owner = THIS_MODULE,
306 .open = simple_open,
307 .write = size_write,
308 .read = size_read,
309};
310
311static ssize_t limit_write(struct file *filp, const char __user *buf,
312 size_t count, loff_t *pos)
313{
314 struct mlx5_cache_ent *ent = filp->private_data;
315 struct mlx5_ib_dev *dev = ent->dev;
316 char lbuf[20];
317 u32 var;
318 int err;
319 int c;
320
321 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
Dan Carpenter5e631a02013-07-10 13:58:59 +0300322 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +0300323
324 c = order2idx(dev, ent->order);
325 lbuf[sizeof(lbuf) - 1] = 0;
326
327 if (sscanf(lbuf, "%u", &var) != 1)
328 return -EINVAL;
329
330 if (var > ent->size)
331 return -EINVAL;
332
333 ent->limit = var;
334
335 if (ent->cur < ent->limit) {
336 err = add_keys(dev, c, 2 * ent->limit - ent->cur);
337 if (err)
338 return err;
339 }
340
341 return count;
342}
343
344static ssize_t limit_read(struct file *filp, char __user *buf, size_t count,
345 loff_t *pos)
346{
347 struct mlx5_cache_ent *ent = filp->private_data;
348 char lbuf[20];
349 int err;
350
351 if (*pos)
352 return 0;
353
354 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->limit);
355 if (err < 0)
356 return err;
357
358 if (copy_to_user(buf, lbuf, err))
Dan Carpenter5e631a02013-07-10 13:58:59 +0300359 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +0300360
361 *pos += err;
362
363 return err;
364}
365
366static const struct file_operations limit_fops = {
367 .owner = THIS_MODULE,
368 .open = simple_open,
369 .write = limit_write,
370 .read = limit_read,
371};
372
373static int someone_adding(struct mlx5_mr_cache *cache)
374{
375 int i;
376
377 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
378 if (cache->ent[i].cur < cache->ent[i].limit)
379 return 1;
380 }
381
382 return 0;
383}
384
385static void __cache_work_func(struct mlx5_cache_ent *ent)
386{
387 struct mlx5_ib_dev *dev = ent->dev;
388 struct mlx5_mr_cache *cache = &dev->cache;
389 int i = order2idx(dev, ent->order);
Eli Cohen746b5582013-10-23 09:53:14 +0300390 int err;
Eli Cohene126ba92013-07-07 17:25:49 +0300391
392 if (cache->stopped)
393 return;
394
395 ent = &dev->cache.ent[i];
Eli Cohen746b5582013-10-23 09:53:14 +0300396 if (ent->cur < 2 * ent->limit && !dev->fill_delay) {
397 err = add_keys(dev, i, 1);
398 if (ent->cur < 2 * ent->limit) {
399 if (err == -EAGAIN) {
400 mlx5_ib_dbg(dev, "returned eagain, order %d\n",
401 i + 2);
402 queue_delayed_work(cache->wq, &ent->dwork,
403 msecs_to_jiffies(3));
404 } else if (err) {
405 mlx5_ib_warn(dev, "command failed order %d, err %d\n",
406 i + 2, err);
407 queue_delayed_work(cache->wq, &ent->dwork,
408 msecs_to_jiffies(1000));
409 } else {
410 queue_work(cache->wq, &ent->work);
411 }
412 }
Eli Cohene126ba92013-07-07 17:25:49 +0300413 } else if (ent->cur > 2 * ent->limit) {
Leon Romanovskyab5cdc32015-10-21 09:21:17 +0300414 /*
415 * The remove_keys() logic is performed as garbage collection
416 * task. Such task is intended to be run when no other active
417 * processes are running.
418 *
419 * The need_resched() will return TRUE if there are user tasks
420 * to be activated in near future.
421 *
422 * In such case, we don't execute remove_keys() and postpone
423 * the garbage collection work to try to run in next cycle,
424 * in order to free CPU resources to other tasks.
425 */
426 if (!need_resched() && !someone_adding(cache) &&
Eli Cohen746b5582013-10-23 09:53:14 +0300427 time_after(jiffies, cache->last_add + 300 * HZ)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300428 remove_keys(dev, i, 1);
429 if (ent->cur > ent->limit)
430 queue_work(cache->wq, &ent->work);
431 } else {
Eli Cohen746b5582013-10-23 09:53:14 +0300432 queue_delayed_work(cache->wq, &ent->dwork, 300 * HZ);
Eli Cohene126ba92013-07-07 17:25:49 +0300433 }
434 }
435}
436
437static void delayed_cache_work_func(struct work_struct *work)
438{
439 struct mlx5_cache_ent *ent;
440
441 ent = container_of(work, struct mlx5_cache_ent, dwork.work);
442 __cache_work_func(ent);
443}
444
445static void cache_work_func(struct work_struct *work)
446{
447 struct mlx5_cache_ent *ent;
448
449 ent = container_of(work, struct mlx5_cache_ent, work);
450 __cache_work_func(ent);
451}
452
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200453struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry)
454{
455 struct mlx5_mr_cache *cache = &dev->cache;
456 struct mlx5_cache_ent *ent;
457 struct mlx5_ib_mr *mr;
458 int err;
459
460 if (entry < 0 || entry >= MAX_MR_CACHE_ENTRIES) {
461 mlx5_ib_err(dev, "cache entry %d is out of range\n", entry);
462 return NULL;
463 }
464
465 ent = &cache->ent[entry];
466 while (1) {
467 spin_lock_irq(&ent->lock);
468 if (list_empty(&ent->head)) {
469 spin_unlock_irq(&ent->lock);
470
471 err = add_keys(dev, entry, 1);
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200472 if (err && err != -EAGAIN)
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200473 return ERR_PTR(err);
474
475 wait_for_completion(&ent->compl);
476 } else {
477 mr = list_first_entry(&ent->head, struct mlx5_ib_mr,
478 list);
479 list_del(&mr->list);
480 ent->cur--;
481 spin_unlock_irq(&ent->lock);
482 if (ent->cur < ent->limit)
483 queue_work(cache->wq, &ent->work);
484 return mr;
485 }
486 }
487}
488
Eli Cohene126ba92013-07-07 17:25:49 +0300489static struct mlx5_ib_mr *alloc_cached_mr(struct mlx5_ib_dev *dev, int order)
490{
491 struct mlx5_mr_cache *cache = &dev->cache;
492 struct mlx5_ib_mr *mr = NULL;
493 struct mlx5_cache_ent *ent;
494 int c;
495 int i;
496
497 c = order2idx(dev, order);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200498 if (c < 0 || c > MAX_UMR_CACHE_ENTRY) {
Eli Cohene126ba92013-07-07 17:25:49 +0300499 mlx5_ib_warn(dev, "order %d, cache index %d\n", order, c);
500 return NULL;
501 }
502
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200503 for (i = c; i < MAX_UMR_CACHE_ENTRY; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +0300504 ent = &cache->ent[i];
505
506 mlx5_ib_dbg(dev, "order %d, cache index %d\n", ent->order, i);
507
Eli Cohen746b5582013-10-23 09:53:14 +0300508 spin_lock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300509 if (!list_empty(&ent->head)) {
510 mr = list_first_entry(&ent->head, struct mlx5_ib_mr,
511 list);
512 list_del(&mr->list);
513 ent->cur--;
Eli Cohen746b5582013-10-23 09:53:14 +0300514 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300515 if (ent->cur < ent->limit)
516 queue_work(cache->wq, &ent->work);
517 break;
518 }
Eli Cohen746b5582013-10-23 09:53:14 +0300519 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300520
521 queue_work(cache->wq, &ent->work);
Eli Cohene126ba92013-07-07 17:25:49 +0300522 }
523
524 if (!mr)
525 cache->ent[c].miss++;
526
527 return mr;
528}
529
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200530void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
Eli Cohene126ba92013-07-07 17:25:49 +0300531{
532 struct mlx5_mr_cache *cache = &dev->cache;
533 struct mlx5_cache_ent *ent;
534 int shrink = 0;
535 int c;
536
537 c = order2idx(dev, mr->order);
538 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
539 mlx5_ib_warn(dev, "order %d, cache index %d\n", mr->order, c);
540 return;
541 }
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200542
543 if (unreg_umr(dev, mr))
544 return;
545
Eli Cohene126ba92013-07-07 17:25:49 +0300546 ent = &cache->ent[c];
Eli Cohen746b5582013-10-23 09:53:14 +0300547 spin_lock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300548 list_add_tail(&mr->list, &ent->head);
549 ent->cur++;
550 if (ent->cur > 2 * ent->limit)
551 shrink = 1;
Eli Cohen746b5582013-10-23 09:53:14 +0300552 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300553
554 if (shrink)
555 queue_work(cache->wq, &ent->work);
556}
557
558static void clean_keys(struct mlx5_ib_dev *dev, int c)
559{
Eli Cohene126ba92013-07-07 17:25:49 +0300560 struct mlx5_mr_cache *cache = &dev->cache;
561 struct mlx5_cache_ent *ent = &cache->ent[c];
562 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 int err;
564
Moshe Lazer3c461912013-09-11 16:35:23 +0300565 cancel_delayed_work(&ent->dwork);
Eli Cohene126ba92013-07-07 17:25:49 +0300566 while (1) {
Eli Cohen746b5582013-10-23 09:53:14 +0300567 spin_lock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300568 if (list_empty(&ent->head)) {
Eli Cohen746b5582013-10-23 09:53:14 +0300569 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300570 return;
571 }
572 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
573 list_del(&mr->list);
574 ent->cur--;
575 ent->size--;
Eli Cohen746b5582013-10-23 09:53:14 +0300576 spin_unlock_irq(&ent->lock);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200577 err = destroy_mkey(dev, mr);
Eli Cohen203099f2013-09-11 16:35:26 +0300578 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +0300579 mlx5_ib_warn(dev, "failed destroy mkey\n");
Eli Cohen203099f2013-09-11 16:35:26 +0300580 else
Eli Cohene126ba92013-07-07 17:25:49 +0300581 kfree(mr);
Eli Cohene126ba92013-07-07 17:25:49 +0300582 }
583}
584
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300585static void mlx5_mr_cache_debugfs_cleanup(struct mlx5_ib_dev *dev)
586{
587 if (!mlx5_debugfs_root)
588 return;
589
590 debugfs_remove_recursive(dev->cache.root);
591 dev->cache.root = NULL;
592}
593
Eli Cohene126ba92013-07-07 17:25:49 +0300594static int mlx5_mr_cache_debugfs_init(struct mlx5_ib_dev *dev)
595{
596 struct mlx5_mr_cache *cache = &dev->cache;
597 struct mlx5_cache_ent *ent;
598 int i;
599
600 if (!mlx5_debugfs_root)
601 return 0;
602
Jack Morgenstein9603b612014-07-28 23:30:22 +0300603 cache->root = debugfs_create_dir("mr_cache", dev->mdev->priv.dbg_root);
Eli Cohene126ba92013-07-07 17:25:49 +0300604 if (!cache->root)
605 return -ENOMEM;
606
607 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
608 ent = &cache->ent[i];
609 sprintf(ent->name, "%d", ent->order);
610 ent->dir = debugfs_create_dir(ent->name, cache->root);
611 if (!ent->dir)
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300612 goto err;
Eli Cohene126ba92013-07-07 17:25:49 +0300613
614 ent->fsize = debugfs_create_file("size", 0600, ent->dir, ent,
615 &size_fops);
616 if (!ent->fsize)
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300617 goto err;
Eli Cohene126ba92013-07-07 17:25:49 +0300618
619 ent->flimit = debugfs_create_file("limit", 0600, ent->dir, ent,
620 &limit_fops);
621 if (!ent->flimit)
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300622 goto err;
Eli Cohene126ba92013-07-07 17:25:49 +0300623
624 ent->fcur = debugfs_create_u32("cur", 0400, ent->dir,
625 &ent->cur);
626 if (!ent->fcur)
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300627 goto err;
Eli Cohene126ba92013-07-07 17:25:49 +0300628
629 ent->fmiss = debugfs_create_u32("miss", 0600, ent->dir,
630 &ent->miss);
631 if (!ent->fmiss)
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300632 goto err;
Eli Cohene126ba92013-07-07 17:25:49 +0300633 }
634
635 return 0;
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300636err:
637 mlx5_mr_cache_debugfs_cleanup(dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300638
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300639 return -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +0300640}
641
Eli Cohen746b5582013-10-23 09:53:14 +0300642static void delay_time_func(unsigned long ctx)
643{
644 struct mlx5_ib_dev *dev = (struct mlx5_ib_dev *)ctx;
645
646 dev->fill_delay = 0;
647}
648
Eli Cohene126ba92013-07-07 17:25:49 +0300649int mlx5_mr_cache_init(struct mlx5_ib_dev *dev)
650{
651 struct mlx5_mr_cache *cache = &dev->cache;
652 struct mlx5_cache_ent *ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300653 int err;
654 int i;
655
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300656 mutex_init(&dev->slow_path_mutex);
Bhaktipriya Shridhar3c856c82016-08-15 23:41:18 +0530657 cache->wq = alloc_ordered_workqueue("mkey_cache", WQ_MEM_RECLAIM);
Eli Cohene126ba92013-07-07 17:25:49 +0300658 if (!cache->wq) {
659 mlx5_ib_warn(dev, "failed to create work queue\n");
660 return -ENOMEM;
661 }
662
Eli Cohen746b5582013-10-23 09:53:14 +0300663 setup_timer(&dev->delay_timer, delay_time_func, (unsigned long)dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300664 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +0300665 ent = &cache->ent[i];
666 INIT_LIST_HEAD(&ent->head);
667 spin_lock_init(&ent->lock);
668 ent->order = i + 2;
669 ent->dev = dev;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200670 ent->limit = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300671
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200672 init_completion(&ent->compl);
Eli Cohene126ba92013-07-07 17:25:49 +0300673 INIT_WORK(&ent->work, cache_work_func);
674 INIT_DELAYED_WORK(&ent->dwork, delayed_cache_work_func);
Eli Cohene126ba92013-07-07 17:25:49 +0300675 queue_work(cache->wq, &ent->work);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200676
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200677 if (i > MAX_UMR_CACHE_ENTRY) {
678 mlx5_odp_init_mr_cache_entry(ent);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200679 continue;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200680 }
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200681
682 if (!use_umr(dev, ent->order))
683 continue;
684
685 ent->page = PAGE_SHIFT;
686 ent->xlt = (1 << ent->order) * sizeof(struct mlx5_mtt) /
687 MLX5_IB_UMR_OCTOWORD;
688 ent->access_mode = MLX5_MKC_ACCESS_MODE_MTT;
689 if ((dev->mdev->profile->mask & MLX5_PROF_MASK_MR_CACHE) &&
690 mlx5_core_is_pf(dev->mdev))
691 ent->limit = dev->mdev->profile->mr_cache[i].limit;
692 else
693 ent->limit = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300694 }
695
696 err = mlx5_mr_cache_debugfs_init(dev);
697 if (err)
698 mlx5_ib_warn(dev, "cache debugfs failure\n");
699
Leon Romanovsky12cc1a02017-05-30 09:44:48 +0300700 /*
701 * We don't want to fail driver if debugfs failed to initialize,
702 * so we are not forwarding error to the user.
703 */
704
Eli Cohene126ba92013-07-07 17:25:49 +0300705 return 0;
706}
707
Eli Cohenacbda522016-10-27 16:36:43 +0300708static void wait_for_async_commands(struct mlx5_ib_dev *dev)
709{
710 struct mlx5_mr_cache *cache = &dev->cache;
711 struct mlx5_cache_ent *ent;
712 int total = 0;
713 int i;
714 int j;
715
716 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
717 ent = &cache->ent[i];
718 for (j = 0 ; j < 1000; j++) {
719 if (!ent->pending)
720 break;
721 msleep(50);
722 }
723 }
724 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
725 ent = &cache->ent[i];
726 total += ent->pending;
727 }
728
729 if (total)
730 mlx5_ib_warn(dev, "aborted while there are %d pending mr requests\n", total);
731 else
732 mlx5_ib_warn(dev, "done with all pending requests\n");
733}
734
Eli Cohene126ba92013-07-07 17:25:49 +0300735int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev)
736{
737 int i;
738
739 dev->cache.stopped = 1;
Moshe Lazer3c461912013-09-11 16:35:23 +0300740 flush_workqueue(dev->cache.wq);
Eli Cohene126ba92013-07-07 17:25:49 +0300741
742 mlx5_mr_cache_debugfs_cleanup(dev);
743
744 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++)
745 clean_keys(dev, i);
746
Moshe Lazer3c461912013-09-11 16:35:23 +0300747 destroy_workqueue(dev->cache.wq);
Eli Cohenacbda522016-10-27 16:36:43 +0300748 wait_for_async_commands(dev);
Eli Cohen746b5582013-10-23 09:53:14 +0300749 del_timer_sync(&dev->delay_timer);
Moshe Lazer3c461912013-09-11 16:35:23 +0300750
Eli Cohene126ba92013-07-07 17:25:49 +0300751 return 0;
752}
753
754struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc)
755{
756 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300757 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300758 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300759 struct mlx5_ib_mr *mr;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300760 void *mkc;
761 u32 *in;
Eli Cohene126ba92013-07-07 17:25:49 +0300762 int err;
763
764 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
765 if (!mr)
766 return ERR_PTR(-ENOMEM);
767
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300768 in = kzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300769 if (!in) {
770 err = -ENOMEM;
771 goto err_free;
772 }
773
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300774 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
Eli Cohene126ba92013-07-07 17:25:49 +0300775
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300776 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_PA);
777 MLX5_SET(mkc, mkc, a, !!(acc & IB_ACCESS_REMOTE_ATOMIC));
778 MLX5_SET(mkc, mkc, rw, !!(acc & IB_ACCESS_REMOTE_WRITE));
779 MLX5_SET(mkc, mkc, rr, !!(acc & IB_ACCESS_REMOTE_READ));
780 MLX5_SET(mkc, mkc, lw, !!(acc & IB_ACCESS_LOCAL_WRITE));
781 MLX5_SET(mkc, mkc, lr, 1);
782
783 MLX5_SET(mkc, mkc, length64, 1);
784 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
785 MLX5_SET(mkc, mkc, qpn, 0xffffff);
786 MLX5_SET64(mkc, mkc, start_addr, 0);
787
788 err = mlx5_core_create_mkey(mdev, &mr->mmkey, in, inlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300789 if (err)
790 goto err_in;
791
792 kfree(in);
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200793 mr->mmkey.type = MLX5_MKEY_MR;
Matan Baraka606b0f2016-02-29 18:05:28 +0200794 mr->ibmr.lkey = mr->mmkey.key;
795 mr->ibmr.rkey = mr->mmkey.key;
Eli Cohene126ba92013-07-07 17:25:49 +0300796 mr->umem = NULL;
797
798 return &mr->ibmr;
799
800err_in:
801 kfree(in);
802
803err_free:
804 kfree(mr);
805
806 return ERR_PTR(err);
807}
808
809static int get_octo_len(u64 addr, u64 len, int page_size)
810{
811 u64 offset;
812 int npages;
813
814 offset = addr & (page_size - 1);
815 npages = ALIGN(len + offset, page_size) >> ilog2(page_size);
816 return (npages + 1) / 2;
817}
818
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200819static int use_umr(struct mlx5_ib_dev *dev, int order)
Eli Cohene126ba92013-07-07 17:25:49 +0300820{
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200821 if (MLX5_CAP_GEN(dev->mdev, umr_extended_translation_offset))
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200822 return order <= MAX_UMR_CACHE_ENTRY + 2;
Haggai Erancc149f752014-12-11 17:04:21 +0200823 return order <= MLX5_MAX_UMR_SHIFT;
Eli Cohene126ba92013-07-07 17:25:49 +0300824}
825
Arnd Bergmann14ab8892016-10-24 22:48:21 +0200826static int mr_umem_get(struct ib_pd *pd, u64 start, u64 length,
827 int access_flags, struct ib_umem **umem,
828 int *npages, int *page_shift, int *ncont,
829 int *order)
Noa Osherovich395a8e42016-02-29 16:46:50 +0200830{
831 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Arnd Bergmann14ab8892016-10-24 22:48:21 +0200832 int err;
833
834 *umem = ib_umem_get(pd->uobject->context, start, length,
835 access_flags, 0);
836 err = PTR_ERR_OR_ZERO(*umem);
837 if (err < 0) {
Dan Carpenter396551e2017-06-14 13:20:09 +0300838 mlx5_ib_err(dev, "umem get failed (%d)\n", err);
Arnd Bergmann14ab8892016-10-24 22:48:21 +0200839 return err;
Noa Osherovich395a8e42016-02-29 16:46:50 +0200840 }
841
Arnd Bergmann14ab8892016-10-24 22:48:21 +0200842 mlx5_ib_cont_pages(*umem, start, MLX5_MKEY_PAGE_SHIFT_MASK, npages,
Majd Dibbiny762f8992016-10-27 16:36:47 +0300843 page_shift, ncont, order);
Noa Osherovich395a8e42016-02-29 16:46:50 +0200844 if (!*npages) {
845 mlx5_ib_warn(dev, "avoid zero region\n");
Arnd Bergmann14ab8892016-10-24 22:48:21 +0200846 ib_umem_release(*umem);
847 return -EINVAL;
Noa Osherovich395a8e42016-02-29 16:46:50 +0200848 }
849
850 mlx5_ib_dbg(dev, "npages %d, ncont %d, order %d, page_shift %d\n",
851 *npages, *ncont, *order, *page_shift);
852
Arnd Bergmann14ab8892016-10-24 22:48:21 +0200853 return 0;
Noa Osherovich395a8e42016-02-29 16:46:50 +0200854}
855
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100856static void mlx5_ib_umr_done(struct ib_cq *cq, struct ib_wc *wc)
Eli Cohene126ba92013-07-07 17:25:49 +0300857{
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100858 struct mlx5_ib_umr_context *context =
859 container_of(wc->wr_cqe, struct mlx5_ib_umr_context, cqe);
Eli Cohene126ba92013-07-07 17:25:49 +0300860
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100861 context->status = wc->status;
862 complete(&context->done);
863}
Eli Cohene126ba92013-07-07 17:25:49 +0300864
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100865static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
866{
867 context->cqe.done = mlx5_ib_umr_done;
868 context->status = -1;
869 init_completion(&context->done);
Eli Cohene126ba92013-07-07 17:25:49 +0300870}
871
Binoy Jayand5ea2df2017-01-02 11:37:40 +0200872static int mlx5_ib_post_send_wait(struct mlx5_ib_dev *dev,
873 struct mlx5_umr_wr *umrwr)
874{
875 struct umr_common *umrc = &dev->umrc;
876 struct ib_send_wr *bad;
877 int err;
878 struct mlx5_ib_umr_context umr_context;
879
880 mlx5_ib_init_umr_context(&umr_context);
881 umrwr->wr.wr_cqe = &umr_context.cqe;
882
883 down(&umrc->sem);
884 err = ib_post_send(umrc->qp, &umrwr->wr, &bad);
885 if (err) {
886 mlx5_ib_warn(dev, "UMR post send failed, err %d\n", err);
887 } else {
888 wait_for_completion(&umr_context.done);
889 if (umr_context.status != IB_WC_SUCCESS) {
890 mlx5_ib_warn(dev, "reg umr failed (%u)\n",
891 umr_context.status);
892 err = -EFAULT;
893 }
894 }
895 up(&umrc->sem);
896 return err;
897}
898
Eli Cohene126ba92013-07-07 17:25:49 +0300899static struct mlx5_ib_mr *reg_umr(struct ib_pd *pd, struct ib_umem *umem,
900 u64 virt_addr, u64 len, int npages,
901 int page_shift, int order, int access_flags)
902{
903 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Eli Cohene126ba92013-07-07 17:25:49 +0300904 struct mlx5_ib_mr *mr;
Haggai Eran096f7e72014-05-22 14:50:08 +0300905 int err = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300906 int i;
907
Eli Cohen746b5582013-10-23 09:53:14 +0300908 for (i = 0; i < 1; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +0300909 mr = alloc_cached_mr(dev, order);
910 if (mr)
911 break;
912
913 err = add_keys(dev, order2idx(dev, order), 1);
Eli Cohen746b5582013-10-23 09:53:14 +0300914 if (err && err != -EAGAIN) {
915 mlx5_ib_warn(dev, "add_keys failed, err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +0300916 break;
917 }
918 }
919
920 if (!mr)
921 return ERR_PTR(-EAGAIN);
922
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200923 mr->ibmr.pd = pd;
924 mr->umem = umem;
925 mr->access_flags = access_flags;
926 mr->desc_size = sizeof(struct mlx5_mtt);
Matan Baraka606b0f2016-02-29 18:05:28 +0200927 mr->mmkey.iova = virt_addr;
928 mr->mmkey.size = len;
929 mr->mmkey.pd = to_mpd(pd)->pdn;
Haggai Eranb4755982014-05-22 14:50:10 +0300930
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200931 err = mlx5_ib_update_xlt(mr, 0, npages, page_shift,
932 MLX5_IB_UPD_XLT_ENABLE);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200933
Haggai Eran096f7e72014-05-22 14:50:08 +0300934 if (err) {
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200935 mlx5_mr_cache_free(dev, mr);
Haggai Eran096f7e72014-05-22 14:50:08 +0300936 return ERR_PTR(err);
Eli Cohene126ba92013-07-07 17:25:49 +0300937 }
938
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200939 mr->live = 1;
940
Eli Cohene126ba92013-07-07 17:25:49 +0300941 return mr;
Eli Cohene126ba92013-07-07 17:25:49 +0300942}
943
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200944static inline int populate_xlt(struct mlx5_ib_mr *mr, int idx, int npages,
945 void *xlt, int page_shift, size_t size,
946 int flags)
947{
948 struct mlx5_ib_dev *dev = mr->dev;
949 struct ib_umem *umem = mr->umem;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200950 if (flags & MLX5_IB_UPD_XLT_INDIRECT) {
951 mlx5_odp_populate_klm(xlt, idx, npages, mr, flags);
952 return npages;
953 }
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200954
955 npages = min_t(size_t, npages, ib_umem_num_pages(umem) - idx);
956
957 if (!(flags & MLX5_IB_UPD_XLT_ZAP)) {
958 __mlx5_ib_populate_pas(dev, umem, page_shift,
959 idx, npages, xlt,
960 MLX5_IB_MTT_PRESENT);
961 /* Clear padding after the pages
962 * brought from the umem.
963 */
964 memset(xlt + (npages * sizeof(struct mlx5_mtt)), 0,
965 size - npages * sizeof(struct mlx5_mtt));
966 }
967
968 return npages;
969}
970
971#define MLX5_MAX_UMR_CHUNK ((1 << (MLX5_MAX_UMR_SHIFT + 4)) - \
972 MLX5_UMR_MTT_ALIGNMENT)
973#define MLX5_SPARE_UMR_CHUNK 0x10000
974
975int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
976 int page_shift, int flags)
Haggai Eran832a6b02014-12-11 17:04:22 +0200977{
978 struct mlx5_ib_dev *dev = mr->dev;
Bart Van Assche9b0c2892017-01-20 13:04:21 -0800979 struct device *ddev = dev->ib_dev.dev.parent;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200980 struct mlx5_ib_ucontext *uctx = NULL;
Haggai Eran832a6b02014-12-11 17:04:22 +0200981 int size;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200982 void *xlt;
Haggai Eran832a6b02014-12-11 17:04:22 +0200983 dma_addr_t dma;
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100984 struct mlx5_umr_wr wr;
Haggai Eran832a6b02014-12-11 17:04:22 +0200985 struct ib_sge sg;
986 int err = 0;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200987 int desc_size = (flags & MLX5_IB_UPD_XLT_INDIRECT)
988 ? sizeof(struct mlx5_klm)
989 : sizeof(struct mlx5_mtt);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200990 const int page_align = MLX5_UMR_MTT_ALIGNMENT / desc_size;
991 const int page_mask = page_align - 1;
Haggai Eran832a6b02014-12-11 17:04:22 +0200992 size_t pages_mapped = 0;
993 size_t pages_to_map = 0;
994 size_t pages_iter = 0;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200995 gfp_t gfp;
Haggai Eran832a6b02014-12-11 17:04:22 +0200996
997 /* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes,
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200998 * so we need to align the offset and length accordingly
999 */
1000 if (idx & page_mask) {
1001 npages += idx & page_mask;
1002 idx &= ~page_mask;
Haggai Eran832a6b02014-12-11 17:04:22 +02001003 }
1004
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001005 gfp = flags & MLX5_IB_UPD_XLT_ATOMIC ? GFP_ATOMIC : GFP_KERNEL;
1006 gfp |= __GFP_ZERO | __GFP_NOWARN;
Haggai Eran832a6b02014-12-11 17:04:22 +02001007
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001008 pages_to_map = ALIGN(npages, page_align);
1009 size = desc_size * pages_to_map;
1010 size = min_t(int, size, MLX5_MAX_UMR_CHUNK);
Haggai Eran832a6b02014-12-11 17:04:22 +02001011
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001012 xlt = (void *)__get_free_pages(gfp, get_order(size));
1013 if (!xlt && size > MLX5_SPARE_UMR_CHUNK) {
1014 mlx5_ib_dbg(dev, "Failed to allocate %d bytes of order %d. fallback to spare UMR allocation od %d bytes\n",
1015 size, get_order(size), MLX5_SPARE_UMR_CHUNK);
1016
1017 size = MLX5_SPARE_UMR_CHUNK;
1018 xlt = (void *)__get_free_pages(gfp, get_order(size));
Haggai Eran832a6b02014-12-11 17:04:22 +02001019 }
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001020
1021 if (!xlt) {
Artemy Kovalyovbd174fc2017-04-05 09:23:51 +03001022 uctx = to_mucontext(mr->ibmr.pd->uobject->context);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001023 mlx5_ib_warn(dev, "Using XLT emergency buffer\n");
1024 size = PAGE_SIZE;
1025 xlt = (void *)uctx->upd_xlt_page;
1026 mutex_lock(&uctx->upd_xlt_page_mutex);
1027 memset(xlt, 0, size);
1028 }
1029 pages_iter = size / desc_size;
1030 dma = dma_map_single(ddev, xlt, size, DMA_TO_DEVICE);
Haggai Eran832a6b02014-12-11 17:04:22 +02001031 if (dma_mapping_error(ddev, dma)) {
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001032 mlx5_ib_err(dev, "unable to map DMA during XLT update.\n");
Haggai Eran832a6b02014-12-11 17:04:22 +02001033 err = -ENOMEM;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001034 goto free_xlt;
Haggai Eran832a6b02014-12-11 17:04:22 +02001035 }
1036
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001037 sg.addr = dma;
1038 sg.lkey = dev->umrc.pd->local_dma_lkey;
1039
1040 memset(&wr, 0, sizeof(wr));
1041 wr.wr.send_flags = MLX5_IB_SEND_UMR_UPDATE_XLT;
1042 if (!(flags & MLX5_IB_UPD_XLT_ENABLE))
1043 wr.wr.send_flags |= MLX5_IB_SEND_UMR_FAIL_IF_FREE;
1044 wr.wr.sg_list = &sg;
1045 wr.wr.num_sge = 1;
1046 wr.wr.opcode = MLX5_IB_WR_UMR;
1047
1048 wr.pd = mr->ibmr.pd;
1049 wr.mkey = mr->mmkey.key;
1050 wr.length = mr->mmkey.size;
1051 wr.virt_addr = mr->mmkey.iova;
1052 wr.access_flags = mr->access_flags;
1053 wr.page_shift = page_shift;
1054
Haggai Eran832a6b02014-12-11 17:04:22 +02001055 for (pages_mapped = 0;
1056 pages_mapped < pages_to_map && !err;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001057 pages_mapped += pages_iter, idx += pages_iter) {
Artemy Kovalyov438b2282017-04-05 09:23:52 +03001058 npages = min_t(int, pages_iter, pages_to_map - pages_mapped);
Haggai Eran832a6b02014-12-11 17:04:22 +02001059 dma_sync_single_for_cpu(ddev, dma, size, DMA_TO_DEVICE);
Artemy Kovalyov438b2282017-04-05 09:23:52 +03001060 npages = populate_xlt(mr, idx, npages, xlt,
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001061 page_shift, size, flags);
Haggai Eran832a6b02014-12-11 17:04:22 +02001062
1063 dma_sync_single_for_device(ddev, dma, size, DMA_TO_DEVICE);
1064
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001065 sg.length = ALIGN(npages * desc_size,
1066 MLX5_UMR_MTT_ALIGNMENT);
Haggai Eran832a6b02014-12-11 17:04:22 +02001067
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001068 if (pages_mapped + pages_iter >= pages_to_map) {
1069 if (flags & MLX5_IB_UPD_XLT_ENABLE)
1070 wr.wr.send_flags |=
1071 MLX5_IB_SEND_UMR_ENABLE_MR |
1072 MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS |
1073 MLX5_IB_SEND_UMR_UPDATE_TRANSLATION;
1074 if (flags & MLX5_IB_UPD_XLT_PD ||
1075 flags & MLX5_IB_UPD_XLT_ACCESS)
1076 wr.wr.send_flags |=
1077 MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
1078 if (flags & MLX5_IB_UPD_XLT_ADDR)
1079 wr.wr.send_flags |=
1080 MLX5_IB_SEND_UMR_UPDATE_TRANSLATION;
1081 }
Haggai Eran832a6b02014-12-11 17:04:22 +02001082
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001083 wr.offset = idx * desc_size;
Artemy Kovalyov31616252017-01-02 11:37:42 +02001084 wr.xlt_size = sg.length;
Haggai Eran832a6b02014-12-11 17:04:22 +02001085
Binoy Jayand5ea2df2017-01-02 11:37:40 +02001086 err = mlx5_ib_post_send_wait(dev, &wr);
Haggai Eran832a6b02014-12-11 17:04:22 +02001087 }
1088 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
1089
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001090free_xlt:
1091 if (uctx)
1092 mutex_unlock(&uctx->upd_xlt_page_mutex);
Haggai Eran832a6b02014-12-11 17:04:22 +02001093 else
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001094 free_pages((unsigned long)xlt, get_order(size));
Haggai Eran832a6b02014-12-11 17:04:22 +02001095
1096 return err;
1097}
Haggai Eran832a6b02014-12-11 17:04:22 +02001098
Noa Osherovich395a8e42016-02-29 16:46:50 +02001099/*
1100 * If ibmr is NULL it will be allocated by reg_create.
1101 * Else, the given ibmr will be used.
1102 */
1103static struct mlx5_ib_mr *reg_create(struct ib_mr *ibmr, struct ib_pd *pd,
1104 u64 virt_addr, u64 length,
1105 struct ib_umem *umem, int npages,
1106 int page_shift, int access_flags)
Eli Cohene126ba92013-07-07 17:25:49 +03001107{
1108 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001109 struct mlx5_ib_mr *mr;
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001110 __be64 *pas;
1111 void *mkc;
Eli Cohene126ba92013-07-07 17:25:49 +03001112 int inlen;
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001113 u32 *in;
Eli Cohene126ba92013-07-07 17:25:49 +03001114 int err;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001115 bool pg_cap = !!(MLX5_CAP_GEN(dev->mdev, pg));
Eli Cohene126ba92013-07-07 17:25:49 +03001116
Noa Osherovich395a8e42016-02-29 16:46:50 +02001117 mr = ibmr ? to_mmr(ibmr) : kzalloc(sizeof(*mr), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001118 if (!mr)
1119 return ERR_PTR(-ENOMEM);
1120
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001121 inlen = MLX5_ST_SZ_BYTES(create_mkey_in) +
1122 sizeof(*pas) * ((npages + 1) / 2) * 2;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001123 in = kvzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001124 if (!in) {
1125 err = -ENOMEM;
1126 goto err_1;
1127 }
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001128 pas = (__be64 *)MLX5_ADDR_OF(create_mkey_in, in, klm_pas_mtt);
Artemy Kovalyovc438fde2017-01-02 11:37:43 +02001129 if (!(access_flags & IB_ACCESS_ON_DEMAND))
1130 mlx5_ib_populate_pas(dev, umem, page_shift, pas,
1131 pg_cap ? MLX5_IB_MTT_PRESENT : 0);
Eli Cohene126ba92013-07-07 17:25:49 +03001132
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001133 /* The pg_access bit allows setting the access flags
Haggai Erancc149f752014-12-11 17:04:21 +02001134 * in the page list submitted with the command. */
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001135 MLX5_SET(create_mkey_in, in, pg_access, !!(pg_cap));
1136
1137 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1138 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);
1139 MLX5_SET(mkc, mkc, a, !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
1140 MLX5_SET(mkc, mkc, rw, !!(access_flags & IB_ACCESS_REMOTE_WRITE));
1141 MLX5_SET(mkc, mkc, rr, !!(access_flags & IB_ACCESS_REMOTE_READ));
1142 MLX5_SET(mkc, mkc, lw, !!(access_flags & IB_ACCESS_LOCAL_WRITE));
1143 MLX5_SET(mkc, mkc, lr, 1);
1144
1145 MLX5_SET64(mkc, mkc, start_addr, virt_addr);
1146 MLX5_SET64(mkc, mkc, len, length);
1147 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
1148 MLX5_SET(mkc, mkc, bsf_octword_size, 0);
1149 MLX5_SET(mkc, mkc, translations_octword_size,
1150 get_octo_len(virt_addr, length, 1 << page_shift));
1151 MLX5_SET(mkc, mkc, log_page_size, page_shift);
1152 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1153 MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
1154 get_octo_len(virt_addr, length, 1 << page_shift));
1155
1156 err = mlx5_core_create_mkey(dev->mdev, &mr->mmkey, in, inlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001157 if (err) {
1158 mlx5_ib_warn(dev, "create mkey failed\n");
1159 goto err_2;
1160 }
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +02001161 mr->mmkey.type = MLX5_MKEY_MR;
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001162 mr->desc_size = sizeof(struct mlx5_mtt);
Eli Cohene126ba92013-07-07 17:25:49 +03001163 mr->umem = umem;
Majd Dibbiny7eae20d2015-01-06 13:56:01 +02001164 mr->dev = dev;
Haggai Eranb4cfe442014-12-11 17:04:26 +02001165 mr->live = 1;
Al Viro479163f2014-11-20 08:13:57 +00001166 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001167
Matan Baraka606b0f2016-02-29 18:05:28 +02001168 mlx5_ib_dbg(dev, "mkey = 0x%x\n", mr->mmkey.key);
Eli Cohene126ba92013-07-07 17:25:49 +03001169
1170 return mr;
1171
1172err_2:
Al Viro479163f2014-11-20 08:13:57 +00001173 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001174
1175err_1:
Noa Osherovich395a8e42016-02-29 16:46:50 +02001176 if (!ibmr)
1177 kfree(mr);
Eli Cohene126ba92013-07-07 17:25:49 +03001178
1179 return ERR_PTR(err);
1180}
1181
Noa Osherovich395a8e42016-02-29 16:46:50 +02001182static void set_mr_fileds(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr,
1183 int npages, u64 length, int access_flags)
1184{
1185 mr->npages = npages;
1186 atomic_add(npages, &dev->mdev->priv.reg_pages);
Matan Baraka606b0f2016-02-29 18:05:28 +02001187 mr->ibmr.lkey = mr->mmkey.key;
1188 mr->ibmr.rkey = mr->mmkey.key;
Noa Osherovich395a8e42016-02-29 16:46:50 +02001189 mr->ibmr.length = length;
Noa Osherovich56e11d62016-02-29 16:46:51 +02001190 mr->access_flags = access_flags;
Noa Osherovich395a8e42016-02-29 16:46:50 +02001191}
1192
Eli Cohene126ba92013-07-07 17:25:49 +03001193struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1194 u64 virt_addr, int access_flags,
1195 struct ib_udata *udata)
1196{
1197 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1198 struct mlx5_ib_mr *mr = NULL;
1199 struct ib_umem *umem;
1200 int page_shift;
1201 int npages;
1202 int ncont;
1203 int order;
1204 int err;
1205
Eli Cohen900a6d72014-09-14 16:47:51 +03001206 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1207 start, virt_addr, length, access_flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001208
1209#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1210 if (!start && length == U64_MAX) {
1211 if (!(access_flags & IB_ACCESS_ON_DEMAND) ||
1212 !(dev->odp_caps.general_caps & IB_ODP_SUPPORT_IMPLICIT))
1213 return ERR_PTR(-EINVAL);
1214
1215 mr = mlx5_ib_alloc_implicit_mr(to_mpd(pd), access_flags);
1216 return &mr->ibmr;
1217 }
1218#endif
1219
Arnd Bergmann14ab8892016-10-24 22:48:21 +02001220 err = mr_umem_get(pd, start, length, access_flags, &umem, &npages,
Noa Osherovich395a8e42016-02-29 16:46:50 +02001221 &page_shift, &ncont, &order);
1222
Arnd Bergmann14ab8892016-10-24 22:48:21 +02001223 if (err < 0)
1224 return ERR_PTR(err);
Eli Cohene126ba92013-07-07 17:25:49 +03001225
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001226 if (use_umr(dev, order)) {
Eli Cohene126ba92013-07-07 17:25:49 +03001227 mr = reg_umr(pd, umem, virt_addr, length, ncont, page_shift,
1228 order, access_flags);
1229 if (PTR_ERR(mr) == -EAGAIN) {
1230 mlx5_ib_dbg(dev, "cache empty for order %d", order);
1231 mr = NULL;
1232 }
Artemy Kovalyovc438fde2017-01-02 11:37:43 +02001233 } else if (access_flags & IB_ACCESS_ON_DEMAND &&
1234 !MLX5_CAP_GEN(dev->mdev, umr_extended_translation_offset)) {
Haggai Eran6aec21f2014-12-11 17:04:23 +02001235 err = -EINVAL;
1236 pr_err("Got MR registration for ODP MR > 512MB, not supported for Connect-IB");
1237 goto error;
Eli Cohene126ba92013-07-07 17:25:49 +03001238 }
1239
Moshe Lazer6bc1a652016-10-27 16:36:42 +03001240 if (!mr) {
1241 mutex_lock(&dev->slow_path_mutex);
Noa Osherovich395a8e42016-02-29 16:46:50 +02001242 mr = reg_create(NULL, pd, virt_addr, length, umem, ncont,
1243 page_shift, access_flags);
Moshe Lazer6bc1a652016-10-27 16:36:42 +03001244 mutex_unlock(&dev->slow_path_mutex);
1245 }
Eli Cohene126ba92013-07-07 17:25:49 +03001246
1247 if (IS_ERR(mr)) {
1248 err = PTR_ERR(mr);
1249 goto error;
1250 }
1251
Matan Baraka606b0f2016-02-29 18:05:28 +02001252 mlx5_ib_dbg(dev, "mkey 0x%x\n", mr->mmkey.key);
Eli Cohene126ba92013-07-07 17:25:49 +03001253
1254 mr->umem = umem;
Noa Osherovich395a8e42016-02-29 16:46:50 +02001255 set_mr_fileds(dev, mr, npages, length, access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001256
Haggai Eranb4cfe442014-12-11 17:04:26 +02001257#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Noa Osherovich395a8e42016-02-29 16:46:50 +02001258 update_odp_mr(mr);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001259#endif
1260
Eli Cohene126ba92013-07-07 17:25:49 +03001261 return &mr->ibmr;
1262
1263error:
1264 ib_umem_release(umem);
1265 return ERR_PTR(err);
1266}
1267
1268static int unreg_umr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
1269{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001270 struct mlx5_core_dev *mdev = dev->mdev;
Doug Ledford0025b0b2016-03-03 11:23:37 -05001271 struct mlx5_umr_wr umrwr = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001272
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001273 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR)
1274 return 0;
1275
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001276 umrwr.wr.send_flags = MLX5_IB_SEND_UMR_DISABLE_MR |
1277 MLX5_IB_SEND_UMR_FAIL_IF_FREE;
1278 umrwr.wr.opcode = MLX5_IB_WR_UMR;
1279 umrwr.mkey = mr->mmkey.key;
Eli Cohene126ba92013-07-07 17:25:49 +03001280
Binoy Jayand5ea2df2017-01-02 11:37:40 +02001281 return mlx5_ib_post_send_wait(dev, &umrwr);
Eli Cohene126ba92013-07-07 17:25:49 +03001282}
1283
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001284static int rereg_umr(struct ib_pd *pd, struct mlx5_ib_mr *mr,
Noa Osherovich56e11d62016-02-29 16:46:51 +02001285 int access_flags, int flags)
1286{
1287 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001288 struct mlx5_umr_wr umrwr = {};
Noa Osherovich56e11d62016-02-29 16:46:51 +02001289 int err;
1290
Noa Osherovich56e11d62016-02-29 16:46:51 +02001291 umrwr.wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE;
1292
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001293 umrwr.wr.opcode = MLX5_IB_WR_UMR;
1294 umrwr.mkey = mr->mmkey.key;
Noa Osherovich56e11d62016-02-29 16:46:51 +02001295
Artemy Kovalyov31616252017-01-02 11:37:42 +02001296 if (flags & IB_MR_REREG_PD || flags & IB_MR_REREG_ACCESS) {
Noa Osherovich56e11d62016-02-29 16:46:51 +02001297 umrwr.pd = pd;
Noa Osherovich56e11d62016-02-29 16:46:51 +02001298 umrwr.access_flags = access_flags;
Artemy Kovalyov31616252017-01-02 11:37:42 +02001299 umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
Noa Osherovich56e11d62016-02-29 16:46:51 +02001300 }
1301
Binoy Jayand5ea2df2017-01-02 11:37:40 +02001302 err = mlx5_ib_post_send_wait(dev, &umrwr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001303
Noa Osherovich56e11d62016-02-29 16:46:51 +02001304 return err;
1305}
1306
1307int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1308 u64 length, u64 virt_addr, int new_access_flags,
1309 struct ib_pd *new_pd, struct ib_udata *udata)
1310{
1311 struct mlx5_ib_dev *dev = to_mdev(ib_mr->device);
1312 struct mlx5_ib_mr *mr = to_mmr(ib_mr);
1313 struct ib_pd *pd = (flags & IB_MR_REREG_PD) ? new_pd : ib_mr->pd;
1314 int access_flags = flags & IB_MR_REREG_ACCESS ?
1315 new_access_flags :
1316 mr->access_flags;
1317 u64 addr = (flags & IB_MR_REREG_TRANS) ? virt_addr : mr->umem->address;
1318 u64 len = (flags & IB_MR_REREG_TRANS) ? length : mr->umem->length;
1319 int page_shift = 0;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001320 int upd_flags = 0;
Noa Osherovich56e11d62016-02-29 16:46:51 +02001321 int npages = 0;
1322 int ncont = 0;
1323 int order = 0;
1324 int err;
1325
1326 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1327 start, virt_addr, length, access_flags);
1328
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001329 atomic_sub(mr->npages, &dev->mdev->priv.reg_pages);
1330
Noa Osherovich56e11d62016-02-29 16:46:51 +02001331 if (flags != IB_MR_REREG_PD) {
1332 /*
1333 * Replace umem. This needs to be done whether or not UMR is
1334 * used.
1335 */
1336 flags |= IB_MR_REREG_TRANS;
1337 ib_umem_release(mr->umem);
Arnd Bergmann14ab8892016-10-24 22:48:21 +02001338 err = mr_umem_get(pd, addr, len, access_flags, &mr->umem,
1339 &npages, &page_shift, &ncont, &order);
1340 if (err < 0) {
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001341 clean_mr(mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001342 return err;
1343 }
1344 }
1345
1346 if (flags & IB_MR_REREG_TRANS && !use_umr_mtt_update(mr, addr, len)) {
1347 /*
1348 * UMR can't be used - MKey needs to be replaced.
1349 */
1350 if (mr->umred) {
1351 err = unreg_umr(dev, mr);
1352 if (err)
1353 mlx5_ib_warn(dev, "Failed to unregister MR\n");
1354 } else {
1355 err = destroy_mkey(dev, mr);
1356 if (err)
1357 mlx5_ib_warn(dev, "Failed to destroy MKey\n");
1358 }
1359 if (err)
1360 return err;
1361
1362 mr = reg_create(ib_mr, pd, addr, len, mr->umem, ncont,
1363 page_shift, access_flags);
1364
1365 if (IS_ERR(mr))
1366 return PTR_ERR(mr);
1367
1368 mr->umred = 0;
1369 } else {
1370 /*
1371 * Send a UMR WQE
1372 */
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001373 mr->ibmr.pd = pd;
1374 mr->access_flags = access_flags;
1375 mr->mmkey.iova = addr;
1376 mr->mmkey.size = len;
1377 mr->mmkey.pd = to_mpd(pd)->pdn;
1378
1379 if (flags & IB_MR_REREG_TRANS) {
1380 upd_flags = MLX5_IB_UPD_XLT_ADDR;
1381 if (flags & IB_MR_REREG_PD)
1382 upd_flags |= MLX5_IB_UPD_XLT_PD;
1383 if (flags & IB_MR_REREG_ACCESS)
1384 upd_flags |= MLX5_IB_UPD_XLT_ACCESS;
1385 err = mlx5_ib_update_xlt(mr, 0, npages, page_shift,
1386 upd_flags);
1387 } else {
1388 err = rereg_umr(pd, mr, access_flags, flags);
1389 }
1390
Noa Osherovich56e11d62016-02-29 16:46:51 +02001391 if (err) {
1392 mlx5_ib_warn(dev, "Failed to rereg UMR\n");
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001393 ib_umem_release(mr->umem);
1394 clean_mr(mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001395 return err;
1396 }
1397 }
1398
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001399 set_mr_fileds(dev, mr, npages, len, access_flags);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001400
Noa Osherovich56e11d62016-02-29 16:46:51 +02001401#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1402 update_odp_mr(mr);
1403#endif
Noa Osherovich56e11d62016-02-29 16:46:51 +02001404 return 0;
1405}
1406
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001407static int
1408mlx5_alloc_priv_descs(struct ib_device *device,
1409 struct mlx5_ib_mr *mr,
1410 int ndescs,
1411 int desc_size)
1412{
1413 int size = ndescs * desc_size;
1414 int add_size;
1415 int ret;
1416
1417 add_size = max_t(int, MLX5_UMR_ALIGN - ARCH_KMALLOC_MINALIGN, 0);
1418
1419 mr->descs_alloc = kzalloc(size + add_size, GFP_KERNEL);
1420 if (!mr->descs_alloc)
1421 return -ENOMEM;
1422
1423 mr->descs = PTR_ALIGN(mr->descs_alloc, MLX5_UMR_ALIGN);
1424
Bart Van Assche9b0c2892017-01-20 13:04:21 -08001425 mr->desc_map = dma_map_single(device->dev.parent, mr->descs,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001426 size, DMA_TO_DEVICE);
Bart Van Assche9b0c2892017-01-20 13:04:21 -08001427 if (dma_mapping_error(device->dev.parent, mr->desc_map)) {
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001428 ret = -ENOMEM;
1429 goto err;
1430 }
1431
1432 return 0;
1433err:
1434 kfree(mr->descs_alloc);
1435
1436 return ret;
1437}
1438
1439static void
1440mlx5_free_priv_descs(struct mlx5_ib_mr *mr)
1441{
1442 if (mr->descs) {
1443 struct ib_device *device = mr->ibmr.device;
1444 int size = mr->max_descs * mr->desc_size;
1445
Bart Van Assche9b0c2892017-01-20 13:04:21 -08001446 dma_unmap_single(device->dev.parent, mr->desc_map,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001447 size, DMA_TO_DEVICE);
1448 kfree(mr->descs_alloc);
1449 mr->descs = NULL;
1450 }
1451}
1452
Haggai Eran6aec21f2014-12-11 17:04:23 +02001453static int clean_mr(struct mlx5_ib_mr *mr)
Eli Cohene126ba92013-07-07 17:25:49 +03001454{
Haggai Eran6aec21f2014-12-11 17:04:23 +02001455 struct mlx5_ib_dev *dev = to_mdev(mr->ibmr.device);
Eli Cohene126ba92013-07-07 17:25:49 +03001456 int umred = mr->umred;
1457 int err;
1458
Sagi Grimberg8b91ffc2015-07-30 10:32:34 +03001459 if (mr->sig) {
1460 if (mlx5_core_destroy_psv(dev->mdev,
1461 mr->sig->psv_memory.psv_idx))
1462 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1463 mr->sig->psv_memory.psv_idx);
1464 if (mlx5_core_destroy_psv(dev->mdev,
1465 mr->sig->psv_wire.psv_idx))
1466 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1467 mr->sig->psv_wire.psv_idx);
1468 kfree(mr->sig);
1469 mr->sig = NULL;
1470 }
1471
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001472 mlx5_free_priv_descs(mr);
1473
Eli Cohene126ba92013-07-07 17:25:49 +03001474 if (!umred) {
Haggai Eranb4cfe442014-12-11 17:04:26 +02001475 err = destroy_mkey(dev, mr);
Eli Cohene126ba92013-07-07 17:25:49 +03001476 if (err) {
1477 mlx5_ib_warn(dev, "failed to destroy mkey 0x%x (%d)\n",
Matan Baraka606b0f2016-02-29 18:05:28 +02001478 mr->mmkey.key, err);
Eli Cohene126ba92013-07-07 17:25:49 +03001479 return err;
1480 }
1481 } else {
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001482 mlx5_mr_cache_free(dev, mr);
Eli Cohene126ba92013-07-07 17:25:49 +03001483 }
1484
Eli Cohene126ba92013-07-07 17:25:49 +03001485 if (!umred)
1486 kfree(mr);
1487
1488 return 0;
1489}
1490
Haggai Eran6aec21f2014-12-11 17:04:23 +02001491int mlx5_ib_dereg_mr(struct ib_mr *ibmr)
1492{
1493 struct mlx5_ib_dev *dev = to_mdev(ibmr->device);
1494 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1495 int npages = mr->npages;
1496 struct ib_umem *umem = mr->umem;
1497
1498#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Haggai Eranb4cfe442014-12-11 17:04:26 +02001499 if (umem && umem->odp_data) {
1500 /* Prevent new page faults from succeeding */
1501 mr->live = 0;
Haggai Eran6aec21f2014-12-11 17:04:23 +02001502 /* Wait for all running page-fault handlers to finish. */
1503 synchronize_srcu(&dev->mr_srcu);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001504 /* Destroy all page mappings */
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001505 if (umem->odp_data->page_list)
1506 mlx5_ib_invalidate_range(umem, ib_umem_start(umem),
1507 ib_umem_end(umem));
1508 else
1509 mlx5_ib_free_implicit_mr(mr);
Haggai Eranb4cfe442014-12-11 17:04:26 +02001510 /*
1511 * We kill the umem before the MR for ODP,
1512 * so that there will not be any invalidations in
1513 * flight, looking at the *mr struct.
1514 */
1515 ib_umem_release(umem);
1516 atomic_sub(npages, &dev->mdev->priv.reg_pages);
1517
1518 /* Avoid double-freeing the umem. */
1519 umem = NULL;
1520 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02001521#endif
1522
1523 clean_mr(mr);
1524
1525 if (umem) {
1526 ib_umem_release(umem);
1527 atomic_sub(npages, &dev->mdev->priv.reg_pages);
1528 }
1529
1530 return 0;
1531}
1532
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001533struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1534 enum ib_mr_type mr_type,
1535 u32 max_num_sg)
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001536{
1537 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001538 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
Sagi Grimbergb005d312016-02-29 19:07:33 +02001539 int ndescs = ALIGN(max_num_sg, 4);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001540 struct mlx5_ib_mr *mr;
1541 void *mkc;
1542 u32 *in;
Sagi Grimbergb005d312016-02-29 19:07:33 +02001543 int err;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001544
1545 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
1546 if (!mr)
1547 return ERR_PTR(-ENOMEM);
1548
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001549 in = kzalloc(inlen, GFP_KERNEL);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001550 if (!in) {
1551 err = -ENOMEM;
1552 goto err_free;
1553 }
1554
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001555 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1556 MLX5_SET(mkc, mkc, free, 1);
1557 MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
1558 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1559 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001560
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001561 if (mr_type == IB_MR_TYPE_MEM_REG) {
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001562 mr->access_mode = MLX5_MKC_ACCESS_MODE_MTT;
1563 MLX5_SET(mkc, mkc, log_page_size, PAGE_SHIFT);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001564 err = mlx5_alloc_priv_descs(pd->device, mr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02001565 ndescs, sizeof(struct mlx5_mtt));
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001566 if (err)
1567 goto err_free_in;
1568
Artemy Kovalyov31616252017-01-02 11:37:42 +02001569 mr->desc_size = sizeof(struct mlx5_mtt);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001570 mr->max_descs = ndescs;
Sagi Grimbergb005d312016-02-29 19:07:33 +02001571 } else if (mr_type == IB_MR_TYPE_SG_GAPS) {
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001572 mr->access_mode = MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimbergb005d312016-02-29 19:07:33 +02001573
1574 err = mlx5_alloc_priv_descs(pd->device, mr,
1575 ndescs, sizeof(struct mlx5_klm));
1576 if (err)
1577 goto err_free_in;
1578 mr->desc_size = sizeof(struct mlx5_klm);
1579 mr->max_descs = ndescs;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001580 } else if (mr_type == IB_MR_TYPE_SIGNATURE) {
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001581 u32 psv_index[2];
1582
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001583 MLX5_SET(mkc, mkc, bsf_en, 1);
1584 MLX5_SET(mkc, mkc, bsf_octword_size, MLX5_MKEY_BSF_OCTO_SIZE);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001585 mr->sig = kzalloc(sizeof(*mr->sig), GFP_KERNEL);
1586 if (!mr->sig) {
1587 err = -ENOMEM;
1588 goto err_free_in;
1589 }
1590
1591 /* create mem & wire PSVs */
Jack Morgenstein9603b612014-07-28 23:30:22 +03001592 err = mlx5_core_create_psv(dev->mdev, to_mpd(pd)->pdn,
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001593 2, psv_index);
1594 if (err)
1595 goto err_free_sig;
1596
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001597 mr->access_mode = MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001598 mr->sig->psv_memory.psv_idx = psv_index[0];
1599 mr->sig->psv_wire.psv_idx = psv_index[1];
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001600
1601 mr->sig->sig_status_checked = true;
1602 mr->sig->sig_err_exists = false;
1603 /* Next UMR, Arm SIGERR */
1604 ++mr->sig->sigerr_count;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001605 } else {
1606 mlx5_ib_warn(dev, "Invalid mr type %d\n", mr_type);
1607 err = -EINVAL;
1608 goto err_free_in;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001609 }
1610
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001611 MLX5_SET(mkc, mkc, access_mode, mr->access_mode);
1612 MLX5_SET(mkc, mkc, umr_en, 1);
1613
1614 err = mlx5_core_create_mkey(dev->mdev, &mr->mmkey, in, inlen);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001615 if (err)
1616 goto err_destroy_psv;
1617
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +02001618 mr->mmkey.type = MLX5_MKEY_MR;
Matan Baraka606b0f2016-02-29 18:05:28 +02001619 mr->ibmr.lkey = mr->mmkey.key;
1620 mr->ibmr.rkey = mr->mmkey.key;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001621 mr->umem = NULL;
1622 kfree(in);
1623
1624 return &mr->ibmr;
1625
1626err_destroy_psv:
1627 if (mr->sig) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001628 if (mlx5_core_destroy_psv(dev->mdev,
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001629 mr->sig->psv_memory.psv_idx))
1630 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1631 mr->sig->psv_memory.psv_idx);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001632 if (mlx5_core_destroy_psv(dev->mdev,
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001633 mr->sig->psv_wire.psv_idx))
1634 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1635 mr->sig->psv_wire.psv_idx);
1636 }
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001637 mlx5_free_priv_descs(mr);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001638err_free_sig:
1639 kfree(mr->sig);
1640err_free_in:
1641 kfree(in);
1642err_free:
1643 kfree(mr);
1644 return ERR_PTR(err);
1645}
1646
Matan Barakd2370e02016-02-29 18:05:30 +02001647struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1648 struct ib_udata *udata)
1649{
1650 struct mlx5_ib_dev *dev = to_mdev(pd->device);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001651 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
Matan Barakd2370e02016-02-29 18:05:30 +02001652 struct mlx5_ib_mw *mw = NULL;
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001653 u32 *in = NULL;
1654 void *mkc;
Matan Barakd2370e02016-02-29 18:05:30 +02001655 int ndescs;
1656 int err;
1657 struct mlx5_ib_alloc_mw req = {};
1658 struct {
1659 __u32 comp_mask;
1660 __u32 response_length;
1661 } resp = {};
1662
1663 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
1664 if (err)
1665 return ERR_PTR(err);
1666
1667 if (req.comp_mask || req.reserved1 || req.reserved2)
1668 return ERR_PTR(-EOPNOTSUPP);
1669
1670 if (udata->inlen > sizeof(req) &&
1671 !ib_is_udata_cleared(udata, sizeof(req),
1672 udata->inlen - sizeof(req)))
1673 return ERR_PTR(-EOPNOTSUPP);
1674
1675 ndescs = req.num_klms ? roundup(req.num_klms, 4) : roundup(1, 4);
1676
1677 mw = kzalloc(sizeof(*mw), GFP_KERNEL);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001678 in = kzalloc(inlen, GFP_KERNEL);
Matan Barakd2370e02016-02-29 18:05:30 +02001679 if (!mw || !in) {
1680 err = -ENOMEM;
1681 goto free;
1682 }
1683
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001684 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
Matan Barakd2370e02016-02-29 18:05:30 +02001685
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001686 MLX5_SET(mkc, mkc, free, 1);
1687 MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
1688 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
1689 MLX5_SET(mkc, mkc, umr_en, 1);
1690 MLX5_SET(mkc, mkc, lr, 1);
1691 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_KLMS);
1692 MLX5_SET(mkc, mkc, en_rinval, !!((type == IB_MW_TYPE_2)));
1693 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1694
1695 err = mlx5_core_create_mkey(dev->mdev, &mw->mmkey, in, inlen);
Matan Barakd2370e02016-02-29 18:05:30 +02001696 if (err)
1697 goto free;
1698
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +02001699 mw->mmkey.type = MLX5_MKEY_MW;
Matan Barakd2370e02016-02-29 18:05:30 +02001700 mw->ibmw.rkey = mw->mmkey.key;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +03001701 mw->ndescs = ndescs;
Matan Barakd2370e02016-02-29 18:05:30 +02001702
1703 resp.response_length = min(offsetof(typeof(resp), response_length) +
1704 sizeof(resp.response_length), udata->outlen);
1705 if (resp.response_length) {
1706 err = ib_copy_to_udata(udata, &resp, resp.response_length);
1707 if (err) {
1708 mlx5_core_destroy_mkey(dev->mdev, &mw->mmkey);
1709 goto free;
1710 }
1711 }
1712
1713 kfree(in);
1714 return &mw->ibmw;
1715
1716free:
1717 kfree(mw);
1718 kfree(in);
1719 return ERR_PTR(err);
1720}
1721
1722int mlx5_ib_dealloc_mw(struct ib_mw *mw)
1723{
1724 struct mlx5_ib_mw *mmw = to_mmw(mw);
1725 int err;
1726
1727 err = mlx5_core_destroy_mkey((to_mdev(mw->device))->mdev,
1728 &mmw->mmkey);
1729 if (!err)
1730 kfree(mmw);
1731 return err;
1732}
1733
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001734int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1735 struct ib_mr_status *mr_status)
1736{
1737 struct mlx5_ib_mr *mmr = to_mmr(ibmr);
1738 int ret = 0;
1739
1740 if (check_mask & ~IB_MR_CHECK_SIG_STATUS) {
1741 pr_err("Invalid status check mask\n");
1742 ret = -EINVAL;
1743 goto done;
1744 }
1745
1746 mr_status->fail_status = 0;
1747 if (check_mask & IB_MR_CHECK_SIG_STATUS) {
1748 if (!mmr->sig) {
1749 ret = -EINVAL;
1750 pr_err("signature status check requested on a non-signature enabled MR\n");
1751 goto done;
1752 }
1753
1754 mmr->sig->sig_status_checked = true;
1755 if (!mmr->sig->sig_err_exists)
1756 goto done;
1757
1758 if (ibmr->lkey == mmr->sig->err_item.key)
1759 memcpy(&mr_status->sig_err, &mmr->sig->err_item,
1760 sizeof(mr_status->sig_err));
1761 else {
1762 mr_status->sig_err.err_type = IB_SIG_BAD_GUARD;
1763 mr_status->sig_err.sig_err_offset = 0;
1764 mr_status->sig_err.key = mmr->sig->err_item.key;
1765 }
1766
1767 mmr->sig->sig_err_exists = false;
1768 mr_status->fail_status |= IB_MR_CHECK_SIG_STATUS;
1769 }
1770
1771done:
1772 return ret;
1773}
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001774
Sagi Grimbergb005d312016-02-29 19:07:33 +02001775static int
1776mlx5_ib_sg_to_klms(struct mlx5_ib_mr *mr,
1777 struct scatterlist *sgl,
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001778 unsigned short sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001779 unsigned int *sg_offset_p)
Sagi Grimbergb005d312016-02-29 19:07:33 +02001780{
1781 struct scatterlist *sg = sgl;
1782 struct mlx5_klm *klms = mr->descs;
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001783 unsigned int sg_offset = sg_offset_p ? *sg_offset_p : 0;
Sagi Grimbergb005d312016-02-29 19:07:33 +02001784 u32 lkey = mr->ibmr.pd->local_dma_lkey;
1785 int i;
1786
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001787 mr->ibmr.iova = sg_dma_address(sg) + sg_offset;
Sagi Grimbergb005d312016-02-29 19:07:33 +02001788 mr->ibmr.length = 0;
1789 mr->ndescs = sg_nents;
1790
1791 for_each_sg(sgl, sg, sg_nents, i) {
Bart Van Assche99975cd2017-04-24 15:15:28 -07001792 if (unlikely(i >= mr->max_descs))
Sagi Grimbergb005d312016-02-29 19:07:33 +02001793 break;
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001794 klms[i].va = cpu_to_be64(sg_dma_address(sg) + sg_offset);
1795 klms[i].bcount = cpu_to_be32(sg_dma_len(sg) - sg_offset);
Sagi Grimbergb005d312016-02-29 19:07:33 +02001796 klms[i].key = cpu_to_be32(lkey);
Sagi Grimberg0a49f2c2017-04-23 14:31:42 +03001797 mr->ibmr.length += sg_dma_len(sg) - sg_offset;
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001798
1799 sg_offset = 0;
Sagi Grimbergb005d312016-02-29 19:07:33 +02001800 }
1801
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001802 if (sg_offset_p)
1803 *sg_offset_p = sg_offset;
1804
Sagi Grimbergb005d312016-02-29 19:07:33 +02001805 return i;
1806}
1807
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001808static int mlx5_set_page(struct ib_mr *ibmr, u64 addr)
1809{
1810 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1811 __be64 *descs;
1812
1813 if (unlikely(mr->ndescs == mr->max_descs))
1814 return -ENOMEM;
1815
1816 descs = mr->descs;
1817 descs[mr->ndescs++] = cpu_to_be64(addr | MLX5_EN_RD | MLX5_EN_WR);
1818
1819 return 0;
1820}
1821
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001822int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001823 unsigned int *sg_offset)
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001824{
1825 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1826 int n;
1827
1828 mr->ndescs = 0;
1829
1830 ib_dma_sync_single_for_cpu(ibmr->device, mr->desc_map,
1831 mr->desc_size * mr->max_descs,
1832 DMA_TO_DEVICE);
1833
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001834 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001835 n = mlx5_ib_sg_to_klms(mr, sg, sg_nents, sg_offset);
Sagi Grimbergb005d312016-02-29 19:07:33 +02001836 else
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001837 n = ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset,
1838 mlx5_set_page);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001839
1840 ib_dma_sync_single_for_device(ibmr->device, mr->desc_map,
1841 mr->desc_size * mr->max_descs,
1842 DMA_TO_DEVICE);
1843
1844 return n;
1845}