blob: c7ddb2204a6e96eacf1fea7a30d46e9d77828526 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07003 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033/* TODO: remove include to iwl-dev.h */
Ron Rindjunsky1053d352008-05-05 10:22:43 +080034#include "iwl-dev.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070035#include "iwl-debug.h"
36#include "iwl-csr.h"
37#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080038#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070039#include "iwl-agn-hw.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040#include "iwl-helpers.h"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070041#include "iwl-trans-int-pcie.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080042
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070043#define IWL_TX_CRC_SIZE 4
44#define IWL_TX_DELIMITER_SIZE 4
45
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030046/**
47 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070049void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030050 struct iwl_tx_queue *txq,
51 u16 byte_cnt)
52{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070053 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070054 struct iwl_trans_pcie *trans_pcie =
55 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030056 int write_ptr = txq->q.write_ptr;
57 int txq_id = txq->q.id;
58 u8 sec_ctl = 0;
59 u8 sta_id = 0;
60 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
61 __le16 bc_ent;
62
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070063 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
64
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030065 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
66
67 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
68 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
69
70 switch (sec_ctl & TX_CMD_SEC_MSK) {
71 case TX_CMD_SEC_CCM:
72 len += CCMP_MIC_LEN;
73 break;
74 case TX_CMD_SEC_TKIP:
75 len += TKIP_ICV_LEN;
76 break;
77 case TX_CMD_SEC_WEP:
78 len += WEP_IV_LEN + WEP_ICV_LEN;
79 break;
80 }
81
82 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
83
84 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
85
86 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
87 scd_bc_tbl[txq_id].
88 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
89}
90
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091/**
92 * iwl_txq_update_write_ptr - Send new write index to hardware
93 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070094void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080095{
96 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097 int txq_id = txq->q.id;
98
99 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800100 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800101
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700102 if (hw_params(trans).shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800103 /* shadow register enabled */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700104 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800106 } else {
107 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700108 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800109 /* wake up nic if it's powered down ...
110 * uCode will wake up, and interrupt us again, so next
111 * time we'll skip this part. */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700112 reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800113
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800114 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700115 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800116 "Tx queue %d requesting wakeup,"
117 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700118 iwl_set_bit(bus(trans), CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800119 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
120 return;
121 }
122
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700123 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800124 txq->q.write_ptr | (txq_id << 8));
125
126 /*
127 * else not in power-save mode,
128 * uCode will never sleep when we're
129 * trying to tx (during RFKILL, we're not trying to tx).
130 */
131 } else
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700132 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800133 txq->q.write_ptr | (txq_id << 8));
134 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800135 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800136}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800137
Johannes Berg214d14d2011-05-04 07:50:44 -0700138static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
139{
140 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
141
142 dma_addr_t addr = get_unaligned_le32(&tb->lo);
143 if (sizeof(dma_addr_t) > sizeof(u32))
144 addr |=
145 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
146
147 return addr;
148}
149
150static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
151{
152 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
153
154 return le16_to_cpu(tb->hi_n_len) >> 4;
155}
156
157static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
158 dma_addr_t addr, u16 len)
159{
160 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
161 u16 hi_n_len = len << 4;
162
163 put_unaligned_le32(addr, &tb->lo);
164 if (sizeof(dma_addr_t) > sizeof(u32))
165 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
166
167 tb->hi_n_len = cpu_to_le16(hi_n_len);
168
169 tfd->num_tbs = idx + 1;
170}
171
172static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
173{
174 return tfd->num_tbs & 0x1f;
175}
176
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700177static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700178 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700179{
Johannes Berg214d14d2011-05-04 07:50:44 -0700180 int i;
181 int num_tbs;
182
Johannes Berg214d14d2011-05-04 07:50:44 -0700183 /* Sanity check on number of chunks */
184 num_tbs = iwl_tfd_get_num_tbs(tfd);
185
186 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700187 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700188 /* @todo issue fatal error, it is quite serious situation */
189 return;
190 }
191
192 /* Unmap tx_cmd */
193 if (num_tbs)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700194 dma_unmap_single(bus(trans)->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700195 dma_unmap_addr(meta, mapping),
196 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700197 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700198
199 /* Unmap chunks, if any. */
200 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700201 dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700202 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700203}
204
205/**
206 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700207 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700208 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700209 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700210 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700211 *
212 * Does NOT advance any TFD circular buffer read/write indexes
213 * Does NOT free the TFD itself (which is within circular buffer)
214 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700215void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700216 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700217{
218 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700219
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700220 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700221
222 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700223 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700224 struct sk_buff *skb;
225
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700226 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700227
228 /* can be called from irqs-disabled context */
229 if (skb) {
230 dev_kfree_skb_any(skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700231 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700232 }
233 }
234}
235
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700236int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700237 struct iwl_tx_queue *txq,
238 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700239 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700240{
241 struct iwl_queue *q;
242 struct iwl_tfd *tfd, *tfd_tmp;
243 u32 num_tbs;
244
245 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700246 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700247 tfd = &tfd_tmp[q->write_ptr];
248
249 if (reset)
250 memset(tfd, 0, sizeof(*tfd));
251
252 num_tbs = iwl_tfd_get_num_tbs(tfd);
253
254 /* Each TFD can point to a maximum 20 Tx buffers */
255 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700256 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700257 IWL_NUM_OF_TBS);
258 return -EINVAL;
259 }
260
261 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
262 return -EINVAL;
263
264 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700265 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700266 (unsigned long long)addr);
267
268 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
269
270 return 0;
271}
272
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800273/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
274 * DMA services
275 *
276 * Theory of operation
277 *
278 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
279 * of buffer descriptors, each of which points to one or more data buffers for
280 * the device to read from or fill. Driver and device exchange status of each
281 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
282 * entries in each circular buffer, to protect against confusing empty and full
283 * queue states.
284 *
285 * The device reads or writes the data in the queues via the device's several
286 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
287 *
288 * For Tx queue, there are low mark and high mark limits. If, after queuing
289 * the packet for Tx, free space become < low mark, Tx queue stopped. When
290 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
291 * Tx queue resumed.
292 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800293 ***************************************************/
294
295int iwl_queue_space(const struct iwl_queue *q)
296{
297 int s = q->read_ptr - q->write_ptr;
298
299 if (q->read_ptr > q->write_ptr)
300 s -= q->n_bd;
301
302 if (s <= 0)
303 s += q->n_window;
304 /* keep some reserve to not confuse empty and full situations */
305 s -= 2;
306 if (s < 0)
307 s = 0;
308 return s;
309}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800310
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800311/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800312 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
313 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700314int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800315{
316 q->n_bd = count;
317 q->n_window = slots_num;
318 q->id = id;
319
320 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
321 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700322 if (WARN_ON(!is_power_of_2(count)))
323 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800324
325 /* slots_num must be power-of-two size, otherwise
326 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700327 if (WARN_ON(!is_power_of_2(slots_num)))
328 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800329
330 q->low_mark = q->n_window / 4;
331 if (q->low_mark < 4)
332 q->low_mark = 4;
333
334 q->high_mark = q->n_window / 8;
335 if (q->high_mark < 2)
336 q->high_mark = 2;
337
338 q->write_ptr = q->read_ptr = 0;
339
340 return 0;
341}
342
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700343static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300344 struct iwl_tx_queue *txq)
345{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700346 struct iwl_trans_pcie *trans_pcie =
347 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300349 int txq_id = txq->q.id;
350 int read_ptr = txq->q.read_ptr;
351 u8 sta_id = 0;
352 __le16 bc_ent;
353
354 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
355
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700356 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300357 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
358
359 bc_ent = cpu_to_le16(1 | (sta_id << 12));
360 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
361
362 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
363 scd_bc_tbl[txq_id].
364 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
365}
366
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700367static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300368 u16 txq_id)
369{
370 u32 tbl_dw_addr;
371 u32 tbl_dw;
372 u16 scd_q2ratid;
373
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700374 struct iwl_trans_pcie *trans_pcie =
375 IWL_TRANS_GET_PCIE_TRANS(trans);
376
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300377 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
378
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700379 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300380 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
381
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700382 tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300383
384 if (txq_id & 0x1)
385 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
386 else
387 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
388
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700389 iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300390
391 return 0;
392}
393
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700394static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300395{
396 /* Simply stop the queue, but don't change any configuration;
397 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700398 iwl_write_prph(bus(trans),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300399 SCD_QUEUE_STATUS_BITS(txq_id),
400 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
401 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
402}
403
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700404void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300405 int txq_id, u32 index)
406{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700407 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300408 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700409 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300410}
411
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700412void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300413 struct iwl_tx_queue *txq,
414 int tx_fifo_id, int scd_retry)
415{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700416 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300417 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700418 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700419 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300420
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700421 iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300422 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
423 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
424 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
425 SCD_QUEUE_STTS_REG_MSK);
426
427 txq->sched_retry = scd_retry;
428
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700429 IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300430 active ? "Activate" : "Deactivate",
431 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
432}
433
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700434static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
435 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700436{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700437 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700438 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700439 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700440
441 /* no support for TIDs 8-15 yet */
442 return -EINVAL;
443}
444
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700445void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
446 enum iwl_rxon_context_id ctx, int sta_id,
447 int tid, int frame_limit)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300448{
449 int tx_fifo, txq_id, ssn_idx;
450 u16 ra_tid;
451 unsigned long flags;
452 struct iwl_tid_data *tid_data;
453
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700454 struct iwl_trans_pcie *trans_pcie =
455 IWL_TRANS_GET_PCIE_TRANS(trans);
456
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300457 if (WARN_ON(sta_id == IWL_INVALID_STATION))
458 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700459 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300460 return;
461
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700462 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700463 if (WARN_ON(tx_fifo < 0)) {
464 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
465 return;
466 }
467
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700468 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
469 tid_data = &trans->shrd->tid_data[sta_id][tid];
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300470 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
471 txq_id = tid_data->agg.txq_id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700472 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300473
474 ra_tid = BUILD_RAxTID(sta_id, tid);
475
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700476 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300477
478 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700479 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300480
481 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700482 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300483
484 /* Set this queue as a chain-building queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700485 iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300486
487 /* enable aggregations for the queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700488 iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300489
490 /* Place first TFD at index corresponding to start sequence number.
491 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700492 trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
493 trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700494 iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300495
496 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700497 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300498 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
499 sizeof(u32),
500 ((frame_limit <<
501 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
502 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
503 ((frame_limit <<
504 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
505 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
506
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700507 iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300508
509 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700510 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700511 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300512
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700513 trans_pcie->txq[txq_id].sta_id = sta_id;
514 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700515
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700516 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300517}
518
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700519/*
520 * Find first available (lowest unused) Tx Queue, mark it "active".
521 * Called only when finding queue for aggregation.
522 * Should never return anything < 7, because they should already
523 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
524 */
525static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
526{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700527 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700528 int txq_id;
529
530 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
531 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700532 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700533 return txq_id;
534 return -1;
535}
536
537int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
538 enum iwl_rxon_context_id ctx, int sta_id,
539 int tid, u16 *ssn)
540{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700541 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700542 struct iwl_tid_data *tid_data;
543 unsigned long flags;
Dan Carpenter4690c332011-08-31 09:38:30 +0300544 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700545
546 txq_id = iwlagn_txq_ctx_activate_free(trans);
547 if (txq_id == -1) {
548 IWL_ERR(trans, "No free aggregation queue available\n");
549 return -ENXIO;
550 }
551
552 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
553 tid_data = &trans->shrd->tid_data[sta_id][tid];
554 *ssn = SEQ_TO_SN(tid_data->seq_number);
555 tid_data->agg.txq_id = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700556 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700557
558 tid_data = &trans->shrd->tid_data[sta_id][tid];
559 if (tid_data->tfds_in_queue == 0) {
560 IWL_DEBUG_HT(trans, "HW queue is empty\n");
561 tid_data->agg.state = IWL_AGG_ON;
562 iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
563 } else {
564 IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
565 "queue\n", tid_data->tfds_in_queue);
566 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
567 }
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700568 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700569
570 return 0;
571}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300572
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700573void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
574{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700576 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300577
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700578 iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300579
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700580 trans_pcie->txq[txq_id].q.read_ptr = 0;
581 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300582 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700583 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300584
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700585 iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700586 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
587 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700588}
589
590int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
591 enum iwl_rxon_context_id ctx, int sta_id,
592 int tid)
593{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700594 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700595 unsigned long flags;
596 int read_ptr, write_ptr;
597 struct iwl_tid_data *tid_data;
598 int txq_id;
599
600 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
601
602 tid_data = &trans->shrd->tid_data[sta_id][tid];
603 txq_id = tid_data->agg.txq_id;
604
605 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
606 (IWLAGN_FIRST_AMPDU_QUEUE +
607 hw_params(trans).num_ampdu_queues <= txq_id)) {
608 IWL_ERR(trans,
609 "queue number out of range: %d, must be %d to %d\n",
610 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
611 IWLAGN_FIRST_AMPDU_QUEUE +
612 hw_params(trans).num_ampdu_queues - 1);
613 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
614 return -EINVAL;
615 }
616
617 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
618 case IWL_EMPTYING_HW_QUEUE_ADDBA:
619 /*
620 * This can happen if the peer stops aggregation
621 * again before we've had a chance to drain the
622 * queue we selected previously, i.e. before the
623 * session was really started completely.
624 */
625 IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
626 goto turn_off;
627 case IWL_AGG_ON:
628 break;
629 default:
630 IWL_WARN(trans, "Stopping AGG while state not ON"
631 "or starting\n");
632 }
633
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700634 write_ptr = trans_pcie->txq[txq_id].q.write_ptr;
635 read_ptr = trans_pcie->txq[txq_id].q.read_ptr;
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700636
637 /* The queue is not empty */
638 if (write_ptr != read_ptr) {
639 IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
640 trans->shrd->tid_data[sta_id][tid].agg.state =
641 IWL_EMPTYING_HW_QUEUE_DELBA;
642 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
643 return 0;
644 }
645
646 IWL_DEBUG_HT(trans, "HW queue is empty\n");
647turn_off:
648 trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;
649
650 /* do not restore/save irqs */
651 spin_unlock(&trans->shrd->sta_lock);
652 spin_lock(&trans->shrd->lock);
653
654 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
655
656 spin_unlock_irqrestore(&trans->shrd->lock, flags);
657
658 iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300659
660 return 0;
661}
662
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800663/*************** HOST COMMAND QUEUE FUNCTIONS *****/
664
665/**
666 * iwl_enqueue_hcmd - enqueue a uCode command
667 * @priv: device private data point
668 * @cmd: a point to the ucode command structure
669 *
670 * The function returns < 0 values to indicate the operation is
671 * failed. On success, it turns the index (> 0) of command in the
672 * command queue.
673 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700674static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800675{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700676 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
677 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800678 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700679 struct iwl_device_cmd *out_cmd;
680 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800681 dma_addr_t phys_addr;
682 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800683 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700684 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700685 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700686 bool had_nocopy = false;
687 int i;
688 u8 *cmd_dest;
689#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
690 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
691 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
692 int trace_idx;
693#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800694
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700695 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
696 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700697 return -EIO;
698 }
699
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700700 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700701 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700702 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700703 return -EIO;
704 }
705
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700706 copy_size = sizeof(out_cmd->hdr);
707 cmd_size = sizeof(out_cmd->hdr);
708
709 /* need one for the header if the first is NOCOPY */
710 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
711
712 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
713 if (!cmd->len[i])
714 continue;
715 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
716 had_nocopy = true;
717 } else {
718 /* NOCOPY must not be followed by normal! */
719 if (WARN_ON(had_nocopy))
720 return -EINVAL;
721 copy_size += cmd->len[i];
722 }
723 cmd_size += cmd->len[i];
724 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800725
Johannes Berg3e41ace2011-04-18 09:12:37 -0700726 /*
727 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700728 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
729 * allocated into separate TFDs, then we will need to
730 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700731 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700732 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700733 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800734
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700735 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
736 IWL_WARN(trans, "Not sending command - %s KILL\n",
737 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800738 return -EIO;
739 }
740
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700741 spin_lock_irqsave(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200742
Johannes Bergc2acea82009-07-24 11:13:05 -0700743 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700744 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200745
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700746 IWL_ERR(trans, "No space in command queue\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700747 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700748 if (!is_ct_kill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700749 IWL_ERR(trans, "Restarting adapter queue is full\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700750 iwlagn_fw_error(priv(trans), false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700751 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800752 return -ENOSPC;
753 }
754
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700755 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800756 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700757 out_meta = &txq->meta[idx];
758
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700759 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700760 if (cmd->flags & CMD_WANT_SKB)
761 out_meta->source = cmd;
762 if (cmd->flags & CMD_ASYNC)
763 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800764
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700765 /* set up the header */
766
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800767 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800768 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700769 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700770 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700771 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800772
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700773 /* and copy the data that needs to be copied */
774
775 cmd_dest = &out_cmd->cmd.payload[0];
776 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
777 if (!cmd->len[i])
778 continue;
779 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
780 break;
781 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
782 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800783 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700784
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700785 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700786 "%d bytes at %d[%d]:%d\n",
787 get_cmd_string(out_cmd->hdr.cmd),
788 out_cmd->hdr.cmd,
789 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700790 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700791
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700792 phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700793 DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700794 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700795 idx = -ENOMEM;
796 goto out;
797 }
798
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900799 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700800 dma_unmap_len_set(out_meta, len, copy_size);
801
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802 iwlagn_txq_attach_buf_to_tfd(trans, txq,
803 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700804#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
805 trace_bufs[0] = &out_cmd->hdr;
806 trace_lens[0] = copy_size;
807 trace_idx = 1;
808#endif
809
810 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
811 if (!cmd->len[i])
812 continue;
813 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
814 continue;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700815 phys_addr = dma_map_single(bus(trans)->dev,
816 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400817 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700818 if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
819 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700820 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400821 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700822 idx = -ENOMEM;
823 goto out;
824 }
825
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700826 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700827 cmd->len[i], 0);
828#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
829 trace_bufs[trace_idx] = cmd->data[i];
830 trace_lens[trace_idx] = cmd->len[i];
831 trace_idx++;
832#endif
833 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700834
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700835 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700836
837 txq->need_update = 1;
838
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700839 /* check that tracing gets all possible blocks */
840 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
841#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700842 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700843 trace_bufs[0], trace_lens[0],
844 trace_bufs[1], trace_lens[1],
845 trace_bufs[2], trace_lens[2]);
846#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700847
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800848 /* Increment and update queue's write index */
849 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700850 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800851
Johannes Berg2c46f722011-04-28 07:27:10 -0700852 out:
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700853 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800854 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800855}
856
Tomas Winkler17b88922008-05-29 16:35:12 +0800857/**
858 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
859 *
860 * When FW advances 'R' index, all entries between old and new 'R' index
861 * need to be reclaimed. As result, some free space forms. If there is
862 * enough free space (> low mark), wake the stack that feeds us.
863 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700864static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
865 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800866{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700867 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700868 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800869 struct iwl_queue *q = &txq->q;
870 int nfreed = 0;
871
Tomas Winkler499b1882008-10-14 12:32:48 -0700872 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700873 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700874 "index %d is out of range [0-%d] %d %d.\n", __func__,
875 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800876 return;
877 }
878
Tomas Winkler499b1882008-10-14 12:32:48 -0700879 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
880 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
881
882 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700883 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800884 q->write_ptr, q->read_ptr);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700885 iwlagn_fw_error(priv(trans), false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800886 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800887
Tomas Winkler17b88922008-05-29 16:35:12 +0800888 }
889}
890
891/**
892 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
893 * @rxb: Rx buffer to reclaim
894 *
895 * If an Rx buffer has an async callback associated with it the callback
896 * will be executed. The attached skb (if present) will only be freed
897 * if the callback returns 1
898 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700899void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb)
Tomas Winkler17b88922008-05-29 16:35:12 +0800900{
Zhu Yi2f301222009-10-09 17:19:45 +0800901 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800902 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
903 int txq_id = SEQ_TO_QUEUE(sequence);
904 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800905 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700906 struct iwl_device_cmd *cmd;
907 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700908 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
909 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200910 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800911
912 /* If a Tx command is being handled and it isn't in the actual
913 * command queue then there a command routing bug has been introduced
914 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700915 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200916 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700917 txq_id, trans->shrd->cmd_queue, sequence,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700918 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
919 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700920 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200921 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800922 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800923
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700924 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700925 cmd = txq->cmd[cmd_index];
926 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800927
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700928 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
929 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700930
Tomas Winkler17b88922008-05-29 16:35:12 +0800931 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700932 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800933 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
934 rxb->page = NULL;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200935 } else if (meta->callback)
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700936 meta->callback(trans->shrd, cmd, pkt);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200937
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700938 spin_lock_irqsave(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800939
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700940 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800941
Johannes Bergc2acea82009-07-24 11:13:05 -0700942 if (!(meta->flags & CMD_ASYNC)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700943 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
944 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800945 get_cmd_string(cmd->hdr.cmd));
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700946 wake_up_interruptible(&trans->shrd->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800947 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200948
Zhu Yidd487442010-03-22 02:28:41 -0700949 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200950
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700951 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800952}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700953
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700954#define HOST_COMPLETE_TIMEOUT (2 * HZ)
955
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700956static void iwl_generic_cmd_callback(struct iwl_shared *shrd,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700957 struct iwl_device_cmd *cmd,
958 struct iwl_rx_packet *pkt)
959{
960 if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700961 IWL_ERR(shrd->trans, "Bad return from %s (0x%08X)\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700962 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
963 return;
964 }
965
966#ifdef CONFIG_IWLWIFI_DEBUG
967 switch (cmd->hdr.cmd) {
968 case REPLY_TX_LINK_QUALITY_CMD:
969 case SENSITIVITY_CMD:
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700970 IWL_DEBUG_HC_DUMP(shrd->trans, "back from %s (0x%08X)\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700971 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
972 break;
973 default:
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700974 IWL_DEBUG_HC(shrd->trans, "back from %s (0x%08X)\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700975 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
976 }
977#endif
978}
979
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700980static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700981{
982 int ret;
983
984 /* An asynchronous command can not expect an SKB to be set. */
985 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
986 return -EINVAL;
987
988 /* Assign a generic callback if one is not provided */
989 if (!cmd->callback)
990 cmd->callback = iwl_generic_cmd_callback;
991
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700992 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700993 return -EBUSY;
994
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700995 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700996 if (ret < 0) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700997 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700998 get_cmd_string(cmd->id), ret);
999 return ret;
1000 }
1001 return 0;
1002}
1003
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001004static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001005{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001006 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001007 int cmd_idx;
1008 int ret;
1009
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001010 lockdep_assert_held(&trans->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001011
1012 /* A synchronous command can not have a callback set. */
1013 if (WARN_ON(cmd->callback))
1014 return -EINVAL;
1015
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001016 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001017 get_cmd_string(cmd->id));
1018
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001019 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1020 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001021 get_cmd_string(cmd->id));
1022
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001023 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001024 if (cmd_idx < 0) {
1025 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001026 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1027 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001028 get_cmd_string(cmd->id), ret);
1029 return ret;
1030 }
1031
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001032 ret = wait_event_interruptible_timeout(trans->shrd->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001033 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001034 HOST_COMPLETE_TIMEOUT);
1035 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001036 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
1037 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001038 "Error sending %s: time out after %dms.\n",
1039 get_cmd_string(cmd->id),
1040 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1041
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001042 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1043 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001044 "%s\n", get_cmd_string(cmd->id));
1045 ret = -ETIMEDOUT;
1046 goto cancel;
1047 }
1048 }
1049
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001050 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
1051 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001052 get_cmd_string(cmd->id));
1053 ret = -ECANCELED;
1054 goto fail;
1055 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001056 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1057 IWL_ERR(trans, "Command %s failed: FW Error\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001058 get_cmd_string(cmd->id));
1059 ret = -EIO;
1060 goto fail;
1061 }
1062 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001063 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001064 get_cmd_string(cmd->id));
1065 ret = -EIO;
1066 goto cancel;
1067 }
1068
1069 return 0;
1070
1071cancel:
1072 if (cmd->flags & CMD_WANT_SKB) {
1073 /*
1074 * Cancel the CMD_WANT_SKB flag for the cmd in the
1075 * TX cmd queue. Otherwise in case the cmd comes
1076 * in later, it will possibly set an invalid
1077 * address (cmd->meta.source).
1078 */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001079 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001080 ~CMD_WANT_SKB;
1081 }
1082fail:
1083 if (cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001084 iwl_free_pages(trans->shrd, cmd->reply_page);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001085 cmd->reply_page = 0;
1086 }
1087
1088 return ret;
1089}
1090
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001091int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001092{
1093 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001094 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001095
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001096 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001097}
1098
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001099int iwl_trans_pcie_send_cmd_pdu(struct iwl_trans *trans, u8 id, u32 flags,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001100 u16 len, const void *data)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001101{
1102 struct iwl_host_cmd cmd = {
1103 .id = id,
1104 .len = { len, },
1105 .data = { data, },
1106 .flags = flags,
1107 };
1108
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001109 return iwl_trans_pcie_send_cmd(trans, &cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001110}
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001111
1112/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001113int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1114 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001115{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001116 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1117 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001118 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001119 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001120 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001121
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001122 /* This function is not meant to release cmd queue*/
1123 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1124 return 0;
1125
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001126 /*Since we free until index _not_ inclusive, the one before index is
1127 * the last we will free. This one must be used */
1128 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1129
1130 if ((index >= q->n_bd) ||
1131 (iwl_queue_used(q, last_to_free) == 0)) {
1132 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1133 "last_to_free %d is out of range [0-%d] %d %d.\n",
1134 __func__, txq_id, last_to_free, q->n_bd,
1135 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001136 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001137 }
1138
1139 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1140 q->read_ptr, index);
1141
1142 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001143 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001144
1145 for (;
1146 q->read_ptr != index;
1147 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1148
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001149 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001150 continue;
1151
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001152 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001153
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001154 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001155
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001156 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001157
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001158 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001159 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001160 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001161 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001162}