blob: 8cbaf1c83720b796029450c5bb42de27c8b0934f [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Tina Zhang <tina.zhang@intel.com>
31 * Pei Zhang <pei.zhang@intel.com>
32 * Niu Bing <bing.niu@intel.com>
33 * Ping Gao <ping.a.gao@intel.com>
34 * Zhi Wang <zhi.a.wang@intel.com>
35 *
36
37 */
38
39#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080040#include "gvt.h"
41#include "i915_pvinfo.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080042
Zhi Wange39c5ad2016-09-02 13:33:29 +080043/* XXX FIXME i915 has changed PP_XXX definition */
44#define PCH_PP_STATUS _MMIO(0xc7200)
45#define PCH_PP_CONTROL _MMIO(0xc7204)
46#define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47#define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48#define PCH_PP_DIVISOR _MMIO(0xc7210)
49
Zhi Wang12d14cc2016-08-30 11:06:17 +080050/* Register contains RO bits */
51#define F_RO (1 << 0)
52/* Register contains graphics address */
53#define F_GMADR (1 << 1)
54/* Mode mask registers with high 16 bits as the mask bits */
55#define F_MODE_MASK (1 << 2)
56/* This reg can be accessed by GPU commands */
57#define F_CMD_ACCESS (1 << 3)
58/* This reg has been accessed by a VM */
59#define F_ACCESSED (1 << 4)
60/* This reg has been accessed through GPU commands */
61#define F_CMD_ACCESSED (1 << 5)
62/* This reg could be accessed by unaligned address */
63#define F_UNALIGN (1 << 6)
64
65unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
66{
67 if (IS_BROADWELL(gvt->dev_priv))
68 return D_BDW;
69 else if (IS_SKYLAKE(gvt->dev_priv))
70 return D_SKL;
71
72 return 0;
73}
74
75bool intel_gvt_match_device(struct intel_gvt *gvt,
76 unsigned long device)
77{
78 return intel_gvt_get_device_type(gvt) & device;
79}
80
Zhi Wange39c5ad2016-09-02 13:33:29 +080081static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
82 void *p_data, unsigned int bytes)
83{
84 memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
85}
86
87static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
88 void *p_data, unsigned int bytes)
89{
90 memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
91}
92
Zhi Wang12d14cc2016-08-30 11:06:17 +080093static int new_mmio_info(struct intel_gvt *gvt,
94 u32 offset, u32 flags, u32 size,
95 u32 addr_mask, u32 ro_mask, u32 device,
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +010096 int (*read)(struct intel_vgpu *, unsigned int, void *, unsigned int),
97 int (*write)(struct intel_vgpu *, unsigned int, void *, unsigned int))
Zhi Wang12d14cc2016-08-30 11:06:17 +080098{
99 struct intel_gvt_mmio_info *info, *p;
100 u32 start, end, i;
101
102 if (!intel_gvt_match_device(gvt, device))
103 return 0;
104
105 if (WARN_ON(!IS_ALIGNED(offset, 4)))
106 return -EINVAL;
107
108 start = offset;
109 end = offset + size;
110
111 for (i = start; i < end; i += 4) {
112 info = kzalloc(sizeof(*info), GFP_KERNEL);
113 if (!info)
114 return -ENOMEM;
115
116 info->offset = i;
117 p = intel_gvt_find_mmio_info(gvt, info->offset);
118 if (p)
119 gvt_err("dup mmio definition offset %x\n",
120 info->offset);
121 info->size = size;
122 info->length = (i + 4) < end ? 4 : (end - i);
123 info->addr_mask = addr_mask;
124 info->device = device;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800125 info->read = read ? read : intel_vgpu_default_mmio_read;
126 info->write = write ? write : intel_vgpu_default_mmio_write;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800127 gvt->mmio.mmio_attribute[info->offset / 4] = flags;
128 INIT_HLIST_NODE(&info->node);
129 hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
130 }
131 return 0;
132}
133
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400134static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
135{
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800136 enum intel_engine_id id;
137 struct intel_engine_cs *engine;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400138
139 reg &= ~GENMASK(11, 0);
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800140 for_each_engine(engine, gvt->dev_priv, id) {
141 if (engine->mmio_base == reg)
142 return id;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400143 }
144 return -1;
145}
146
Zhi Wange39c5ad2016-09-02 13:33:29 +0800147#define offset_to_fence_num(offset) \
148 ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
149
150#define fence_num_to_offset(num) \
151 (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
152
153static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
154 unsigned int fence_num, void *p_data, unsigned int bytes)
155{
156 if (fence_num >= vgpu_fence_sz(vgpu)) {
157 gvt_err("vgpu%d: found oob fence register access\n",
158 vgpu->id);
159 gvt_err("vgpu%d: total fence num %d access fence num %d\n",
160 vgpu->id, vgpu_fence_sz(vgpu), fence_num);
161 memset(p_data, 0, bytes);
162 }
163 return 0;
164}
165
166static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
167 void *p_data, unsigned int bytes)
168{
169 int ret;
170
171 ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
172 p_data, bytes);
173 if (ret)
174 return ret;
175 read_vreg(vgpu, off, p_data, bytes);
176 return 0;
177}
178
179static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
180 void *p_data, unsigned int bytes)
181{
182 unsigned int fence_num = offset_to_fence_num(off);
183 int ret;
184
185 ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
186 if (ret)
187 return ret;
188 write_vreg(vgpu, off, p_data, bytes);
189
190 intel_vgpu_write_fence(vgpu, fence_num,
191 vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
192 return 0;
193}
194
195#define CALC_MODE_MASK_REG(old, new) \
196 (((new) & GENMASK(31, 16)) \
197 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
198 | ((new) & ((new) >> 16))))
199
200static int mul_force_wake_write(struct intel_vgpu *vgpu,
201 unsigned int offset, void *p_data, unsigned int bytes)
202{
203 u32 old, new;
204 uint32_t ack_reg_offset;
205
206 old = vgpu_vreg(vgpu, offset);
207 new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
208
209 if (IS_SKYLAKE(vgpu->gvt->dev_priv)) {
210 switch (offset) {
211 case FORCEWAKE_RENDER_GEN9_REG:
212 ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
213 break;
214 case FORCEWAKE_BLITTER_GEN9_REG:
215 ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
216 break;
217 case FORCEWAKE_MEDIA_GEN9_REG:
218 ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
219 break;
220 default:
221 /*should not hit here*/
222 gvt_err("invalid forcewake offset 0x%x\n", offset);
Changbin Du39762ad2016-12-27 13:25:06 +0800223 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800224 }
225 } else {
226 ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
227 }
228
229 vgpu_vreg(vgpu, offset) = new;
230 vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
231 return 0;
232}
233
Zhi Wange4734052016-05-01 07:42:16 -0400234static int handle_device_reset(struct intel_vgpu *vgpu, unsigned int offset,
235 void *p_data, unsigned int bytes, unsigned long bitmap)
236{
237 struct intel_gvt_workload_scheduler *scheduler =
238 &vgpu->gvt->scheduler;
239
240 vgpu->resetting = true;
241
Zhi Wang4b639602016-05-01 17:09:58 -0400242 intel_vgpu_stop_schedule(vgpu);
Ping Gao0a8b66e2016-10-26 13:36:41 +0800243 /*
244 * The current_vgpu will set to NULL after stopping the
245 * scheduler when the reset is triggered by current vgpu.
246 */
247 if (scheduler->current_vgpu == NULL) {
Zhi Wange4734052016-05-01 07:42:16 -0400248 mutex_unlock(&vgpu->gvt->lock);
249 intel_gvt_wait_vgpu_idle(vgpu);
250 mutex_lock(&vgpu->gvt->lock);
251 }
252
253 intel_vgpu_reset_execlist(vgpu, bitmap);
254
Ping Gao23736d12016-10-26 09:38:52 +0800255 /* full GPU reset */
256 if (bitmap == 0xff) {
257 mutex_unlock(&vgpu->gvt->lock);
258 intel_vgpu_clean_gtt(vgpu);
259 mutex_lock(&vgpu->gvt->lock);
260 setup_vgpu_mmio(vgpu);
261 populate_pvinfo_page(vgpu);
262 intel_vgpu_init_gtt(vgpu);
263 }
264
Zhi Wange4734052016-05-01 07:42:16 -0400265 vgpu->resetting = false;
266
267 return 0;
268}
269
Zhi Wange39c5ad2016-09-02 13:33:29 +0800270static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
271 void *p_data, unsigned int bytes)
272{
273 u32 data;
Zhi Wange4734052016-05-01 07:42:16 -0400274 u64 bitmap = 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800275
Ping Gao40d24282016-10-26 09:38:50 +0800276 write_vreg(vgpu, offset, p_data, bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800277 data = vgpu_vreg(vgpu, offset);
278
279 if (data & GEN6_GRDOM_FULL) {
280 gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
281 bitmap = 0xff;
282 }
283 if (data & GEN6_GRDOM_RENDER) {
284 gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
285 bitmap |= (1 << RCS);
286 }
287 if (data & GEN6_GRDOM_MEDIA) {
288 gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
289 bitmap |= (1 << VCS);
290 }
291 if (data & GEN6_GRDOM_BLT) {
292 gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
293 bitmap |= (1 << BCS);
294 }
295 if (data & GEN6_GRDOM_VECS) {
296 gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
297 bitmap |= (1 << VECS);
298 }
299 if (data & GEN8_GRDOM_MEDIA2) {
300 gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
301 if (HAS_BSD2(vgpu->gvt->dev_priv))
302 bitmap |= (1 << VCS2);
303 }
Zhi Wange4734052016-05-01 07:42:16 -0400304 return handle_device_reset(vgpu, offset, p_data, bytes, bitmap);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800305}
306
Zhi Wang04d348a2016-04-25 18:28:56 -0400307static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
308 void *p_data, unsigned int bytes)
309{
310 return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
311}
312
313static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
314 void *p_data, unsigned int bytes)
315{
316 return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
317}
318
319static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
320 unsigned int offset, void *p_data, unsigned int bytes)
321{
322 write_vreg(vgpu, offset, p_data, bytes);
323
324 if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
325 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
326 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
327 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
328 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
329
330 } else
331 vgpu_vreg(vgpu, PCH_PP_STATUS) &=
332 ~(PP_ON | PP_SEQUENCE_POWER_DOWN
333 | PP_CYCLE_DELAY_ACTIVE);
334 return 0;
335}
336
337static int transconf_mmio_write(struct intel_vgpu *vgpu,
338 unsigned int offset, void *p_data, unsigned int bytes)
339{
340 write_vreg(vgpu, offset, p_data, bytes);
341
342 if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
343 vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
344 else
345 vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
346 return 0;
347}
348
349static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
350 void *p_data, unsigned int bytes)
351{
352 write_vreg(vgpu, offset, p_data, bytes);
353
354 if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
355 vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
356 else
357 vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
358
359 if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
360 vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
361 else
362 vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
363
364 return 0;
365}
366
367static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
368 void *p_data, unsigned int bytes)
369{
370 *(u32 *)p_data = (1 << 17);
371 return 0;
372}
373
374static int dpy_reg_mmio_read_2(struct intel_vgpu *vgpu, unsigned int offset,
375 void *p_data, unsigned int bytes)
376{
377 *(u32 *)p_data = 3;
378 return 0;
379}
380
381static int dpy_reg_mmio_read_3(struct intel_vgpu *vgpu, unsigned int offset,
382 void *p_data, unsigned int bytes)
383{
384 *(u32 *)p_data = (0x2f << 16);
385 return 0;
386}
387
388static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
389 void *p_data, unsigned int bytes)
390{
391 u32 data;
392
393 write_vreg(vgpu, offset, p_data, bytes);
394 data = vgpu_vreg(vgpu, offset);
395
396 if (data & PIPECONF_ENABLE)
397 vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
398 else
399 vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
400 intel_gvt_check_vblank_emulation(vgpu->gvt);
401 return 0;
402}
403
404static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
405 void *p_data, unsigned int bytes)
406{
407 write_vreg(vgpu, offset, p_data, bytes);
408
409 if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
410 vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
411 } else {
412 vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
413 if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
414 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
415 &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
416 }
417 return 0;
418}
419
420static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
421 unsigned int offset, void *p_data, unsigned int bytes)
422{
423 vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
424 return 0;
425}
426
427#define FDI_LINK_TRAIN_PATTERN1 0
428#define FDI_LINK_TRAIN_PATTERN2 1
429
430static int fdi_auto_training_started(struct intel_vgpu *vgpu)
431{
432 u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
433 u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
434 u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
435
436 if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
437 (rx_ctl & FDI_RX_ENABLE) &&
438 (rx_ctl & FDI_AUTO_TRAINING) &&
439 (tx_ctl & DP_TP_CTL_ENABLE) &&
440 (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
441 return 1;
442 else
443 return 0;
444}
445
446static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
447 enum pipe pipe, unsigned int train_pattern)
448{
449 i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
450 unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
451 unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
452 unsigned int fdi_iir_check_bits;
453
454 fdi_rx_imr = FDI_RX_IMR(pipe);
455 fdi_tx_ctl = FDI_TX_CTL(pipe);
456 fdi_rx_ctl = FDI_RX_CTL(pipe);
457
458 if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
459 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
460 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
461 fdi_iir_check_bits = FDI_RX_BIT_LOCK;
462 } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
463 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
464 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
465 fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
466 } else {
467 gvt_err("Invalid train pattern %d\n", train_pattern);
468 return -EINVAL;
469 }
470
471 fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
472 fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
473
474 /* If imr bit has been masked */
475 if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
476 return 0;
477
478 if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
479 == fdi_tx_check_bits)
480 && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
481 == fdi_rx_check_bits))
482 return 1;
483 else
484 return 0;
485}
486
487#define INVALID_INDEX (~0U)
488
489static unsigned int calc_index(unsigned int offset, unsigned int start,
490 unsigned int next, unsigned int end, i915_reg_t i915_end)
491{
492 unsigned int range = next - start;
493
494 if (!end)
495 end = i915_mmio_reg_offset(i915_end);
496 if (offset < start || offset > end)
497 return INVALID_INDEX;
498 offset -= start;
499 return offset / range;
500}
501
502#define FDI_RX_CTL_TO_PIPE(offset) \
503 calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
504
505#define FDI_TX_CTL_TO_PIPE(offset) \
506 calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
507
508#define FDI_RX_IMR_TO_PIPE(offset) \
509 calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
510
511static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
512 unsigned int offset, void *p_data, unsigned int bytes)
513{
514 i915_reg_t fdi_rx_iir;
515 unsigned int index;
516 int ret;
517
518 if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
519 index = FDI_RX_CTL_TO_PIPE(offset);
520 else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
521 index = FDI_TX_CTL_TO_PIPE(offset);
522 else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
523 index = FDI_RX_IMR_TO_PIPE(offset);
524 else {
525 gvt_err("Unsupport registers %x\n", offset);
526 return -EINVAL;
527 }
528
529 write_vreg(vgpu, offset, p_data, bytes);
530
531 fdi_rx_iir = FDI_RX_IIR(index);
532
533 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
534 if (ret < 0)
535 return ret;
536 if (ret)
537 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
538
539 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
540 if (ret < 0)
541 return ret;
542 if (ret)
543 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
544
545 if (offset == _FDI_RXA_CTL)
546 if (fdi_auto_training_started(vgpu))
547 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
548 DP_TP_STATUS_AUTOTRAIN_DONE;
549 return 0;
550}
551
552#define DP_TP_CTL_TO_PORT(offset) \
553 calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
554
555static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
556 void *p_data, unsigned int bytes)
557{
558 i915_reg_t status_reg;
559 unsigned int index;
560 u32 data;
561
562 write_vreg(vgpu, offset, p_data, bytes);
563
564 index = DP_TP_CTL_TO_PORT(offset);
565 data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
566 if (data == 0x2) {
567 status_reg = DP_TP_STATUS(index);
568 vgpu_vreg(vgpu, status_reg) |= (1 << 25);
569 }
570 return 0;
571}
572
573static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
574 unsigned int offset, void *p_data, unsigned int bytes)
575{
576 u32 reg_val;
577 u32 sticky_mask;
578
579 reg_val = *((u32 *)p_data);
580 sticky_mask = GENMASK(27, 26) | (1 << 24);
581
582 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
583 (vgpu_vreg(vgpu, offset) & sticky_mask);
584 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
585 return 0;
586}
587
588static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
589 unsigned int offset, void *p_data, unsigned int bytes)
590{
591 u32 data;
592
593 write_vreg(vgpu, offset, p_data, bytes);
594 data = vgpu_vreg(vgpu, offset);
595
596 if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
597 vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
598 return 0;
599}
600
601static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
602 unsigned int offset, void *p_data, unsigned int bytes)
603{
604 u32 data;
605
606 write_vreg(vgpu, offset, p_data, bytes);
607 data = vgpu_vreg(vgpu, offset);
608
609 if (data & FDI_MPHY_IOSFSB_RESET_CTL)
610 vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
611 else
612 vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
613 return 0;
614}
615
616#define DSPSURF_TO_PIPE(offset) \
617 calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
618
619static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
620 void *p_data, unsigned int bytes)
621{
622 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
623 unsigned int index = DSPSURF_TO_PIPE(offset);
624 i915_reg_t surflive_reg = DSPSURFLIVE(index);
625 int flip_event[] = {
626 [PIPE_A] = PRIMARY_A_FLIP_DONE,
627 [PIPE_B] = PRIMARY_B_FLIP_DONE,
628 [PIPE_C] = PRIMARY_C_FLIP_DONE,
629 };
630
631 write_vreg(vgpu, offset, p_data, bytes);
632 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
633
634 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
635 return 0;
636}
637
638#define SPRSURF_TO_PIPE(offset) \
639 calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
640
641static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
642 void *p_data, unsigned int bytes)
643{
644 unsigned int index = SPRSURF_TO_PIPE(offset);
645 i915_reg_t surflive_reg = SPRSURFLIVE(index);
646 int flip_event[] = {
647 [PIPE_A] = SPRITE_A_FLIP_DONE,
648 [PIPE_B] = SPRITE_B_FLIP_DONE,
649 [PIPE_C] = SPRITE_C_FLIP_DONE,
650 };
651
652 write_vreg(vgpu, offset, p_data, bytes);
653 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
654
655 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
656 return 0;
657}
658
659static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
660 unsigned int reg)
661{
662 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
663 enum intel_gvt_event_type event;
664
665 if (reg == _DPA_AUX_CH_CTL)
666 event = AUX_CHANNEL_A;
667 else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
668 event = AUX_CHANNEL_B;
669 else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
670 event = AUX_CHANNEL_C;
671 else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
672 event = AUX_CHANNEL_D;
673 else {
674 WARN_ON(true);
675 return -EINVAL;
676 }
677
678 intel_vgpu_trigger_virtual_event(vgpu, event);
679 return 0;
680}
681
682static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
683 unsigned int reg, int len, bool data_valid)
684{
685 /* mark transaction done */
686 value |= DP_AUX_CH_CTL_DONE;
687 value &= ~DP_AUX_CH_CTL_SEND_BUSY;
688 value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
689
690 if (data_valid)
691 value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
692 else
693 value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
694
695 /* message size */
696 value &= ~(0xf << 20);
697 value |= (len << 20);
698 vgpu_vreg(vgpu, reg) = value;
699
700 if (value & DP_AUX_CH_CTL_INTERRUPT)
701 return trigger_aux_channel_interrupt(vgpu, reg);
702 return 0;
703}
704
705static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
706 uint8_t t)
707{
708 if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
709 /* training pattern 1 for CR */
710 /* set LANE0_CR_DONE, LANE1_CR_DONE */
711 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
712 /* set LANE2_CR_DONE, LANE3_CR_DONE */
713 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
714 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
715 DPCD_TRAINING_PATTERN_2) {
716 /* training pattern 2 for EQ */
717 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
718 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
719 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
720 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
721 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
722 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
723 /* set INTERLANE_ALIGN_DONE */
724 dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
725 DPCD_INTERLANE_ALIGN_DONE;
726 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
727 DPCD_LINK_TRAINING_DISABLED) {
728 /* finish link training */
729 /* set sink status as synchronized */
730 dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
731 }
732}
733
734#define _REG_HSW_DP_AUX_CH_CTL(dp) \
735 ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
736
737#define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
738
739#define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
740
741#define dpy_is_valid_port(port) \
742 (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
743
744static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
745 unsigned int offset, void *p_data, unsigned int bytes)
746{
747 struct intel_vgpu_display *display = &vgpu->display;
748 int msg, addr, ctrl, op, len;
749 int port_index = OFFSET_TO_DP_AUX_PORT(offset);
750 struct intel_vgpu_dpcd_data *dpcd = NULL;
751 struct intel_vgpu_port *port = NULL;
752 u32 data;
753
754 if (!dpy_is_valid_port(port_index)) {
755 gvt_err("GVT(%d): Unsupported DP port access!\n", vgpu->id);
756 return 0;
757 }
758
759 write_vreg(vgpu, offset, p_data, bytes);
760 data = vgpu_vreg(vgpu, offset);
761
762 if (IS_SKYLAKE(vgpu->gvt->dev_priv) &&
763 offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
764 /* SKL DPB/C/D aux ctl register changed */
765 return 0;
766 } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
767 offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
768 /* write to the data registers */
769 return 0;
770 }
771
772 if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
773 /* just want to clear the sticky bits */
774 vgpu_vreg(vgpu, offset) = 0;
775 return 0;
776 }
777
778 port = &display->ports[port_index];
779 dpcd = port->dpcd;
780
781 /* read out message from DATA1 register */
782 msg = vgpu_vreg(vgpu, offset + 4);
783 addr = (msg >> 8) & 0xffff;
784 ctrl = (msg >> 24) & 0xff;
785 len = msg & 0xff;
786 op = ctrl >> 4;
787
788 if (op == GVT_AUX_NATIVE_WRITE) {
789 int t;
790 uint8_t buf[16];
791
792 if ((addr + len + 1) >= DPCD_SIZE) {
793 /*
794 * Write request exceeds what we supported,
795 * DCPD spec: When a Source Device is writing a DPCD
796 * address not supported by the Sink Device, the Sink
797 * Device shall reply with AUX NACK and “M” equal to
798 * zero.
799 */
800
801 /* NAK the write */
802 vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
803 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
804 return 0;
805 }
806
807 /*
808 * Write request format: (command + address) occupies
809 * 3 bytes, followed by (len + 1) bytes of data.
810 */
811 if (WARN_ON((len + 4) > AUX_BURST_SIZE))
812 return -EINVAL;
813
814 /* unpack data from vreg to buf */
815 for (t = 0; t < 4; t++) {
816 u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
817
818 buf[t * 4] = (r >> 24) & 0xff;
819 buf[t * 4 + 1] = (r >> 16) & 0xff;
820 buf[t * 4 + 2] = (r >> 8) & 0xff;
821 buf[t * 4 + 3] = r & 0xff;
822 }
823
824 /* write to virtual DPCD */
825 if (dpcd && dpcd->data_valid) {
826 for (t = 0; t <= len; t++) {
827 int p = addr + t;
828
829 dpcd->data[p] = buf[t];
830 /* check for link training */
831 if (p == DPCD_TRAINING_PATTERN_SET)
832 dp_aux_ch_ctl_link_training(dpcd,
833 buf[t]);
834 }
835 }
836
837 /* ACK the write */
838 vgpu_vreg(vgpu, offset + 4) = 0;
839 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
840 dpcd && dpcd->data_valid);
841 return 0;
842 }
843
844 if (op == GVT_AUX_NATIVE_READ) {
845 int idx, i, ret = 0;
846
847 if ((addr + len + 1) >= DPCD_SIZE) {
848 /*
849 * read request exceeds what we supported
850 * DPCD spec: A Sink Device receiving a Native AUX CH
851 * read request for an unsupported DPCD address must
852 * reply with an AUX ACK and read data set equal to
853 * zero instead of replying with AUX NACK.
854 */
855
856 /* ACK the READ*/
857 vgpu_vreg(vgpu, offset + 4) = 0;
858 vgpu_vreg(vgpu, offset + 8) = 0;
859 vgpu_vreg(vgpu, offset + 12) = 0;
860 vgpu_vreg(vgpu, offset + 16) = 0;
861 vgpu_vreg(vgpu, offset + 20) = 0;
862
863 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
864 true);
865 return 0;
866 }
867
868 for (idx = 1; idx <= 5; idx++) {
869 /* clear the data registers */
870 vgpu_vreg(vgpu, offset + 4 * idx) = 0;
871 }
872
873 /*
874 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
875 */
876 if (WARN_ON((len + 2) > AUX_BURST_SIZE))
877 return -EINVAL;
878
879 /* read from virtual DPCD to vreg */
880 /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
881 if (dpcd && dpcd->data_valid) {
882 for (i = 1; i <= (len + 1); i++) {
883 int t;
884
885 t = dpcd->data[addr + i - 1];
886 t <<= (24 - 8 * (i % 4));
887 ret |= t;
888
889 if ((i % 4 == 3) || (i == (len + 1))) {
890 vgpu_vreg(vgpu, offset +
891 (i / 4 + 1) * 4) = ret;
892 ret = 0;
893 }
894 }
895 }
896 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
897 dpcd && dpcd->data_valid);
898 return 0;
899 }
900
901 /* i2c transaction starts */
902 intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
903
904 if (data & DP_AUX_CH_CTL_INTERRUPT)
905 trigger_aux_channel_interrupt(vgpu, offset);
906 return 0;
907}
908
909static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
910 void *p_data, unsigned int bytes)
911{
912 bool vga_disable;
913
914 write_vreg(vgpu, offset, p_data, bytes);
915 vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
916
917 gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
918 vga_disable ? "Disable" : "Enable");
919 return 0;
920}
921
922static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
923 unsigned int sbi_offset)
924{
925 struct intel_vgpu_display *display = &vgpu->display;
926 int num = display->sbi.number;
927 int i;
928
929 for (i = 0; i < num; ++i)
930 if (display->sbi.registers[i].offset == sbi_offset)
931 break;
932
933 if (i == num)
934 return 0;
935
936 return display->sbi.registers[i].value;
937}
938
939static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
940 unsigned int offset, u32 value)
941{
942 struct intel_vgpu_display *display = &vgpu->display;
943 int num = display->sbi.number;
944 int i;
945
946 for (i = 0; i < num; ++i) {
947 if (display->sbi.registers[i].offset == offset)
948 break;
949 }
950
951 if (i == num) {
952 if (num == SBI_REG_MAX) {
953 gvt_err("vgpu%d: SBI caching meets maximum limits\n",
954 vgpu->id);
955 return;
956 }
957 display->sbi.number++;
958 }
959
960 display->sbi.registers[i].offset = offset;
961 display->sbi.registers[i].value = value;
962}
963
964static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
965 void *p_data, unsigned int bytes)
966{
967 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
968 SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
969 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
970 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
971 vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
972 sbi_offset);
973 }
974 read_vreg(vgpu, offset, p_data, bytes);
975 return 0;
976}
977
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +0100978static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang04d348a2016-04-25 18:28:56 -0400979 void *p_data, unsigned int bytes)
980{
981 u32 data;
982
983 write_vreg(vgpu, offset, p_data, bytes);
984 data = vgpu_vreg(vgpu, offset);
985
986 data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
987 data |= SBI_READY;
988
989 data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
990 data |= SBI_RESPONSE_SUCCESS;
991
992 vgpu_vreg(vgpu, offset) = data;
993
994 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
995 SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
996 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
997 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
998
999 write_virtual_sbi_register(vgpu, sbi_offset,
1000 vgpu_vreg(vgpu, SBI_DATA));
1001 }
1002 return 0;
1003}
1004
Zhi Wange39c5ad2016-09-02 13:33:29 +08001005#define _vgtif_reg(x) \
1006 (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1007
1008static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1009 void *p_data, unsigned int bytes)
1010{
1011 bool invalid_read = false;
1012
1013 read_vreg(vgpu, offset, p_data, bytes);
1014
1015 switch (offset) {
1016 case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1017 if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1018 invalid_read = true;
1019 break;
1020 case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1021 _vgtif_reg(avail_rs.fence_num):
1022 if (offset + bytes >
1023 _vgtif_reg(avail_rs.fence_num) + 4)
1024 invalid_read = true;
1025 break;
1026 case 0x78010: /* vgt_caps */
1027 case 0x7881c:
1028 break;
1029 default:
1030 invalid_read = true;
1031 break;
1032 }
1033 if (invalid_read)
1034 gvt_err("invalid pvinfo read: [%x:%x] = %x\n",
1035 offset, bytes, *(u32 *)p_data);
1036 return 0;
1037}
1038
1039static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1040{
1041 int ret = 0;
1042
1043 switch (notification) {
1044 case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1045 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
1046 break;
1047 case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1048 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
1049 break;
1050 case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1051 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
1052 break;
1053 case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1054 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
1055 break;
1056 case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1057 case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1058 case 1: /* Remove this in guest driver. */
1059 break;
1060 default:
1061 gvt_err("Invalid PV notification %d\n", notification);
1062 }
1063 return ret;
1064}
1065
Zhi Wang04d348a2016-04-25 18:28:56 -04001066static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1067{
1068 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1069 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
1070 char *env[3] = {NULL, NULL, NULL};
1071 char vmid_str[20];
1072 char display_ready_str[20];
1073
1074 snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d\n", ready);
1075 env[0] = display_ready_str;
1076
1077 snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1078 env[1] = vmid_str;
1079
1080 return kobject_uevent_env(kobj, KOBJ_ADD, env);
1081}
1082
Zhi Wange39c5ad2016-09-02 13:33:29 +08001083static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1084 void *p_data, unsigned int bytes)
1085{
1086 u32 data;
1087 int ret;
1088
1089 write_vreg(vgpu, offset, p_data, bytes);
1090 data = vgpu_vreg(vgpu, offset);
1091
1092 switch (offset) {
1093 case _vgtif_reg(display_ready):
Zhi Wang04d348a2016-04-25 18:28:56 -04001094 send_display_ready_uevent(vgpu, data ? 1 : 0);
1095 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001096 case _vgtif_reg(g2v_notify):
1097 ret = handle_g2v_notification(vgpu, data);
1098 break;
1099 /* add xhot and yhot to handled list to avoid error log */
1100 case 0x78830:
1101 case 0x78834:
1102 case _vgtif_reg(pdp[0].lo):
1103 case _vgtif_reg(pdp[0].hi):
1104 case _vgtif_reg(pdp[1].lo):
1105 case _vgtif_reg(pdp[1].hi):
1106 case _vgtif_reg(pdp[2].lo):
1107 case _vgtif_reg(pdp[2].hi):
1108 case _vgtif_reg(pdp[3].lo):
1109 case _vgtif_reg(pdp[3].hi):
1110 case _vgtif_reg(execlist_context_descriptor_lo):
1111 case _vgtif_reg(execlist_context_descriptor_hi):
1112 break;
1113 default:
1114 gvt_err("invalid pvinfo write offset %x bytes %x data %x\n",
1115 offset, bytes, data);
1116 break;
1117 }
1118 return 0;
1119}
1120
Zhi Wang04d348a2016-04-25 18:28:56 -04001121static int pf_write(struct intel_vgpu *vgpu,
1122 unsigned int offset, void *p_data, unsigned int bytes)
1123{
1124 u32 val = *(u32 *)p_data;
1125
1126 if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1127 offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1128 offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1129 WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
1130 vgpu->id);
1131 return 0;
1132 }
1133
1134 return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1135}
1136
1137static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1138 unsigned int offset, void *p_data, unsigned int bytes)
1139{
1140 write_vreg(vgpu, offset, p_data, bytes);
1141
1142 if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_ENABLE_REQUEST)
1143 vgpu_vreg(vgpu, offset) |= HSW_PWR_WELL_STATE_ENABLED;
1144 else
1145 vgpu_vreg(vgpu, offset) &= ~HSW_PWR_WELL_STATE_ENABLED;
1146 return 0;
1147}
1148
Zhi Wange39c5ad2016-09-02 13:33:29 +08001149static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1150 unsigned int offset, void *p_data, unsigned int bytes)
1151{
1152 write_vreg(vgpu, offset, p_data, bytes);
1153
1154 if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1155 vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1156 return 0;
1157}
1158
1159static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1160 void *p_data, unsigned int bytes)
1161{
Ping Gao5f399f12016-10-27 14:46:40 +08001162 u32 mode;
1163
1164 write_vreg(vgpu, offset, p_data, bytes);
1165 mode = vgpu_vreg(vgpu, offset);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001166
1167 if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
1168 WARN_ONCE(1, "VM(%d): iGVT-g doesn't supporte GuC\n",
1169 vgpu->id);
1170 return 0;
1171 }
1172
1173 return 0;
1174}
1175
1176static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1177 void *p_data, unsigned int bytes)
1178{
1179 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1180 u32 trtte = *(u32 *)p_data;
1181
1182 if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1183 WARN(1, "VM(%d): Use physical address for TRTT!\n",
1184 vgpu->id);
1185 return -EINVAL;
1186 }
1187 write_vreg(vgpu, offset, p_data, bytes);
1188 /* TRTTE is not per-context */
1189 I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
1190
1191 return 0;
1192}
1193
1194static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1195 void *p_data, unsigned int bytes)
1196{
1197 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1198 u32 val = *(u32 *)p_data;
1199
1200 if (val & 1) {
1201 /* unblock hw logic */
1202 I915_WRITE(_MMIO(offset), val);
1203 }
1204 write_vreg(vgpu, offset, p_data, bytes);
1205 return 0;
1206}
1207
Zhi Wang04d348a2016-04-25 18:28:56 -04001208static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1209 void *p_data, unsigned int bytes)
1210{
1211 u32 v = 0;
1212
1213 if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1214 v |= (1 << 0);
1215
1216 if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1217 v |= (1 << 8);
1218
1219 if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1220 v |= (1 << 16);
1221
1222 if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1223 v |= (1 << 24);
1224
1225 vgpu_vreg(vgpu, offset) = v;
1226
1227 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1228}
1229
1230static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1231 void *p_data, unsigned int bytes)
1232{
1233 u32 value = *(u32 *)p_data;
1234 u32 cmd = value & 0xff;
1235 u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
1236
1237 switch (cmd) {
1238 case 0x6:
1239 /**
1240 * "Read memory latency" command on gen9.
1241 * Below memory latency values are read
1242 * from skylake platform.
1243 */
1244 if (!*data0)
1245 *data0 = 0x1e1a1100;
1246 else
1247 *data0 = 0x61514b3d;
1248 break;
1249 case 0x5:
1250 *data0 |= 0x1;
1251 break;
1252 }
1253
1254 gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1255 vgpu->id, value, *data0);
1256
1257 value &= ~(1 << 31);
1258 return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1259}
1260
1261static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1262 unsigned int offset, void *p_data, unsigned int bytes)
1263{
1264 u32 v = *(u32 *)p_data;
1265
1266 v &= (1 << 31) | (1 << 29) | (1 << 9) |
1267 (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1268 v |= (v >> 1);
1269
1270 return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1271}
1272
1273static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1274 void *p_data, unsigned int bytes)
1275{
1276 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1277 i915_reg_t reg = {.reg = offset};
1278
1279 switch (offset) {
1280 case 0x4ddc:
1281 vgpu_vreg(vgpu, offset) = 0x8000003c;
Ping Gaod4362222016-10-28 10:21:45 +08001282 /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001283 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001284 break;
1285 case 0x42080:
1286 vgpu_vreg(vgpu, offset) = 0x8000;
Ping Gaod4362222016-10-28 10:21:45 +08001287 /* WaCompressedResourceDisplayNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001288 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001289 break;
1290 default:
1291 return -EINVAL;
1292 }
1293
Zhi Wang04d348a2016-04-25 18:28:56 -04001294 return 0;
1295}
1296
1297static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1298 void *p_data, unsigned int bytes)
1299{
1300 u32 v = *(u32 *)p_data;
1301
1302 /* other bits are MBZ. */
1303 v &= (1 << 31) | (1 << 30);
1304 v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1305
1306 vgpu_vreg(vgpu, offset) = v;
1307
1308 return 0;
1309}
1310
1311static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
1312 unsigned int offset, void *p_data, unsigned int bytes)
1313{
1314 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1315
1316 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
1317 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1318}
1319
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001320static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1321 void *p_data, unsigned int bytes)
1322{
1323 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1324 struct intel_vgpu_execlist *execlist;
1325 u32 data = *(u32 *)p_data;
Bing Niu6fb50822016-10-31 17:35:12 +08001326 int ret = 0;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001327
Zhenyu Wang0fac21e2016-10-20 13:30:33 +08001328 if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001329 return -EINVAL;
1330
1331 execlist = &vgpu->execlist[ring_id];
1332
1333 execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
Bing Niu6fb50822016-10-31 17:35:12 +08001334 if (execlist->elsp_dwords.index == 3) {
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001335 ret = intel_vgpu_submit_execlist(vgpu, ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001336 if(ret)
1337 gvt_err("fail submit workload on ring %d\n", ring_id);
1338 }
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001339
1340 ++execlist->elsp_dwords.index;
1341 execlist->elsp_dwords.index &= 0x3;
Bing Niu6fb50822016-10-31 17:35:12 +08001342 return ret;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001343}
1344
Zhi Wang4b639602016-05-01 17:09:58 -04001345static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1346 void *p_data, unsigned int bytes)
1347{
1348 u32 data = *(u32 *)p_data;
1349 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1350 bool enable_execlist;
1351
1352 write_vreg(vgpu, offset, p_data, bytes);
1353 if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
1354 || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
1355 enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1356
1357 gvt_dbg_core("EXECLIST %s on ring %d\n",
1358 (enable_execlist ? "enabling" : "disabling"),
1359 ring_id);
1360
1361 if (enable_execlist)
1362 intel_vgpu_start_schedule(vgpu);
1363 }
1364 return 0;
1365}
1366
Zhi Wang17865712016-05-01 19:02:37 -04001367static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1368 unsigned int offset, void *p_data, unsigned int bytes)
1369{
Zhi Wang17865712016-05-01 19:02:37 -04001370 unsigned int id = 0;
1371
Ping Gaof24940e2016-10-27 14:37:41 +08001372 write_vreg(vgpu, offset, p_data, bytes);
Ping Gao4f3f1ae2016-11-10 15:27:20 +08001373 vgpu_vreg(vgpu, offset) = 0;
Ping Gaof24940e2016-10-27 14:37:41 +08001374
Zhi Wang17865712016-05-01 19:02:37 -04001375 switch (offset) {
1376 case 0x4260:
1377 id = RCS;
1378 break;
1379 case 0x4264:
1380 id = VCS;
1381 break;
1382 case 0x4268:
1383 id = VCS2;
1384 break;
1385 case 0x426c:
1386 id = BCS;
1387 break;
1388 case 0x4270:
1389 id = VECS;
1390 break;
1391 default:
Changbin Dua1201052016-12-27 13:24:52 +08001392 return -EINVAL;
Zhi Wang17865712016-05-01 19:02:37 -04001393 }
1394 set_bit(id, (void *)vgpu->tlb_handle_pending);
1395
Changbin Dua1201052016-12-27 13:24:52 +08001396 return 0;
Zhi Wang17865712016-05-01 19:02:37 -04001397}
1398
Du, Changbin2fb39fa2016-11-04 12:21:37 +08001399static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1400 unsigned int offset, void *p_data, unsigned int bytes)
1401{
1402 u32 data;
1403
1404 write_vreg(vgpu, offset, p_data, bytes);
1405 data = vgpu_vreg(vgpu, offset);
1406
1407 if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
1408 data |= RESET_CTL_READY_TO_RESET;
1409 else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1410 data &= ~RESET_CTL_READY_TO_RESET;
1411
1412 vgpu_vreg(vgpu, offset) = data;
1413 return 0;
1414}
1415
Zhi Wang12d14cc2016-08-30 11:06:17 +08001416#define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1417 ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
1418 f, s, am, rm, d, r, w); \
1419 if (ret) \
1420 return ret; \
1421} while (0)
1422
1423#define MMIO_D(reg, d) \
1424 MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1425
1426#define MMIO_DH(reg, d, r, w) \
1427 MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1428
1429#define MMIO_DFH(reg, d, f, r, w) \
1430 MMIO_F(reg, 4, f, 0, 0, d, r, w)
1431
1432#define MMIO_GM(reg, d, r, w) \
1433 MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1434
1435#define MMIO_RO(reg, d, f, rm, r, w) \
1436 MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1437
1438#define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1439 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1440 MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1441 MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1442 MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
1443} while (0)
1444
1445#define MMIO_RING_D(prefix, d) \
1446 MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1447
1448#define MMIO_RING_DFH(prefix, d, f, r, w) \
1449 MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1450
1451#define MMIO_RING_GM(prefix, d, r, w) \
1452 MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1453
1454#define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1455 MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1456
1457static int init_generic_mmio_info(struct intel_gvt *gvt)
1458{
Zhi Wange39c5ad2016-09-02 13:33:29 +08001459 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08001460 int ret;
1461
Zhi Wange39c5ad2016-09-02 13:33:29 +08001462 MMIO_RING_DFH(RING_IMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1463
1464 MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1465 MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1466 MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1467 MMIO_D(SDEISR, D_ALL);
1468
1469 MMIO_RING_D(RING_HWSTAM, D_ALL);
1470
1471 MMIO_GM(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1472 MMIO_GM(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1473 MMIO_GM(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1474 MMIO_GM(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1475
1476#define RING_REG(base) (base + 0x28)
1477 MMIO_RING_D(RING_REG, D_ALL);
1478#undef RING_REG
1479
1480#define RING_REG(base) (base + 0x134)
1481 MMIO_RING_D(RING_REG, D_ALL);
1482#undef RING_REG
1483
1484 MMIO_GM(0x2148, D_ALL, NULL, NULL);
1485 MMIO_GM(CCID, D_ALL, NULL, NULL);
1486 MMIO_GM(0x12198, D_ALL, NULL, NULL);
1487 MMIO_D(GEN7_CXT_SIZE, D_ALL);
1488
1489 MMIO_RING_D(RING_TAIL, D_ALL);
1490 MMIO_RING_D(RING_HEAD, D_ALL);
1491 MMIO_RING_D(RING_CTL, D_ALL);
1492 MMIO_RING_D(RING_ACTHD, D_ALL);
1493 MMIO_RING_GM(RING_START, D_ALL, NULL, NULL);
1494
1495 /* RING MODE */
1496#define RING_REG(base) (base + 0x29c)
Zhi Wang4b639602016-05-01 17:09:58 -04001497 MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK, NULL, ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001498#undef RING_REG
1499
1500 MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK, NULL, NULL);
1501 MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK, NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001502 MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
1503 ring_timestamp_mmio_read, NULL);
1504 MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
1505 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001506
1507 MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK, NULL, NULL);
1508 MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001509 MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001510
1511 MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK, NULL, NULL);
1512 MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK, NULL, NULL);
1513 MMIO_DFH(0x2088, D_ALL, F_MODE_MASK, NULL, NULL);
1514 MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK, NULL, NULL);
1515 MMIO_DFH(0x2470, D_ALL, F_MODE_MASK, NULL, NULL);
1516 MMIO_D(GAM_ECOCHK, D_ALL);
1517 MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001518 MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001519 MMIO_D(0x9030, D_ALL);
1520 MMIO_D(0x20a0, D_ALL);
1521 MMIO_D(0x2420, D_ALL);
1522 MMIO_D(0x2430, D_ALL);
1523 MMIO_D(0x2434, D_ALL);
1524 MMIO_D(0x2438, D_ALL);
1525 MMIO_D(0x243c, D_ALL);
1526 MMIO_DFH(0x7018, D_ALL, F_MODE_MASK, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001527 MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001528 MMIO_DFH(0xe100, D_ALL, F_MODE_MASK, NULL, NULL);
1529
1530 /* display */
1531 MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
1532 MMIO_D(0x602a0, D_ALL);
1533
1534 MMIO_D(0x65050, D_ALL);
1535 MMIO_D(0x650b4, D_ALL);
1536
1537 MMIO_D(0xc4040, D_ALL);
1538 MMIO_D(DERRMR, D_ALL);
1539
1540 MMIO_D(PIPEDSL(PIPE_A), D_ALL);
1541 MMIO_D(PIPEDSL(PIPE_B), D_ALL);
1542 MMIO_D(PIPEDSL(PIPE_C), D_ALL);
1543 MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
1544
Zhi Wang04d348a2016-04-25 18:28:56 -04001545 MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
1546 MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
1547 MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
1548 MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001549
1550 MMIO_D(PIPESTAT(PIPE_A), D_ALL);
1551 MMIO_D(PIPESTAT(PIPE_B), D_ALL);
1552 MMIO_D(PIPESTAT(PIPE_C), D_ALL);
1553 MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
1554
1555 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
1556 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
1557 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
1558 MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
1559
1560 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
1561 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
1562 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
1563 MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
1564
1565 MMIO_D(CURCNTR(PIPE_A), D_ALL);
1566 MMIO_D(CURCNTR(PIPE_B), D_ALL);
1567 MMIO_D(CURCNTR(PIPE_C), D_ALL);
1568
1569 MMIO_D(CURPOS(PIPE_A), D_ALL);
1570 MMIO_D(CURPOS(PIPE_B), D_ALL);
1571 MMIO_D(CURPOS(PIPE_C), D_ALL);
1572
1573 MMIO_D(CURBASE(PIPE_A), D_ALL);
1574 MMIO_D(CURBASE(PIPE_B), D_ALL);
1575 MMIO_D(CURBASE(PIPE_C), D_ALL);
1576
1577 MMIO_D(0x700ac, D_ALL);
1578 MMIO_D(0x710ac, D_ALL);
1579 MMIO_D(0x720ac, D_ALL);
1580
1581 MMIO_D(0x70090, D_ALL);
1582 MMIO_D(0x70094, D_ALL);
1583 MMIO_D(0x70098, D_ALL);
1584 MMIO_D(0x7009c, D_ALL);
1585
1586 MMIO_D(DSPCNTR(PIPE_A), D_ALL);
1587 MMIO_D(DSPADDR(PIPE_A), D_ALL);
1588 MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
1589 MMIO_D(DSPPOS(PIPE_A), D_ALL);
1590 MMIO_D(DSPSIZE(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001591 MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001592 MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
1593 MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
1594
1595 MMIO_D(DSPCNTR(PIPE_B), D_ALL);
1596 MMIO_D(DSPADDR(PIPE_B), D_ALL);
1597 MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
1598 MMIO_D(DSPPOS(PIPE_B), D_ALL);
1599 MMIO_D(DSPSIZE(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001600 MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001601 MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
1602 MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
1603
1604 MMIO_D(DSPCNTR(PIPE_C), D_ALL);
1605 MMIO_D(DSPADDR(PIPE_C), D_ALL);
1606 MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
1607 MMIO_D(DSPPOS(PIPE_C), D_ALL);
1608 MMIO_D(DSPSIZE(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001609 MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001610 MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
1611 MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
1612
1613 MMIO_D(SPRCTL(PIPE_A), D_ALL);
1614 MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
1615 MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
1616 MMIO_D(SPRPOS(PIPE_A), D_ALL);
1617 MMIO_D(SPRSIZE(PIPE_A), D_ALL);
1618 MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
1619 MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001620 MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001621 MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
1622 MMIO_D(SPROFFSET(PIPE_A), D_ALL);
1623 MMIO_D(SPRSCALE(PIPE_A), D_ALL);
1624 MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
1625
1626 MMIO_D(SPRCTL(PIPE_B), D_ALL);
1627 MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
1628 MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
1629 MMIO_D(SPRPOS(PIPE_B), D_ALL);
1630 MMIO_D(SPRSIZE(PIPE_B), D_ALL);
1631 MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
1632 MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001633 MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001634 MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
1635 MMIO_D(SPROFFSET(PIPE_B), D_ALL);
1636 MMIO_D(SPRSCALE(PIPE_B), D_ALL);
1637 MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
1638
1639 MMIO_D(SPRCTL(PIPE_C), D_ALL);
1640 MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
1641 MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
1642 MMIO_D(SPRPOS(PIPE_C), D_ALL);
1643 MMIO_D(SPRSIZE(PIPE_C), D_ALL);
1644 MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
1645 MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001646 MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001647 MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
1648 MMIO_D(SPROFFSET(PIPE_C), D_ALL);
1649 MMIO_D(SPRSCALE(PIPE_C), D_ALL);
1650 MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
1651
1652 MMIO_F(LGC_PALETTE(PIPE_A, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
1653 MMIO_F(LGC_PALETTE(PIPE_B, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
1654 MMIO_F(LGC_PALETTE(PIPE_C, 0), 4 * 256, 0, 0, 0, D_ALL, NULL, NULL);
1655
1656 MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
1657 MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
1658 MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
1659 MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
1660 MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
1661 MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
1662 MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
1663 MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
1664 MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
1665
1666 MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
1667 MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
1668 MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
1669 MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
1670 MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
1671 MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
1672 MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
1673 MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
1674 MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
1675
1676 MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
1677 MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
1678 MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
1679 MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
1680 MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
1681 MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
1682 MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
1683 MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
1684 MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
1685
1686 MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
1687 MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
1688 MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
1689 MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
1690 MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
1691 MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
1692 MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
1693 MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
1694
1695 MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
1696 MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
1697 MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
1698 MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
1699 MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
1700 MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
1701 MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
1702 MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
1703
1704 MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
1705 MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
1706 MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
1707 MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
1708 MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
1709 MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
1710 MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
1711 MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
1712
1713 MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
1714 MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
1715 MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
1716 MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
1717 MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
1718 MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
1719 MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
1720 MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
1721
1722 MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
1723 MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
1724 MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
1725 MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
1726 MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
1727 MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
1728 MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
1729 MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
1730
1731 MMIO_D(PF_CTL(PIPE_A), D_ALL);
1732 MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
1733 MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
1734 MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
1735 MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
1736
1737 MMIO_D(PF_CTL(PIPE_B), D_ALL);
1738 MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
1739 MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
1740 MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
1741 MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
1742
1743 MMIO_D(PF_CTL(PIPE_C), D_ALL);
1744 MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
1745 MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
1746 MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
1747 MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
1748
1749 MMIO_D(WM0_PIPEA_ILK, D_ALL);
1750 MMIO_D(WM0_PIPEB_ILK, D_ALL);
1751 MMIO_D(WM0_PIPEC_IVB, D_ALL);
1752 MMIO_D(WM1_LP_ILK, D_ALL);
1753 MMIO_D(WM2_LP_ILK, D_ALL);
1754 MMIO_D(WM3_LP_ILK, D_ALL);
1755 MMIO_D(WM1S_LP_ILK, D_ALL);
1756 MMIO_D(WM2S_LP_IVB, D_ALL);
1757 MMIO_D(WM3S_LP_IVB, D_ALL);
1758
1759 MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
1760 MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
1761 MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
1762 MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
1763
1764 MMIO_D(0x48268, D_ALL);
1765
Zhi Wang04d348a2016-04-25 18:28:56 -04001766 MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
1767 gmbus_mmio_write);
1768 MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001769 MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
1770
Zhi Wang04d348a2016-04-25 18:28:56 -04001771 MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1772 dp_aux_ch_ctl_mmio_write);
1773 MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1774 dp_aux_ch_ctl_mmio_write);
1775 MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1776 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001777
Zhi Wang04d348a2016-04-25 18:28:56 -04001778 MMIO_RO(PCH_ADPA, D_ALL, 0, ADPA_CRT_HOTPLUG_MONITOR_MASK, NULL, pch_adpa_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001779
Zhi Wang04d348a2016-04-25 18:28:56 -04001780 MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
1781 MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001782
Zhi Wang04d348a2016-04-25 18:28:56 -04001783 MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
1784 MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
1785 MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
1786 MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1787 MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1788 MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
1789 MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1790 MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1791 MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001792
1793 MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
1794 MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
1795 MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
1796 MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
1797 MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
1798 MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
1799 MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
1800
1801 MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
1802 MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
1803 MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
1804 MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
1805 MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
1806 MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
1807 MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
1808
1809 MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
1810 MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
1811 MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
1812 MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
1813 MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
1814 MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
1815 MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
1816 MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
1817
1818 MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
1819 MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
1820 MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
1821
1822 MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
1823 MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
1824 MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
1825
1826 MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
1827 MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
1828 MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
1829
1830 MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
1831 MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
1832 MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
1833
1834 MMIO_D(_FDI_RXA_MISC, D_ALL);
1835 MMIO_D(_FDI_RXB_MISC, D_ALL);
1836 MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
1837 MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
1838 MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
1839 MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
1840
Zhi Wang04d348a2016-04-25 18:28:56 -04001841 MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001842 MMIO_D(PCH_PP_DIVISOR, D_ALL);
1843 MMIO_D(PCH_PP_STATUS, D_ALL);
1844 MMIO_D(PCH_LVDS, D_ALL);
1845 MMIO_D(_PCH_DPLL_A, D_ALL);
1846 MMIO_D(_PCH_DPLL_B, D_ALL);
1847 MMIO_D(_PCH_FPA0, D_ALL);
1848 MMIO_D(_PCH_FPA1, D_ALL);
1849 MMIO_D(_PCH_FPB0, D_ALL);
1850 MMIO_D(_PCH_FPB1, D_ALL);
1851 MMIO_D(PCH_DREF_CONTROL, D_ALL);
1852 MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
1853 MMIO_D(PCH_DPLL_SEL, D_ALL);
1854
1855 MMIO_D(0x61208, D_ALL);
1856 MMIO_D(0x6120c, D_ALL);
1857 MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
1858 MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
1859
Zhi Wang04d348a2016-04-25 18:28:56 -04001860 MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
1861 MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
1862 MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
1863 MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
1864 MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read_2, NULL);
1865 MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read_3, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001866
1867 MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
1868 PORTA_HOTPLUG_STATUS_MASK
1869 | PORTB_HOTPLUG_STATUS_MASK
1870 | PORTC_HOTPLUG_STATUS_MASK
1871 | PORTD_HOTPLUG_STATUS_MASK,
1872 NULL, NULL);
1873
Zhi Wang04d348a2016-04-25 18:28:56 -04001874 MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001875 MMIO_D(FUSE_STRAP, D_ALL);
1876 MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
1877
1878 MMIO_D(DISP_ARB_CTL, D_ALL);
1879 MMIO_D(DISP_ARB_CTL2, D_ALL);
1880
1881 MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
1882 MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
1883 MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
1884
1885 MMIO_D(SOUTH_CHICKEN1, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001886 MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001887 MMIO_D(_TRANSA_CHICKEN1, D_ALL);
1888 MMIO_D(_TRANSB_CHICKEN1, D_ALL);
1889 MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
1890 MMIO_D(_TRANSA_CHICKEN2, D_ALL);
1891 MMIO_D(_TRANSB_CHICKEN2, D_ALL);
1892
1893 MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
1894 MMIO_D(ILK_DPFC_CONTROL, D_ALL);
1895 MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
1896 MMIO_D(ILK_DPFC_STATUS, D_ALL);
1897 MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
1898 MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
1899 MMIO_D(ILK_FBC_RT_BASE, D_ALL);
1900
1901 MMIO_D(IPS_CTL, D_ALL);
1902
1903 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
1904 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
1905 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
1906 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
1907 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
1908 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
1909 MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
1910 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
1911 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
1912 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
1913 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
1914 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
1915 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
1916
1917 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
1918 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
1919 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
1920 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
1921 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
1922 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
1923 MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
1924 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
1925 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
1926 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
1927 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
1928 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
1929 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
1930
1931 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
1932 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
1933 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
1934 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
1935 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
1936 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
1937 MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
1938 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
1939 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
1940 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
1941 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
1942 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
1943 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
1944
Zhi Wang04d348a2016-04-25 18:28:56 -04001945 MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
1946 MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
1947 MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
1948
1949 MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
1950 MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
1951 MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
1952
1953 MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
1954 MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
1955 MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
1956
Zhi Wange39c5ad2016-09-02 13:33:29 +08001957 MMIO_D(0x60110, D_ALL);
1958 MMIO_D(0x61110, D_ALL);
1959 MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
1960 MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
1961 MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
1962 MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
1963 MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
1964 MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
1965 MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
1966 MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
1967 MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
1968
1969 MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
1970 MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
1971 MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
1972 MMIO_D(SPLL_CTL, D_ALL);
1973 MMIO_D(_WRPLL_CTL1, D_ALL);
1974 MMIO_D(_WRPLL_CTL2, D_ALL);
1975 MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
1976 MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
1977 MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
1978 MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
1979 MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
1980 MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
1981 MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
1982 MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
1983
1984 MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
1985 MMIO_D(0x46508, D_ALL);
1986
1987 MMIO_D(0x49080, D_ALL);
1988 MMIO_D(0x49180, D_ALL);
1989 MMIO_D(0x49280, D_ALL);
1990
1991 MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
1992 MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
1993 MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
1994
1995 MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
1996 MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
1997 MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
1998
Zhi Wange39c5ad2016-09-02 13:33:29 +08001999 MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2000 MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2001 MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2002
2003 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2004 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2005 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2006
2007 MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2008 MMIO_D(SBI_ADDR, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002009 MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2010 MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002011 MMIO_D(PIXCLK_GATE, D_ALL);
2012
Zhi Wang04d348a2016-04-25 18:28:56 -04002013 MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
2014 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002015
Zhi Wang04d348a2016-04-25 18:28:56 -04002016 MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2017 MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2018 MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2019 MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2020 MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002021
Zhi Wang04d348a2016-04-25 18:28:56 -04002022 MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2023 MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2024 MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2025 MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2026 MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002027
Zhi Wang04d348a2016-04-25 18:28:56 -04002028 MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2029 MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2030 MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2031 MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2032 MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002033
2034 MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2035 MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2036 MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2037 MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2038 MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2039
2040 MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2041 MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2042
2043 MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
2044 MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
2045 MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
2046 MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
2047
2048 MMIO_D(_TRANSA_MSA_MISC, D_ALL);
2049 MMIO_D(_TRANSB_MSA_MISC, D_ALL);
2050 MMIO_D(_TRANSC_MSA_MISC, D_ALL);
2051 MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
2052
2053 MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2054 MMIO_D(FORCEWAKE_ACK, D_ALL);
2055 MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2056 MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
2057 MMIO_D(GTFIFODBG, D_ALL);
2058 MMIO_D(GTFIFOCTL, D_ALL);
2059 MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
2060 MMIO_DH(FORCEWAKE_ACK_HSW, D_HSW | D_BDW, NULL, NULL);
2061 MMIO_D(ECOBUS, D_ALL);
2062 MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2063 MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2064 MMIO_D(GEN6_RPNSWREQ, D_ALL);
2065 MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2066 MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2067 MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2068 MMIO_D(GEN6_RPSTAT1, D_ALL);
2069 MMIO_D(GEN6_RP_CONTROL, D_ALL);
2070 MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2071 MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2072 MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2073 MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2074 MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2075 MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2076 MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2077 MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2078 MMIO_D(GEN6_RP_UP_EI, D_ALL);
2079 MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2080 MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2081 MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2082 MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2083 MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2084 MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2085 MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2086 MMIO_D(GEN6_RC_SLEEP, D_ALL);
2087 MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2088 MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2089 MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2090 MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2091 MMIO_D(GEN6_PMINTRMSK, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002092 MMIO_DH(HSW_PWR_WELL_BIOS, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
2093 MMIO_DH(HSW_PWR_WELL_DRIVER, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
2094 MMIO_DH(HSW_PWR_WELL_KVMR, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
2095 MMIO_DH(HSW_PWR_WELL_DEBUG, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
2096 MMIO_DH(HSW_PWR_WELL_CTL5, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
2097 MMIO_DH(HSW_PWR_WELL_CTL6, D_HSW | D_BDW, NULL, power_well_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002098
2099 MMIO_D(RSTDBYCTL, D_ALL);
2100
2101 MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2102 MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
2103 MMIO_F(VGT_PVINFO_PAGE, VGT_PVINFO_SIZE, F_UNALIGN, 0, 0, D_ALL, pvinfo_mmio_read, pvinfo_mmio_write);
Zhi Wang04d348a2016-04-25 18:28:56 -04002104 MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002105
2106 MMIO_F(MCHBAR_MIRROR_BASE_SNB, 0x40000, 0, 0, 0, D_ALL, NULL, NULL);
2107
2108 MMIO_D(TILECTL, D_ALL);
2109
2110 MMIO_D(GEN6_UCGCTL1, D_ALL);
2111 MMIO_D(GEN6_UCGCTL2, D_ALL);
2112
2113 MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2114
2115 MMIO_D(GEN6_PCODE_MAILBOX, D_PRE_SKL);
2116 MMIO_D(GEN6_PCODE_DATA, D_ALL);
2117 MMIO_D(0x13812c, D_ALL);
2118 MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2119 MMIO_D(HSW_EDRAM_CAP, D_ALL);
2120 MMIO_D(HSW_IDICR, D_ALL);
2121 MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2122
2123 MMIO_D(0x3c, D_ALL);
2124 MMIO_D(0x860, D_ALL);
2125 MMIO_D(ECOSKPD, D_ALL);
2126 MMIO_D(0x121d0, D_ALL);
2127 MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2128 MMIO_D(0x41d0, D_ALL);
2129 MMIO_D(GAC_ECO_BITS, D_ALL);
2130 MMIO_D(0x6200, D_ALL);
2131 MMIO_D(0x6204, D_ALL);
2132 MMIO_D(0x6208, D_ALL);
2133 MMIO_D(0x7118, D_ALL);
2134 MMIO_D(0x7180, D_ALL);
2135 MMIO_D(0x7408, D_ALL);
2136 MMIO_D(0x7c00, D_ALL);
2137 MMIO_D(GEN6_MBCTL, D_ALL);
2138 MMIO_D(0x911c, D_ALL);
2139 MMIO_D(0x9120, D_ALL);
Ping Gaoa045fba2016-11-14 10:22:54 +08002140 MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002141
2142 MMIO_D(GAB_CTL, D_ALL);
2143 MMIO_D(0x48800, D_ALL);
2144 MMIO_D(0xce044, D_ALL);
2145 MMIO_D(0xe6500, D_ALL);
2146 MMIO_D(0xe6504, D_ALL);
2147 MMIO_D(0xe6600, D_ALL);
2148 MMIO_D(0xe6604, D_ALL);
2149 MMIO_D(0xe6700, D_ALL);
2150 MMIO_D(0xe6704, D_ALL);
2151 MMIO_D(0xe6800, D_ALL);
2152 MMIO_D(0xe6804, D_ALL);
2153 MMIO_D(PCH_GMBUS4, D_ALL);
2154 MMIO_D(PCH_GMBUS5, D_ALL);
2155
2156 MMIO_D(0x902c, D_ALL);
2157 MMIO_D(0xec008, D_ALL);
2158 MMIO_D(0xec00c, D_ALL);
2159 MMIO_D(0xec008 + 0x18, D_ALL);
2160 MMIO_D(0xec00c + 0x18, D_ALL);
2161 MMIO_D(0xec008 + 0x18 * 2, D_ALL);
2162 MMIO_D(0xec00c + 0x18 * 2, D_ALL);
2163 MMIO_D(0xec008 + 0x18 * 3, D_ALL);
2164 MMIO_D(0xec00c + 0x18 * 3, D_ALL);
2165 MMIO_D(0xec408, D_ALL);
2166 MMIO_D(0xec40c, D_ALL);
2167 MMIO_D(0xec408 + 0x18, D_ALL);
2168 MMIO_D(0xec40c + 0x18, D_ALL);
2169 MMIO_D(0xec408 + 0x18 * 2, D_ALL);
2170 MMIO_D(0xec40c + 0x18 * 2, D_ALL);
2171 MMIO_D(0xec408 + 0x18 * 3, D_ALL);
2172 MMIO_D(0xec40c + 0x18 * 3, D_ALL);
2173 MMIO_D(0xfc810, D_ALL);
2174 MMIO_D(0xfc81c, D_ALL);
2175 MMIO_D(0xfc828, D_ALL);
2176 MMIO_D(0xfc834, D_ALL);
2177 MMIO_D(0xfcc00, D_ALL);
2178 MMIO_D(0xfcc0c, D_ALL);
2179 MMIO_D(0xfcc18, D_ALL);
2180 MMIO_D(0xfcc24, D_ALL);
2181 MMIO_D(0xfd000, D_ALL);
2182 MMIO_D(0xfd00c, D_ALL);
2183 MMIO_D(0xfd018, D_ALL);
2184 MMIO_D(0xfd024, D_ALL);
2185 MMIO_D(0xfd034, D_ALL);
2186
2187 MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2188 MMIO_D(0x2054, D_ALL);
2189 MMIO_D(0x12054, D_ALL);
2190 MMIO_D(0x22054, D_ALL);
2191 MMIO_D(0x1a054, D_ALL);
2192
2193 MMIO_D(0x44070, D_ALL);
2194
2195 MMIO_D(0x215c, D_HSW_PLUS);
2196 MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2197 MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2198 MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2199 MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2200
2201 MMIO_F(0x2290, 8, 0, 0, 0, D_HSW_PLUS, NULL, NULL);
2202 MMIO_D(OACONTROL, D_HSW);
2203 MMIO_D(0x2b00, D_BDW_PLUS);
2204 MMIO_D(0x2360, D_BDW_PLUS);
2205 MMIO_F(0x5200, 32, 0, 0, 0, D_ALL, NULL, NULL);
2206 MMIO_F(0x5240, 32, 0, 0, 0, D_ALL, NULL, NULL);
2207 MMIO_F(0x5280, 16, 0, 0, 0, D_ALL, NULL, NULL);
2208
2209 MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2210 MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2211 MMIO_D(BCS_SWCTRL, D_ALL);
2212
2213 MMIO_F(HS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2214 MMIO_F(DS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2215 MMIO_F(IA_VERTICES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2216 MMIO_F(IA_PRIMITIVES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2217 MMIO_F(VS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2218 MMIO_F(GS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2219 MMIO_F(GS_PRIMITIVES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2220 MMIO_F(CL_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2221 MMIO_F(CL_PRIMITIVES_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2222 MMIO_F(PS_INVOCATION_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
2223 MMIO_F(PS_DEPTH_COUNT, 8, 0, 0, 0, D_ALL, NULL, NULL);
Zhi Wang17865712016-05-01 19:02:37 -04002224 MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2225 MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2226 MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2227 MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2228 MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002229 MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2230
Zhi Wang12d14cc2016-08-30 11:06:17 +08002231 return 0;
2232}
2233
2234static int init_broadwell_mmio_info(struct intel_gvt *gvt)
2235{
Zhi Wange39c5ad2016-09-02 13:33:29 +08002236 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002237 int ret;
2238
Zhi Wange39c5ad2016-09-02 13:33:29 +08002239 MMIO_DH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL,
2240 intel_vgpu_reg_imr_handler);
2241
2242 MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2243 MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2244 MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2245 MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2246
2247 MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2248 MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2249 MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2250 MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2251
2252 MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2253 MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2254 MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2255 MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2256
2257 MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2258 MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2259 MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2260 MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2261
2262 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2263 intel_vgpu_reg_imr_handler);
2264 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2265 intel_vgpu_reg_ier_handler);
2266 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2267 intel_vgpu_reg_iir_handler);
2268 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2269
2270 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2271 intel_vgpu_reg_imr_handler);
2272 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2273 intel_vgpu_reg_ier_handler);
2274 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2275 intel_vgpu_reg_iir_handler);
2276 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2277
2278 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2279 intel_vgpu_reg_imr_handler);
2280 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2281 intel_vgpu_reg_ier_handler);
2282 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2283 intel_vgpu_reg_iir_handler);
2284 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2285
2286 MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2287 MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2288 MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2289 MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2290
2291 MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2292 MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2293 MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2294 MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2295
2296 MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2297 MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2298 MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2299 MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2300
2301 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2302 intel_vgpu_reg_master_irq_handler);
2303
2304 MMIO_D(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
2305 MMIO_D(0x1c134, D_BDW_PLUS);
2306
2307 MMIO_D(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
2308 MMIO_D(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
2309 MMIO_GM(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
2310 MMIO_D(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
2311 MMIO_D(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
2312 MMIO_D(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
Zhi Wang4b639602016-05-01 17:09:58 -04002313 MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK, NULL, ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002314 MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK,
2315 NULL, NULL);
2316 MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK,
2317 NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002318 MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2319 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002320
2321 MMIO_RING_D(RING_ACTHD_UDW, D_BDW_PLUS);
2322
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002323#define RING_REG(base) (base + 0xd0)
2324 MMIO_RING_F(RING_REG, 4, F_RO, 0,
2325 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2326 ring_reset_ctl_write);
2327 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
2328 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2329 ring_reset_ctl_write);
2330#undef RING_REG
2331
Zhi Wange39c5ad2016-09-02 13:33:29 +08002332#define RING_REG(base) (base + 0x230)
Zhi Wang28c4c6c2016-05-01 05:22:47 -04002333 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
2334 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002335#undef RING_REG
2336
2337#define RING_REG(base) (base + 0x234)
2338 MMIO_RING_F(RING_REG, 8, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2339 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0, ~0LL, D_BDW_PLUS, NULL, NULL);
2340#undef RING_REG
2341
2342#define RING_REG(base) (base + 0x244)
2343 MMIO_RING_D(RING_REG, D_BDW_PLUS);
2344 MMIO_D(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS);
2345#undef RING_REG
2346
2347#define RING_REG(base) (base + 0x370)
2348 MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2349 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
2350 NULL, NULL);
2351#undef RING_REG
2352
2353#define RING_REG(base) (base + 0x3a0)
2354 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2355 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2356#undef RING_REG
2357
2358 MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2359 MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2360 MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2361 MMIO_D(0x1c1d0, D_BDW_PLUS);
2362 MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2363 MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2364 MMIO_D(0x1c054, D_BDW_PLUS);
2365
2366 MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
2367 MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2368
2369 MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2370
2371#define RING_REG(base) (base + 0x270)
2372 MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2373 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2374#undef RING_REG
2375
2376 MMIO_RING_GM(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
2377 MMIO_GM(0x1c080, D_BDW_PLUS, NULL, NULL);
2378
Ping Gaoa045fba2016-11-14 10:22:54 +08002379 MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002380
2381 MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW);
2382 MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW);
2383 MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW);
2384
2385 MMIO_D(WM_MISC, D_BDW);
2386 MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
2387
2388 MMIO_D(0x66c00, D_BDW_PLUS);
2389 MMIO_D(0x66c04, D_BDW_PLUS);
2390
2391 MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2392
2393 MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2394 MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2395 MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2396
2397 MMIO_D(0xfdc, D_BDW);
Ping Gaoa045fba2016-11-14 10:22:54 +08002398 MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002399 MMIO_D(GEN7_ROW_CHICKEN2, D_BDW_PLUS);
2400 MMIO_D(GEN8_UCGCTL6, D_BDW_PLUS);
2401
2402 MMIO_D(0xb1f0, D_BDW);
2403 MMIO_D(0xb1c0, D_BDW);
2404 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2405 MMIO_D(0xb100, D_BDW);
2406 MMIO_D(0xb10c, D_BDW);
2407 MMIO_D(0xb110, D_BDW);
2408
Ping Gaoa045fba2016-11-14 10:22:54 +08002409 MMIO_DFH(0x24d0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2410 MMIO_DFH(0x24d4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2411 MMIO_DFH(0x24d8, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2412 MMIO_DFH(0x24dc, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002413
2414 MMIO_D(0x83a4, D_BDW);
2415 MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2416
2417 MMIO_D(0x8430, D_BDW);
2418
2419 MMIO_D(0x110000, D_BDW_PLUS);
2420
2421 MMIO_D(0x48400, D_BDW_PLUS);
2422
2423 MMIO_D(0x6e570, D_BDW_PLUS);
2424 MMIO_D(0x65f10, D_BDW_PLUS);
2425
Ping Gaoa045fba2016-11-14 10:22:54 +08002426 MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2427 MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2428 MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002429 MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2430
2431 MMIO_D(0x2248, D_BDW);
2432
Zhi Wang12d14cc2016-08-30 11:06:17 +08002433 return 0;
2434}
2435
Zhi Wange39c5ad2016-09-02 13:33:29 +08002436static int init_skl_mmio_info(struct intel_gvt *gvt)
2437{
2438 struct drm_i915_private *dev_priv = gvt->dev_priv;
2439 int ret;
2440
2441 MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2442 MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2443 MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2444 MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2445 MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2446 MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2447
Zhi Wang04d348a2016-04-25 18:28:56 -04002448 MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
2449 MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
2450 MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL, NULL, dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002451
2452 MMIO_D(HSW_PWR_WELL_BIOS, D_SKL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002453 MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL, NULL, skl_power_well_ctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002454
Zhi Wang04d348a2016-04-25 18:28:56 -04002455 MMIO_DH(GEN6_PCODE_MAILBOX, D_SKL, NULL, mailbox_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002456 MMIO_D(0xa210, D_SKL_PLUS);
2457 MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2458 MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
Ping Gaoa045fba2016-11-14 10:22:54 +08002459 MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002460 MMIO_DH(0x4ddc, D_SKL, NULL, skl_misc_ctl_write);
2461 MMIO_DH(0x42080, D_SKL, NULL, skl_misc_ctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002462 MMIO_D(0x45504, D_SKL);
2463 MMIO_D(0x45520, D_SKL);
2464 MMIO_D(0x46000, D_SKL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002465 MMIO_DH(0x46010, D_SKL, NULL, skl_lcpll_write);
2466 MMIO_DH(0x46014, D_SKL, NULL, skl_lcpll_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002467 MMIO_D(0x6C040, D_SKL);
2468 MMIO_D(0x6C048, D_SKL);
2469 MMIO_D(0x6C050, D_SKL);
2470 MMIO_D(0x6C044, D_SKL);
2471 MMIO_D(0x6C04C, D_SKL);
2472 MMIO_D(0x6C054, D_SKL);
2473 MMIO_D(0x6c058, D_SKL);
2474 MMIO_D(0x6c05c, D_SKL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002475 MMIO_DH(0X6c060, D_SKL, dpll_status_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002476
Zhi Wang04d348a2016-04-25 18:28:56 -04002477 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL, NULL, pf_write);
2478 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL, NULL, pf_write);
2479 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL, NULL, pf_write);
2480 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL, NULL, pf_write);
2481 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL, NULL, pf_write);
2482 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002483
Zhi Wang04d348a2016-04-25 18:28:56 -04002484 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL, NULL, pf_write);
2485 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL, NULL, pf_write);
2486 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL, NULL, pf_write);
2487 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL, NULL, pf_write);
2488 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL, NULL, pf_write);
2489 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002490
Zhi Wang04d348a2016-04-25 18:28:56 -04002491 MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL, NULL, pf_write);
2492 MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL, NULL, pf_write);
2493 MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL, NULL, pf_write);
2494 MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL, NULL, pf_write);
2495 MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL, NULL, pf_write);
2496 MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002497
2498 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL, NULL, NULL);
2499 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL, NULL, NULL);
2500 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL, NULL, NULL);
2501 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL, NULL, NULL);
2502
2503 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL, NULL, NULL);
2504 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL, NULL, NULL);
2505 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL, NULL, NULL);
2506 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL, NULL, NULL);
2507
2508 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL, NULL, NULL);
2509 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL, NULL, NULL);
2510 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL, NULL, NULL);
2511 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL, NULL, NULL);
2512
2513 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL, NULL, NULL);
2514 MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL, NULL, NULL);
2515 MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL, NULL, NULL);
2516
2517 MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2518 MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2519 MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2520
2521 MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2522 MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2523 MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2524
2525 MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2526 MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2527 MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2528
2529 MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2530 MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2531 MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL, NULL, NULL);
2532
2533 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL, NULL, NULL);
2534 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL, NULL, NULL);
2535 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL, NULL, NULL);
2536
2537 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL, NULL, NULL);
2538 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL, NULL, NULL);
2539 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL, NULL, NULL);
2540
2541 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL, NULL, NULL);
2542 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL, NULL, NULL);
2543 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL, NULL, NULL);
2544
2545 MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL, NULL, NULL);
2546 MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL, NULL, NULL);
2547 MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL, NULL, NULL);
2548
2549 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL, NULL, NULL);
2550 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL, NULL, NULL);
2551 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL, NULL, NULL);
2552 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL, NULL, NULL);
2553
2554 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL, NULL, NULL);
2555 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL, NULL, NULL);
2556 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL, NULL, NULL);
2557 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL, NULL, NULL);
2558
2559 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL, NULL, NULL);
2560 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL, NULL, NULL);
2561 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL, NULL, NULL);
2562 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL, NULL, NULL);
2563
2564 MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL, NULL, NULL);
2565 MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL, NULL, NULL);
2566 MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL, NULL, NULL);
2567 MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL, NULL, NULL);
2568
2569 MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL, NULL, NULL);
2570 MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL, NULL, NULL);
2571 MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL, NULL, NULL);
2572 MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL, NULL, NULL);
2573
2574 MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL, NULL, NULL);
2575 MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL, NULL, NULL);
2576 MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL, NULL, NULL);
2577 MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL, NULL, NULL);
2578
2579 MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL, NULL, NULL);
2580 MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL, NULL, NULL);
2581 MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL, NULL, NULL);
2582 MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL, NULL, NULL);
2583
2584 MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL, NULL, NULL);
2585 MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL, NULL, NULL);
2586 MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL, NULL, NULL);
2587 MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL, NULL, NULL);
2588
2589 MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL, NULL, NULL);
2590 MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL, NULL, NULL);
2591 MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL, NULL, NULL);
2592 MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL, NULL, NULL);
2593
2594 MMIO_D(0x70380, D_SKL);
2595 MMIO_D(0x71380, D_SKL);
2596 MMIO_D(0x72380, D_SKL);
2597 MMIO_D(0x7039c, D_SKL);
2598
2599 MMIO_F(0x80000, 0x3000, 0, 0, 0, D_SKL, NULL, NULL);
2600 MMIO_D(0x8f074, D_SKL);
2601 MMIO_D(0x8f004, D_SKL);
2602 MMIO_D(0x8f034, D_SKL);
2603
2604 MMIO_D(0xb11c, D_SKL);
2605
2606 MMIO_D(0x51000, D_SKL);
2607 MMIO_D(0x6c00c, D_SKL);
2608
Ping Gaoa045fba2016-11-14 10:22:54 +08002609 MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL, NULL, NULL);
2610 MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002611
2612 MMIO_D(0xd08, D_SKL);
2613 MMIO_D(0x20e0, D_SKL);
2614 MMIO_D(0x20ec, D_SKL);
2615
2616 /* TRTT */
2617 MMIO_D(0x4de0, D_SKL);
2618 MMIO_D(0x4de4, D_SKL);
2619 MMIO_D(0x4de8, D_SKL);
2620 MMIO_D(0x4dec, D_SKL);
2621 MMIO_D(0x4df0, D_SKL);
2622 MMIO_DH(0x4df4, D_SKL, NULL, gen9_trtte_write);
2623 MMIO_DH(0x4dfc, D_SKL, NULL, gen9_trtt_chicken_write);
2624
2625 MMIO_D(0x45008, D_SKL);
2626
2627 MMIO_D(0x46430, D_SKL);
2628
2629 MMIO_D(0x46520, D_SKL);
2630
2631 MMIO_D(0xc403c, D_SKL);
2632 MMIO_D(0xb004, D_SKL);
2633 MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
2634
2635 MMIO_D(0x65900, D_SKL);
2636 MMIO_D(0x1082c0, D_SKL);
2637 MMIO_D(0x4068, D_SKL);
2638 MMIO_D(0x67054, D_SKL);
2639 MMIO_D(0x6e560, D_SKL);
2640 MMIO_D(0x6e554, D_SKL);
2641 MMIO_D(0x2b20, D_SKL);
2642 MMIO_D(0x65f00, D_SKL);
2643 MMIO_D(0x65f08, D_SKL);
2644 MMIO_D(0x320f0, D_SKL);
2645
2646 MMIO_D(_REG_VCS2_EXCC, D_SKL);
2647 MMIO_D(0x70034, D_SKL);
2648 MMIO_D(0x71034, D_SKL);
2649 MMIO_D(0x72034, D_SKL);
2650
2651 MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL);
2652 MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL);
2653 MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL);
2654 MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL);
2655 MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL);
2656 MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL);
2657
2658 MMIO_D(0x44500, D_SKL);
2659 return 0;
2660}
Zhi Wang04d348a2016-04-25 18:28:56 -04002661
Zhi Wang12d14cc2016-08-30 11:06:17 +08002662/**
2663 * intel_gvt_find_mmio_info - find MMIO information entry by aligned offset
2664 * @gvt: GVT device
2665 * @offset: register offset
2666 *
2667 * This function is used to find the MMIO information entry from hash table
2668 *
2669 * Returns:
2670 * pointer to MMIO information entry, NULL if not exists
2671 */
2672struct intel_gvt_mmio_info *intel_gvt_find_mmio_info(struct intel_gvt *gvt,
2673 unsigned int offset)
2674{
2675 struct intel_gvt_mmio_info *e;
2676
2677 WARN_ON(!IS_ALIGNED(offset, 4));
2678
2679 hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
2680 if (e->offset == offset)
2681 return e;
2682 }
2683 return NULL;
2684}
2685
2686/**
2687 * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
2688 * @gvt: GVT device
2689 *
2690 * This function is called at the driver unloading stage, to clean up the MMIO
2691 * information table of GVT device
2692 *
2693 */
2694void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
2695{
2696 struct hlist_node *tmp;
2697 struct intel_gvt_mmio_info *e;
2698 int i;
2699
2700 hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
2701 kfree(e);
2702
2703 vfree(gvt->mmio.mmio_attribute);
2704 gvt->mmio.mmio_attribute = NULL;
2705}
2706
2707/**
2708 * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
2709 * @gvt: GVT device
2710 *
2711 * This function is called at the initialization stage, to setup the MMIO
2712 * information table for GVT device
2713 *
2714 * Returns:
2715 * zero on success, negative if failed.
2716 */
2717int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
2718{
2719 struct intel_gvt_device_info *info = &gvt->device_info;
2720 struct drm_i915_private *dev_priv = gvt->dev_priv;
2721 int ret;
2722
2723 gvt->mmio.mmio_attribute = vzalloc(info->mmio_size);
2724 if (!gvt->mmio.mmio_attribute)
2725 return -ENOMEM;
2726
2727 ret = init_generic_mmio_info(gvt);
2728 if (ret)
2729 goto err;
2730
2731 if (IS_BROADWELL(dev_priv)) {
2732 ret = init_broadwell_mmio_info(gvt);
2733 if (ret)
2734 goto err;
Zhi Wange39c5ad2016-09-02 13:33:29 +08002735 } else if (IS_SKYLAKE(dev_priv)) {
2736 ret = init_broadwell_mmio_info(gvt);
2737 if (ret)
2738 goto err;
2739 ret = init_skl_mmio_info(gvt);
2740 if (ret)
2741 goto err;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002742 }
2743 return 0;
2744err:
2745 intel_gvt_clean_mmio_info(gvt);
2746 return ret;
2747}
Zhi Wange39c5ad2016-09-02 13:33:29 +08002748
2749/**
2750 * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
2751 * @gvt: a GVT device
2752 * @offset: register offset
2753 *
2754 */
2755void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset)
2756{
2757 gvt->mmio.mmio_attribute[offset >> 2] |=
2758 F_ACCESSED;
2759}
2760
2761/**
2762 * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
2763 * @gvt: a GVT device
2764 * @offset: register offset
2765 *
2766 */
2767bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
2768 unsigned int offset)
2769{
2770 return gvt->mmio.mmio_attribute[offset >> 2] &
2771 F_CMD_ACCESS;
2772}
2773
2774/**
2775 * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
2776 * @gvt: a GVT device
2777 * @offset: register offset
2778 *
2779 */
2780bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt,
2781 unsigned int offset)
2782{
2783 return gvt->mmio.mmio_attribute[offset >> 2] &
2784 F_UNALIGN;
2785}
2786
2787/**
2788 * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
2789 * @gvt: a GVT device
2790 * @offset: register offset
2791 *
2792 */
2793void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
2794 unsigned int offset)
2795{
2796 gvt->mmio.mmio_attribute[offset >> 2] |=
2797 F_CMD_ACCESSED;
2798}
2799
2800/**
2801 * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
2802 * @gvt: a GVT device
2803 * @offset: register offset
2804 *
2805 * Returns:
2806 * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
2807 *
2808 */
2809bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset)
2810{
2811 return gvt->mmio.mmio_attribute[offset >> 2] &
2812 F_MODE_MASK;
2813}
2814
2815/**
2816 * intel_vgpu_default_mmio_read - default MMIO read handler
2817 * @vgpu: a vGPU
2818 * @offset: access offset
2819 * @p_data: data return buffer
2820 * @bytes: access data length
2821 *
2822 * Returns:
2823 * Zero on success, negative error code if failed.
2824 */
2825int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
2826 void *p_data, unsigned int bytes)
2827{
2828 read_vreg(vgpu, offset, p_data, bytes);
2829 return 0;
2830}
2831
2832/**
2833 * intel_t_default_mmio_write - default MMIO write handler
2834 * @vgpu: a vGPU
2835 * @offset: access offset
2836 * @p_data: write data buffer
2837 * @bytes: access data length
2838 *
2839 * Returns:
2840 * Zero on success, negative error code if failed.
2841 */
2842int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
2843 void *p_data, unsigned int bytes)
2844{
2845 write_vreg(vgpu, offset, p_data, bytes);
2846 return 0;
2847}