blob: 50f75703fd54e9dbcdb4d5f1066d514b8dcda7ef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030028#include <linux/dmaengine.h>
29#include <linux/platform_data/dma-dw.h>
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "8250.h"
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 * init function returns:
35 * > 0 - number of ports
36 * = 0 - use board->num_ports
37 * < 0 - error
38 */
39struct pci_serial_quirk {
40 u32 vendor;
41 u32 device;
42 u32 subvendor;
43 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040044 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000046 int (*setup)(struct serial_private *,
47 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010048 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 void (*exit)(struct pci_dev *dev);
50};
51
52#define PCI_NUM_BAR_RESOURCES 6
53
54struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010055 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 unsigned int nr;
57 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
58 struct pci_serial_quirk *quirk;
59 int line[0];
60};
61
Nicos Gollan7808edc2011-05-05 21:00:37 +020062static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010063 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065static void moan_device(const char *str, struct pci_dev *dev)
66{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070067 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070068 "%s: %s\n"
69 "Please send the output of lspci -vv, this\n"
70 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
71 "manufacturer and name of serial board or\n"
72 "modem board to rmk+serial@arm.linux.org.uk.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 pci_name(dev), str, dev->vendor, dev->device,
74 dev->subsystem_vendor, dev->subsystem_device);
75}
76
77static int
Alan Cox2655a2c2012-07-12 12:59:50 +010078setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 int bar, int offset, int regshift)
80{
Russell King70db3d92005-07-27 11:34:27 +010081 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83 if (bar >= PCI_NUM_BAR_RESOURCES)
84 return -EINVAL;
85
86 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050088 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (!priv->remapped_bar[bar])
90 return -ENOMEM;
91
Alan Cox2655a2c2012-07-12 12:59:50 +010092 port->port.iotype = UPIO_MEM;
93 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.membase = priv->remapped_bar[bar] + offset;
96 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010098 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050099 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100100 port->port.mapbase = 0;
101 port->port.membase = NULL;
102 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
104 return 0;
105}
106
107/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108 * ADDI-DATA GmbH communication cards <info@addi-data.com>
109 */
110static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000111 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100112 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800113{
114 unsigned int bar = 0, offset = board->first_offset;
115 bar = FL_GET_BASE(board->flags);
116
117 if (idx < 2) {
118 offset += idx * board->uart_offset;
119 } else if ((idx >= 2) && (idx < 4)) {
120 bar += 1;
121 offset += ((idx - 2) * board->uart_offset);
122 } else if ((idx >= 4) && (idx < 6)) {
123 bar += 2;
124 offset += ((idx - 4) * board->uart_offset);
125 } else if (idx >= 6) {
126 bar += 3;
127 offset += ((idx - 6) * board->uart_offset);
128 }
129
130 return setup_port(priv, port, bar, offset, board->reg_shift);
131}
132
133/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * AFAVLAB uses a different mixture of BARs and offsets
135 * Not that ugly ;) -- HW
136 */
137static int
Russell King975a1a72009-01-02 13:44:27 +0000138afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100139 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140{
141 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 bar = FL_GET_BASE(board->flags);
144 if (idx < 4)
145 bar += idx;
146 else {
147 bar = 4;
148 offset += (idx - 4) * board->uart_offset;
149 }
150
Russell King70db3d92005-07-27 11:34:27 +0100151 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
153
154/*
155 * HP's Remote Management Console. The Diva chip came in several
156 * different versions. N-class, L2000 and A500 have two Diva chips, each
157 * with 3 UARTs (the third UART on the second chip is unused). Superdome
158 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
159 * one Diva chip, but it has been expanded to 5 UARTs.
160 */
Russell King61a116e2006-07-03 15:22:35 +0100161static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 int rc = 0;
164
165 switch (dev->subsystem_device) {
166 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
167 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
168 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
169 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
170 rc = 3;
171 break;
172 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
173 rc = 2;
174 break;
175 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
176 rc = 4;
177 break;
178 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100179 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 rc = 1;
181 break;
182 }
183
184 return rc;
185}
186
187/*
188 * HP's Diva chip puts the 4th/5th serial port further out, and
189 * some serial ports are supposed to be hidden on certain models.
190 */
191static int
Russell King975a1a72009-01-02 13:44:27 +0000192pci_hp_diva_setup(struct serial_private *priv,
193 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100194 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
196 unsigned int offset = board->first_offset;
197 unsigned int bar = FL_GET_BASE(board->flags);
198
Russell King70db3d92005-07-27 11:34:27 +0100199 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
201 if (idx == 3)
202 idx++;
203 break;
204 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
205 if (idx > 0)
206 idx++;
207 if (idx > 2)
208 idx++;
209 break;
210 }
211 if (idx > 2)
212 offset = 0x18;
213
214 offset += idx * board->uart_offset;
215
Russell King70db3d92005-07-27 11:34:27 +0100216 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/*
220 * Added for EKF Intel i960 serial boards
221 */
Russell King61a116e2006-07-03 15:22:35 +0100222static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
224 unsigned long oldval;
225
226 if (!(dev->subsystem_device & 0x1000))
227 return -ENODEV;
228
229 /* is firmware started? */
Alan Cox5756ee92008-02-08 04:18:51 -0800230 pci_read_config_dword(dev, 0x44, (void *)&oldval);
231 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700232 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 return -ENODEV;
234 }
235 return 0;
236}
237
238/*
239 * Some PCI serial cards using the PLX 9050 PCI interface chip require
240 * that the card interrupt be explicitly enabled or disabled. This
241 * seems to be mainly needed on card using the PLX which also use I/O
242 * mapped memory.
243 */
Russell King61a116e2006-07-03 15:22:35 +0100244static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 u8 irq_config;
247 void __iomem *p;
248
249 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
250 moan_device("no memory in bar 0", dev);
251 return 0;
252 }
253
254 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100255 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800256 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800260 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /*
262 * As the megawolf cards have the int pins active
263 * high, and have 2 UART chips, both ints must be
264 * enabled on the 9050. Also, the UARTS are set in
265 * 16450 mode by default, so we have to enable the
266 * 16C950 'enhanced' mode so that we can use the
267 * deep FIFOs
268 */
269 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 /*
271 * enable/disable interrupts
272 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700273 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (p == NULL)
275 return -ENOMEM;
276 writel(irq_config, p + 0x4c);
277
278 /*
279 * Read the register back to ensure that it took effect.
280 */
281 readl(p + 0x4c);
282 iounmap(p);
283
284 return 0;
285}
286
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500287static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288{
289 u8 __iomem *p;
290
291 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
292 return;
293
294 /*
295 * disable interrupts
296 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700297 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (p != NULL) {
299 writel(0, p + 0x4c);
300
301 /*
302 * Read the register back to ensure that it took effect.
303 */
304 readl(p + 0x4c);
305 iounmap(p);
306 }
307}
308
Will Page04bf7e72009-04-06 17:32:15 +0100309#define NI8420_INT_ENABLE_REG 0x38
310#define NI8420_INT_ENABLE_BIT 0x2000
311
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500312static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100313{
314 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100315 unsigned int bar = 0;
316
317 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
318 moan_device("no memory in bar", dev);
319 return;
320 }
321
Aaron Sierra398a9db2014-10-30 19:49:45 -0500322 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100323 if (p == NULL)
324 return;
325
326 /* Disable the CPU Interrupt */
327 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
328 p + NI8420_INT_ENABLE_REG);
329 iounmap(p);
330}
331
332
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100333/* MITE registers */
334#define MITE_IOWBSR1 0xc4
335#define MITE_IOWCR1 0xf4
336#define MITE_LCIMR1 0x08
337#define MITE_LCIMR2 0x10
338
339#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
340
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500341static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100342{
343 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100344 unsigned int bar = 0;
345
346 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
347 moan_device("no memory in bar", dev);
348 return;
349 }
350
Aaron Sierra398a9db2014-10-30 19:49:45 -0500351 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100352 if (p == NULL)
353 return;
354
355 /* Disable the CPU Interrupt */
356 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
357 iounmap(p);
358}
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
361static int
Russell King975a1a72009-01-02 13:44:27 +0000362sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100363 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
365 unsigned int bar, offset = board->first_offset;
366
367 bar = 0;
368
369 if (idx < 4) {
370 /* first four channels map to 0, 0x100, 0x200, 0x300 */
371 offset += idx * board->uart_offset;
372 } else if (idx < 8) {
373 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
374 offset += idx * board->uart_offset + 0xC00;
375 } else /* we have only 8 ports on PMC-OCTALPRO */
376 return 1;
377
Russell King70db3d92005-07-27 11:34:27 +0100378 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381/*
382* This does initialization for PMC OCTALPRO cards:
383* maps the device memory, resets the UARTs (needed, bc
384* if the module is removed and inserted again, the card
385* is in the sleep mode) and enables global interrupt.
386*/
387
388/* global control register offset for SBS PMC-OctalPro */
389#define OCT_REG_CR_OFF 0x500
390
Russell King61a116e2006-07-03 15:22:35 +0100391static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392{
393 u8 __iomem *p;
394
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100395 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 if (p == NULL)
398 return -ENOMEM;
399 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800400 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800402 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* Set bit-2 (INTENABLE) of Control Register */
405 writeb(0x4, p + OCT_REG_CR_OFF);
406 iounmap(p);
407
408 return 0;
409}
410
411/*
412 * Disables the global interrupt of PMC-OctalPro
413 */
414
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500415static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
417 u8 __iomem *p;
418
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100419 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800420 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
421 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 iounmap(p);
424}
425
426/*
427 * SIIG serial cards have an PCI interface chip which also controls
428 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300429 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 * are stored in the EEPROM chip. It can cause problems because this
431 * version of serial driver doesn't support differently clocked UART's
432 * on single PCI card. To prevent this, initialization functions set
433 * high frequency clocking for all UART's on given card. It is safe (I
434 * hope) because it doesn't touch EEPROM settings to prevent conflicts
435 * with other OSes (like M$ DOS).
436 *
437 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800438 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 * There is two family of SIIG serial cards with different PCI
440 * interface chip and different configuration methods:
441 * - 10x cards have control registers in IO and/or memory space;
442 * - 20x cards have control registers in standard PCI configuration space.
443 *
Russell King67d74b82005-07-27 11:33:03 +0100444 * Note: all 10x cards have PCI device ids 0x10..
445 * all 20x cards have PCI device ids 0x20..
446 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100447 * There are also Quartet Serial cards which use Oxford Semiconductor
448 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
449 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 * Note: some SIIG cards are probed by the parport_serial object.
451 */
452
453#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
454#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
455
456static int pci_siig10x_init(struct pci_dev *dev)
457{
458 u16 data;
459 void __iomem *p;
460
461 switch (dev->device & 0xfff8) {
462 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
463 data = 0xffdf;
464 break;
465 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
466 data = 0xf7ff;
467 break;
468 default: /* 1S1P, 4S */
469 data = 0xfffb;
470 break;
471 }
472
Alan Cox6f441fe2008-05-01 04:34:59 -0700473 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 if (p == NULL)
475 return -ENOMEM;
476
477 writew(readw(p + 0x28) & data, p + 0x28);
478 readw(p + 0x28);
479 iounmap(p);
480 return 0;
481}
482
483#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
484#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
485
486static int pci_siig20x_init(struct pci_dev *dev)
487{
488 u8 data;
489
490 /* Change clock frequency for the first UART. */
491 pci_read_config_byte(dev, 0x6f, &data);
492 pci_write_config_byte(dev, 0x6f, data & 0xef);
493
494 /* If this card has 2 UART, we have to do the same with second UART. */
495 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
496 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
497 pci_read_config_byte(dev, 0x73, &data);
498 pci_write_config_byte(dev, 0x73, data & 0xef);
499 }
500 return 0;
501}
502
Russell King67d74b82005-07-27 11:33:03 +0100503static int pci_siig_init(struct pci_dev *dev)
504{
505 unsigned int type = dev->device & 0xff00;
506
507 if (type == 0x1000)
508 return pci_siig10x_init(dev);
509 else if (type == 0x2000)
510 return pci_siig20x_init(dev);
511
512 moan_device("Unknown SIIG card", dev);
513 return -ENODEV;
514}
515
Andrey Panin3ec9c592006-02-02 20:15:09 +0000516static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000517 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100518 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000519{
520 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
521
522 if (idx > 3) {
523 bar = 4;
524 offset = (idx - 4) * 8;
525 }
526
527 return setup_port(priv, port, bar, offset, 0);
528}
529
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530/*
531 * Timedia has an explosion of boards, and to avoid the PCI table from
532 * growing *huge*, we use this function to collapse some 70 entries
533 * in the PCI table into one, for sanity's and compactness's sake.
534 */
Helge Dellere9422e02006-08-29 21:57:29 +0200535static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
537};
538
Helge Dellere9422e02006-08-29 21:57:29 +0200539static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800541 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
542 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
544 0xD079, 0
545};
546
Helge Dellere9422e02006-08-29 21:57:29 +0200547static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800548 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
549 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
551 0xB157, 0
552};
553
Helge Dellere9422e02006-08-29 21:57:29 +0200554static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800555 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
557};
558
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000559static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200561 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562} timedia_data[] = {
563 { 1, timedia_single_port },
564 { 2, timedia_dual_port },
565 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200566 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567};
568
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400569/*
570 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
571 * listing them individually, this driver merely grabs them all with
572 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
573 * and should be left free to be claimed by parport_serial instead.
574 */
575static int pci_timedia_probe(struct pci_dev *dev)
576{
577 /*
578 * Check the third digit of the subdevice ID
579 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
580 */
581 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
582 dev_info(&dev->dev,
583 "ignoring Timedia subdevice %04x for parport_serial\n",
584 dev->subsystem_device);
585 return -ENODEV;
586 }
587
588 return 0;
589}
590
Russell King61a116e2006-07-03 15:22:35 +0100591static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
Helge Dellere9422e02006-08-29 21:57:29 +0200593 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 int i, j;
595
Helge Dellere9422e02006-08-29 21:57:29 +0200596 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 ids = timedia_data[i].ids;
598 for (j = 0; ids[j]; j++)
599 if (dev->subsystem_device == ids[j])
600 return timedia_data[i].num;
601 }
602 return 0;
603}
604
605/*
606 * Timedia/SUNIX uses a mixture of BARs and offsets
607 * Ugh, this is ugly as all hell --- TYT
608 */
609static int
Russell King975a1a72009-01-02 13:44:27 +0000610pci_timedia_setup(struct serial_private *priv,
611 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100612 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613{
614 unsigned int bar = 0, offset = board->first_offset;
615
616 switch (idx) {
617 case 0:
618 bar = 0;
619 break;
620 case 1:
621 offset = board->uart_offset;
622 bar = 0;
623 break;
624 case 2:
625 bar = 1;
626 break;
627 case 3:
628 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000629 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 case 4: /* BAR 2 */
631 case 5: /* BAR 3 */
632 case 6: /* BAR 4 */
633 case 7: /* BAR 5 */
634 bar = idx - 2;
635 }
636
Russell King70db3d92005-07-27 11:34:27 +0100637 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638}
639
640/*
641 * Some Titan cards are also a little weird
642 */
643static int
Russell King70db3d92005-07-27 11:34:27 +0100644titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000645 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100646 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
648 unsigned int bar, offset = board->first_offset;
649
650 switch (idx) {
651 case 0:
652 bar = 1;
653 break;
654 case 1:
655 bar = 2;
656 break;
657 default:
658 bar = 4;
659 offset = (idx - 2) * board->uart_offset;
660 }
661
Russell King70db3d92005-07-27 11:34:27 +0100662 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
664
Russell King61a116e2006-07-03 15:22:35 +0100665static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 msleep(100);
668 return 0;
669}
670
Will Page04bf7e72009-04-06 17:32:15 +0100671static int pci_ni8420_init(struct pci_dev *dev)
672{
673 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100674 unsigned int bar = 0;
675
676 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
677 moan_device("no memory in bar", dev);
678 return 0;
679 }
680
Aaron Sierra398a9db2014-10-30 19:49:45 -0500681 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100682 if (p == NULL)
683 return -ENOMEM;
684
685 /* Enable CPU Interrupt */
686 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
687 p + NI8420_INT_ENABLE_REG);
688
689 iounmap(p);
690 return 0;
691}
692
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100693#define MITE_IOWBSR1_WSIZE 0xa
694#define MITE_IOWBSR1_WIN_OFFSET 0x800
695#define MITE_IOWBSR1_WENAB (1 << 7)
696#define MITE_LCIMR1_IO_IE_0 (1 << 24)
697#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
698#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
699
700static int pci_ni8430_init(struct pci_dev *dev)
701{
702 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500703 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100704 u32 device_window;
705 unsigned int bar = 0;
706
707 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
708 moan_device("no memory in bar", dev);
709 return 0;
710 }
711
Aaron Sierra398a9db2014-10-30 19:49:45 -0500712 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100713 if (p == NULL)
714 return -ENOMEM;
715
Aaron Sierra398a9db2014-10-30 19:49:45 -0500716 /*
717 * Set device window address and size in BAR0, while acknowledging that
718 * the resource structure may contain a translated address that differs
719 * from the address the device responds to.
720 */
721 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
722 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100723 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
724 writel(device_window, p + MITE_IOWBSR1);
725
726 /* Set window access to go to RAMSEL IO address space */
727 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
728 p + MITE_IOWCR1);
729
730 /* Enable IO Bus Interrupt 0 */
731 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
732
733 /* Enable CPU Interrupt */
734 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
735
736 iounmap(p);
737 return 0;
738}
739
740/* UART Port Control Register */
741#define NI8430_PORTCON 0x0f
742#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
743
744static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100745pci_ni8430_setup(struct serial_private *priv,
746 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100747 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100748{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500749 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100750 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100751 unsigned int bar, offset = board->first_offset;
752
753 if (idx >= board->num_ports)
754 return 1;
755
756 bar = FL_GET_BASE(board->flags);
757 offset += idx * board->uart_offset;
758
Aaron Sierra398a9db2014-10-30 19:49:45 -0500759 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100760
Joe Perches7c9d4402011-06-23 11:39:20 -0700761 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100762 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
763 p + offset + NI8430_PORTCON);
764
765 iounmap(p);
766
767 return setup_port(priv, port, bar, offset, board->reg_shift);
768}
769
Nicos Gollan7808edc2011-05-05 21:00:37 +0200770static int pci_netmos_9900_setup(struct serial_private *priv,
771 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100772 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200773{
774 unsigned int bar;
775
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400776 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
777 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200778 /* netmos apparently orders BARs by datasheet layout, so serial
779 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
780 */
781 bar = 3 * idx;
782
783 return setup_port(priv, port, bar, 0, board->reg_shift);
784 } else {
785 return pci_default_setup(priv, board, port, idx);
786 }
787}
788
789/* the 99xx series comes with a range of device IDs and a variety
790 * of capabilities:
791 *
792 * 9900 has varying capabilities and can cascade to sub-controllers
793 * (cascading should be purely internal)
794 * 9904 is hardwired with 4 serial ports
795 * 9912 and 9922 are hardwired with 2 serial ports
796 */
797static int pci_netmos_9900_numports(struct pci_dev *dev)
798{
799 unsigned int c = dev->class;
800 unsigned int pi;
801 unsigned short sub_serports;
802
803 pi = (c & 0xff);
804
805 if (pi == 2) {
806 return 1;
807 } else if ((pi == 0) &&
808 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
809 /* two possibilities: 0x30ps encodes number of parallel and
810 * serial ports, or 0x1000 indicates *something*. This is not
811 * immediately obvious, since the 2s1p+4s configuration seems
812 * to offer all functionality on functions 0..2, while still
813 * advertising the same function 3 as the 4s+2s1p config.
814 */
815 sub_serports = dev->subsystem_device & 0xf;
816 if (sub_serports > 0) {
817 return sub_serports;
818 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700819 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200820 return 0;
821 }
822 }
823
824 moan_device("unknown NetMos/Mostech program interface", dev);
825 return 0;
826}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100827
Russell King61a116e2006-07-03 15:22:35 +0100828static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829{
830 /* subdevice 0x00PS means <P> parallel, <S> serial */
831 unsigned int num_serial = dev->subsystem_device & 0xf;
832
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800833 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
834 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700835 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200836
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000837 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
838 dev->subsystem_device == 0x0299)
839 return 0;
840
Nicos Gollan7808edc2011-05-05 21:00:37 +0200841 switch (dev->device) { /* FALLTHROUGH on all */
842 case PCI_DEVICE_ID_NETMOS_9904:
843 case PCI_DEVICE_ID_NETMOS_9912:
844 case PCI_DEVICE_ID_NETMOS_9922:
845 case PCI_DEVICE_ID_NETMOS_9900:
846 num_serial = pci_netmos_9900_numports(dev);
847 break;
848
849 default:
850 if (num_serial == 0 ) {
851 moan_device("unknown NetMos/Mostech device", dev);
852 }
853 }
854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 if (num_serial == 0)
856 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 return num_serial;
859}
860
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700861/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700862 * These chips are available with optionally one parallel port and up to
863 * two serial ports. Unfortunately they all have the same product id.
864 *
865 * Basic configuration is done over a region of 32 I/O ports. The base
866 * ioport is called INTA or INTC, depending on docs/other drivers.
867 *
868 * The region of the 32 I/O ports is configured in POSIO0R...
869 */
870
871/* registers */
872#define ITE_887x_MISCR 0x9c
873#define ITE_887x_INTCBAR 0x78
874#define ITE_887x_UARTBAR 0x7c
875#define ITE_887x_PS0BAR 0x10
876#define ITE_887x_POSIO0 0x60
877
878/* I/O space size */
879#define ITE_887x_IOSIZE 32
880/* I/O space size (bits 26-24; 8 bytes = 011b) */
881#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
882/* I/O space size (bits 26-24; 32 bytes = 101b) */
883#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
884/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
885#define ITE_887x_POSIO_SPEED (3 << 29)
886/* enable IO_Space bit */
887#define ITE_887x_POSIO_ENABLE (1 << 31)
888
Ralf Baechlef79abb82007-08-30 23:56:31 -0700889static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700890{
891 /* inta_addr are the configuration addresses of the ITE */
892 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
893 0x200, 0x280, 0 };
894 int ret, i, type;
895 struct resource *iobase = NULL;
896 u32 miscr, uartbar, ioport;
897
898 /* search for the base-ioport */
899 i = 0;
900 while (inta_addr[i] && iobase == NULL) {
901 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
902 "ite887x");
903 if (iobase != NULL) {
904 /* write POSIO0R - speed | size | ioport */
905 pci_write_config_dword(dev, ITE_887x_POSIO0,
906 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
907 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
908 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800909 pci_write_config_dword(dev, ITE_887x_INTCBAR,
910 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700911 ret = inb(inta_addr[i]);
912 if (ret != 0xff) {
913 /* ioport connected */
914 break;
915 }
916 release_region(iobase->start, ITE_887x_IOSIZE);
917 iobase = NULL;
918 }
919 i++;
920 }
921
922 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700923 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700924 return -ENODEV;
925 }
926
927 /* start of undocumented type checking (see parport_pc.c) */
928 type = inb(iobase->start + 0x18) & 0x0f;
929
930 switch (type) {
931 case 0x2: /* ITE8871 (1P) */
932 case 0xa: /* ITE8875 (1P) */
933 ret = 0;
934 break;
935 case 0xe: /* ITE8872 (2S1P) */
936 ret = 2;
937 break;
938 case 0x6: /* ITE8873 (1S) */
939 ret = 1;
940 break;
941 case 0x8: /* ITE8874 (2S) */
942 ret = 2;
943 break;
944 default:
945 moan_device("Unknown ITE887x", dev);
946 ret = -ENODEV;
947 }
948
949 /* configure all serial ports */
950 for (i = 0; i < ret; i++) {
951 /* read the I/O port from the device */
952 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
953 &ioport);
954 ioport &= 0x0000FF00; /* the actual base address */
955 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
956 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
957 ITE_887x_POSIO_IOSIZE_8 | ioport);
958
959 /* write the ioport to the UARTBAR */
960 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
961 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
962 uartbar |= (ioport << (16 * i)); /* set the ioport */
963 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
964
965 /* get current config */
966 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
967 /* disable interrupts (UARTx_Routing[3:0]) */
968 miscr &= ~(0xf << (12 - 4 * i));
969 /* activate the UART (UARTx_En) */
970 miscr |= 1 << (23 - i);
971 /* write new config with activated UART */
972 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
973 }
974
975 if (ret <= 0) {
976 /* the device has no UARTs if we get here */
977 release_region(iobase->start, ITE_887x_IOSIZE);
978 }
979
980 return ret;
981}
982
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500983static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700984{
985 u32 ioport;
986 /* the ioport is bit 0-15 in POSIO0R */
987 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
988 ioport &= 0xffff;
989 release_region(ioport, ITE_887x_IOSIZE);
990}
991
Russell King9f2a0362009-01-02 13:44:20 +0000992/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700993 * EndRun Technologies.
994 * Determine the number of ports available on the device.
995 */
996#define PCI_VENDOR_ID_ENDRUN 0x7401
997#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
998
999static int pci_endrun_init(struct pci_dev *dev)
1000{
1001 u8 __iomem *p;
1002 unsigned long deviceID;
1003 unsigned int number_uarts = 0;
1004
1005 /* EndRun device is all 0xexxx */
1006 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1007 (dev->device & 0xf000) != 0xe000)
1008 return 0;
1009
1010 p = pci_iomap(dev, 0, 5);
1011 if (p == NULL)
1012 return -ENOMEM;
1013
1014 deviceID = ioread32(p);
1015 /* EndRun device */
1016 if (deviceID == 0x07000200) {
1017 number_uarts = ioread8(p + 4);
1018 dev_dbg(&dev->dev,
1019 "%d ports detected on EndRun PCI Express device\n",
1020 number_uarts);
1021 }
1022 pci_iounmap(dev, p);
1023 return number_uarts;
1024}
1025
1026/*
Russell King9f2a0362009-01-02 13:44:20 +00001027 * Oxford Semiconductor Inc.
1028 * Check that device is part of the Tornado range of devices, then determine
1029 * the number of ports available on the device.
1030 */
1031static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1032{
1033 u8 __iomem *p;
1034 unsigned long deviceID;
1035 unsigned int number_uarts = 0;
1036
1037 /* OxSemi Tornado devices are all 0xCxxx */
1038 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1039 (dev->device & 0xF000) != 0xC000)
1040 return 0;
1041
1042 p = pci_iomap(dev, 0, 5);
1043 if (p == NULL)
1044 return -ENOMEM;
1045
1046 deviceID = ioread32(p);
1047 /* Tornado device */
1048 if (deviceID == 0x07000200) {
1049 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001050 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001051 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001052 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001053 }
1054 pci_iounmap(dev, p);
1055 return number_uarts;
1056}
1057
Alan Coxeb26dfe2012-07-12 13:00:31 +01001058static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001059 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001060 struct uart_8250_port *port, int idx)
1061{
1062 port->bugs |= UART_BUG_PARITY;
1063 return pci_default_setup(priv, board, port, idx);
1064}
1065
Alan Cox55c7c0f2012-11-29 09:03:00 +10301066/* Quatech devices have their own extra interface features */
1067
1068struct quatech_feature {
1069 u16 devid;
1070 bool amcc;
1071};
1072
1073#define QPCR_TEST_FOR1 0x3F
1074#define QPCR_TEST_GET1 0x00
1075#define QPCR_TEST_FOR2 0x40
1076#define QPCR_TEST_GET2 0x40
1077#define QPCR_TEST_FOR3 0x80
1078#define QPCR_TEST_GET3 0x40
1079#define QPCR_TEST_FOR4 0xC0
1080#define QPCR_TEST_GET4 0x80
1081
1082#define QOPR_CLOCK_X1 0x0000
1083#define QOPR_CLOCK_X2 0x0001
1084#define QOPR_CLOCK_X4 0x0002
1085#define QOPR_CLOCK_X8 0x0003
1086#define QOPR_CLOCK_RATE_MASK 0x0003
1087
1088
1089static struct quatech_feature quatech_cards[] = {
1090 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1091 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1092 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1093 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1094 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1095 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1096 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1097 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1098 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1099 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1100 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1101 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1102 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1103 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1104 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1105 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1106 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1107 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1108 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1109 { 0, }
1110};
1111
1112static int pci_quatech_amcc(u16 devid)
1113{
1114 struct quatech_feature *qf = &quatech_cards[0];
1115 while (qf->devid) {
1116 if (qf->devid == devid)
1117 return qf->amcc;
1118 qf++;
1119 }
1120 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1121 return 0;
1122};
1123
1124static int pci_quatech_rqopr(struct uart_8250_port *port)
1125{
1126 unsigned long base = port->port.iobase;
1127 u8 LCR, val;
1128
1129 LCR = inb(base + UART_LCR);
1130 outb(0xBF, base + UART_LCR);
1131 val = inb(base + UART_SCR);
1132 outb(LCR, base + UART_LCR);
1133 return val;
1134}
1135
1136static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1137{
1138 unsigned long base = port->port.iobase;
1139 u8 LCR, val;
1140
1141 LCR = inb(base + UART_LCR);
1142 outb(0xBF, base + UART_LCR);
1143 val = inb(base + UART_SCR);
1144 outb(qopr, base + UART_SCR);
1145 outb(LCR, base + UART_LCR);
1146}
1147
1148static int pci_quatech_rqmcr(struct uart_8250_port *port)
1149{
1150 unsigned long base = port->port.iobase;
1151 u8 LCR, val, qmcr;
1152
1153 LCR = inb(base + UART_LCR);
1154 outb(0xBF, base + UART_LCR);
1155 val = inb(base + UART_SCR);
1156 outb(val | 0x10, base + UART_SCR);
1157 qmcr = inb(base + UART_MCR);
1158 outb(val, base + UART_SCR);
1159 outb(LCR, base + UART_LCR);
1160
1161 return qmcr;
1162}
1163
1164static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1165{
1166 unsigned long base = port->port.iobase;
1167 u8 LCR, val;
1168
1169 LCR = inb(base + UART_LCR);
1170 outb(0xBF, base + UART_LCR);
1171 val = inb(base + UART_SCR);
1172 outb(val | 0x10, base + UART_SCR);
1173 outb(qmcr, base + UART_MCR);
1174 outb(val, base + UART_SCR);
1175 outb(LCR, base + UART_LCR);
1176}
1177
1178static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1179{
1180 unsigned long base = port->port.iobase;
1181 u8 LCR, val;
1182
1183 LCR = inb(base + UART_LCR);
1184 outb(0xBF, base + UART_LCR);
1185 val = inb(base + UART_SCR);
1186 if (val & 0x20) {
1187 outb(0x80, UART_LCR);
1188 if (!(inb(UART_SCR) & 0x20)) {
1189 outb(LCR, base + UART_LCR);
1190 return 1;
1191 }
1192 }
1193 return 0;
1194}
1195
1196static int pci_quatech_test(struct uart_8250_port *port)
1197{
1198 u8 reg;
1199 u8 qopr = pci_quatech_rqopr(port);
1200 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1201 reg = pci_quatech_rqopr(port) & 0xC0;
1202 if (reg != QPCR_TEST_GET1)
1203 return -EINVAL;
1204 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1205 reg = pci_quatech_rqopr(port) & 0xC0;
1206 if (reg != QPCR_TEST_GET2)
1207 return -EINVAL;
1208 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1209 reg = pci_quatech_rqopr(port) & 0xC0;
1210 if (reg != QPCR_TEST_GET3)
1211 return -EINVAL;
1212 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1213 reg = pci_quatech_rqopr(port) & 0xC0;
1214 if (reg != QPCR_TEST_GET4)
1215 return -EINVAL;
1216
1217 pci_quatech_wqopr(port, qopr);
1218 return 0;
1219}
1220
1221static int pci_quatech_clock(struct uart_8250_port *port)
1222{
1223 u8 qopr, reg, set;
1224 unsigned long clock;
1225
1226 if (pci_quatech_test(port) < 0)
1227 return 1843200;
1228
1229 qopr = pci_quatech_rqopr(port);
1230
1231 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1232 reg = pci_quatech_rqopr(port);
1233 if (reg & QOPR_CLOCK_X8) {
1234 clock = 1843200;
1235 goto out;
1236 }
1237 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1238 reg = pci_quatech_rqopr(port);
1239 if (!(reg & QOPR_CLOCK_X8)) {
1240 clock = 1843200;
1241 goto out;
1242 }
1243 reg &= QOPR_CLOCK_X8;
1244 if (reg == QOPR_CLOCK_X2) {
1245 clock = 3685400;
1246 set = QOPR_CLOCK_X2;
1247 } else if (reg == QOPR_CLOCK_X4) {
1248 clock = 7372800;
1249 set = QOPR_CLOCK_X4;
1250 } else if (reg == QOPR_CLOCK_X8) {
1251 clock = 14745600;
1252 set = QOPR_CLOCK_X8;
1253 } else {
1254 clock = 1843200;
1255 set = QOPR_CLOCK_X1;
1256 }
1257 qopr &= ~QOPR_CLOCK_RATE_MASK;
1258 qopr |= set;
1259
1260out:
1261 pci_quatech_wqopr(port, qopr);
1262 return clock;
1263}
1264
1265static int pci_quatech_rs422(struct uart_8250_port *port)
1266{
1267 u8 qmcr;
1268 int rs422 = 0;
1269
1270 if (!pci_quatech_has_qmcr(port))
1271 return 0;
1272 qmcr = pci_quatech_rqmcr(port);
1273 pci_quatech_wqmcr(port, 0xFF);
1274 if (pci_quatech_rqmcr(port))
1275 rs422 = 1;
1276 pci_quatech_wqmcr(port, qmcr);
1277 return rs422;
1278}
1279
1280static int pci_quatech_init(struct pci_dev *dev)
1281{
1282 if (pci_quatech_amcc(dev->device)) {
1283 unsigned long base = pci_resource_start(dev, 0);
1284 if (base) {
1285 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301286 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301287 tmp = inl(base + 0x3c);
1288 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301289 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301290 }
1291 }
1292 return 0;
1293}
1294
1295static int pci_quatech_setup(struct serial_private *priv,
1296 const struct pciserial_board *board,
1297 struct uart_8250_port *port, int idx)
1298{
1299 /* Needed by pci_quatech calls below */
1300 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1301 /* Set up the clocking */
1302 port->port.uartclk = pci_quatech_clock(port);
1303 /* For now just warn about RS422 */
1304 if (pci_quatech_rs422(port))
1305 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1306 return pci_default_setup(priv, board, port, idx);
1307}
1308
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001309static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301310{
1311}
1312
Alan Coxeb26dfe2012-07-12 13:00:31 +01001313static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001314 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001315 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316{
1317 unsigned int bar, offset = board->first_offset, maxnr;
1318
1319 bar = FL_GET_BASE(board->flags);
1320 if (board->flags & FL_BASE_BARS)
1321 bar += idx;
1322 else
1323 offset += idx * board->uart_offset;
1324
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001325 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1326 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
1328 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1329 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001330
Russell King70db3d92005-07-27 11:34:27 +01001331 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332}
1333
Angelo Butti94341472013-10-15 22:41:10 +03001334static int pci_pericom_setup(struct serial_private *priv,
1335 const struct pciserial_board *board,
1336 struct uart_8250_port *port, int idx)
1337{
1338 unsigned int bar, offset = board->first_offset, maxnr;
1339
1340 bar = FL_GET_BASE(board->flags);
1341 if (board->flags & FL_BASE_BARS)
1342 bar += idx;
1343 else
1344 offset += idx * board->uart_offset;
1345
1346 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1347 (board->reg_shift + 3);
1348
1349 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1350 return 1;
1351
1352 port->port.uartclk = 14745600;
1353
1354 return setup_port(priv, port, bar, offset, board->reg_shift);
1355}
1356
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001357static int
1358ce4100_serial_setup(struct serial_private *priv,
1359 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001360 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361{
1362 int ret;
1363
Maxime Bizon08ec2122012-10-19 10:45:07 +02001364 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001365 port->port.iotype = UPIO_MEM32;
1366 port->port.type = PORT_XSCALE;
1367 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1368 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001369
1370 return ret;
1371}
1372
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001373#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1374#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1375
Alan Cox29897082014-08-19 20:29:23 +03001376#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1377#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1378
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001379#define BYT_PRV_CLK 0x800
1380#define BYT_PRV_CLK_EN (1 << 0)
1381#define BYT_PRV_CLK_M_VAL_SHIFT 1
1382#define BYT_PRV_CLK_N_VAL_SHIFT 16
1383#define BYT_PRV_CLK_UPDATE (1 << 31)
1384
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001385#define BYT_TX_OVF_INT 0x820
1386#define BYT_TX_OVF_INT_MASK (1 << 1)
1387
1388static void
1389byt_set_termios(struct uart_port *p, struct ktermios *termios,
1390 struct ktermios *old)
1391{
1392 unsigned int baud = tty_termios_baud_rate(termios);
Aaron Sierra50825c52014-03-03 19:54:29 -06001393 unsigned int m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001394 u32 reg;
1395
Aaron Sierra50825c52014-03-03 19:54:29 -06001396 /*
1397 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1398 * dividers must be adjusted.
1399 *
1400 * uartclk = (m / n) * 100 MHz, where m <= n
1401 */
1402 switch (baud) {
1403 case 500000:
1404 case 1000000:
1405 case 2000000:
1406 case 4000000:
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001407 m = 64;
1408 n = 100;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001409 p->uartclk = 64000000;
Aaron Sierra50825c52014-03-03 19:54:29 -06001410 break;
1411 case 3500000:
1412 m = 56;
1413 n = 100;
1414 p->uartclk = 56000000;
1415 break;
1416 case 1500000:
1417 case 3000000:
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001418 m = 48;
1419 n = 100;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001420 p->uartclk = 48000000;
Aaron Sierra50825c52014-03-03 19:54:29 -06001421 break;
1422 case 2500000:
1423 m = 40;
1424 n = 100;
1425 p->uartclk = 40000000;
1426 break;
1427 default:
Aaron Sierra41d3f092014-03-03 19:54:36 -06001428 m = 2304;
1429 n = 3125;
1430 p->uartclk = 73728000;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001431 }
1432
1433 /* Reset the clock */
1434 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1435 writel(reg, p->membase + BYT_PRV_CLK);
1436 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1437 writel(reg, p->membase + BYT_PRV_CLK);
1438
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001439 serial8250_do_set_termios(p, termios, old);
1440}
1441
1442static bool byt_dma_filter(struct dma_chan *chan, void *param)
1443{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001444 struct dw_dma_slave *dws = param;
1445
1446 if (dws->dma_dev != chan->device->dev)
1447 return false;
1448
1449 chan->private = dws;
1450 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001451}
1452
1453static int
1454byt_serial_setup(struct serial_private *priv,
1455 const struct pciserial_board *board,
1456 struct uart_8250_port *port, int idx)
1457{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001458 struct pci_dev *pdev = priv->dev;
1459 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001460 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001461 struct dw_dma_slave *tx_param, *rx_param;
1462 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001463 int ret;
1464
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001465 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001466 if (!dma)
1467 return -ENOMEM;
1468
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001469 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1470 if (!tx_param)
1471 return -ENOMEM;
1472
1473 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1474 if (!rx_param)
1475 return -ENOMEM;
1476
1477 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001478 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001479 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001480 rx_param->src_id = 3;
1481 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001482 break;
1483 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001484 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001485 rx_param->src_id = 5;
1486 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001487 break;
1488 default:
1489 return -EINVAL;
1490 }
1491
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001492 rx_param->src_master = 1;
1493 rx_param->dst_master = 0;
1494
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001495 dma->rxconf.src_maxburst = 16;
1496
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001497 tx_param->src_master = 1;
1498 tx_param->dst_master = 0;
1499
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001500 dma->txconf.dst_maxburst = 16;
1501
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001502 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1503 rx_param->dma_dev = &dma_dev->dev;
1504 tx_param->dma_dev = &dma_dev->dev;
1505
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001506 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001507 dma->rx_param = rx_param;
1508 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001509
1510 ret = pci_default_setup(priv, board, port, idx);
1511 port->port.iotype = UPIO_MEM;
1512 port->port.type = PORT_16550A;
1513 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1514 port->port.set_termios = byt_set_termios;
1515 port->port.fifosize = 64;
1516 port->tx_loadsz = 64;
1517 port->dma = dma;
1518 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1519
1520 /* Disable Tx counter interrupts */
1521 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1522
1523 return ret;
1524}
1525
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001526static int
1527pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001528 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001529 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001530{
1531 return setup_port(priv, port, 2, idx * 8, 0);
1532}
1533
Stephen Hurdebebd492013-01-17 14:14:53 -08001534static int
1535pci_brcm_trumanage_setup(struct serial_private *priv,
1536 const struct pciserial_board *board,
1537 struct uart_8250_port *port, int idx)
1538{
1539 int ret = pci_default_setup(priv, board, port, idx);
1540
1541 port->port.type = PORT_BRCM_TRUMANAGE;
1542 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1543 return ret;
1544}
1545
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001546static int pci_fintek_setup(struct serial_private *priv,
1547 const struct pciserial_board *board,
1548 struct uart_8250_port *port, int idx)
1549{
1550 struct pci_dev *pdev = priv->dev;
1551 unsigned long base;
1552 unsigned long iobase;
1553 unsigned long ciobase = 0;
1554 u8 config_base;
1555
1556 /*
1557 * We are supposed to be able to read these from the PCI config space,
1558 * but the values there don't seem to match what we need to use, so
1559 * just use these hard-coded values for now, as they are correct.
1560 */
1561 switch (idx) {
1562 case 0: iobase = 0xe000; config_base = 0x40; break;
1563 case 1: iobase = 0xe008; config_base = 0x48; break;
1564 case 2: iobase = 0xe010; config_base = 0x50; break;
1565 case 3: iobase = 0xe018; config_base = 0x58; break;
1566 case 4: iobase = 0xe020; config_base = 0x60; break;
1567 case 5: iobase = 0xe028; config_base = 0x68; break;
1568 case 6: iobase = 0xe030; config_base = 0x70; break;
1569 case 7: iobase = 0xe038; config_base = 0x78; break;
1570 case 8: iobase = 0xe040; config_base = 0x80; break;
1571 case 9: iobase = 0xe048; config_base = 0x88; break;
1572 case 10: iobase = 0xe050; config_base = 0x90; break;
1573 case 11: iobase = 0xe058; config_base = 0x98; break;
1574 default:
1575 /* Unknown number of ports, get out of here */
1576 return -EINVAL;
1577 }
1578
1579 if (idx < 4) {
1580 base = pci_resource_start(priv->dev, 3);
1581 ciobase = (int)(base + (0x8 * idx));
1582 }
1583
1584 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx ciobase=0x%lx config_base=0x%2x\n",
1585 __func__, idx, iobase, ciobase, config_base);
1586
1587 /* Enable UART I/O port */
1588 pci_write_config_byte(pdev, config_base + 0x00, 0x01);
1589
1590 /* Select 128-byte FIFO and 8x FIFO threshold */
1591 pci_write_config_byte(pdev, config_base + 0x01, 0x33);
1592
1593 /* LSB UART */
1594 pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
1595
1596 /* MSB UART */
1597 pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
1598
1599 /* irq number, this usually fails, but the spec says to do it anyway. */
1600 pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
1601
1602 port->port.iotype = UPIO_PORT;
1603 port->port.iobase = iobase;
1604 port->port.mapbase = 0;
1605 port->port.membase = NULL;
1606 port->port.regshift = 0;
1607
1608 return 0;
1609}
1610
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001611static int skip_tx_en_setup(struct serial_private *priv,
1612 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001613 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001614{
Alan Cox2655a2c2012-07-12 12:59:50 +01001615 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001616 dev_dbg(&priv->dev->dev,
1617 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1618 priv->dev->vendor, priv->dev->device,
1619 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001620
1621 return pci_default_setup(priv, board, port, idx);
1622}
1623
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001624static void kt_handle_break(struct uart_port *p)
1625{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001626 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001627 /*
1628 * On receipt of a BI, serial device in Intel ME (Intel
1629 * management engine) needs to have its fifos cleared for sane
1630 * SOL (Serial Over Lan) output.
1631 */
1632 serial8250_clear_and_reinit_fifos(up);
1633}
1634
1635static unsigned int kt_serial_in(struct uart_port *p, int offset)
1636{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001637 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001638 unsigned int val;
1639
1640 /*
1641 * When the Intel ME (management engine) gets reset its serial
1642 * port registers could return 0 momentarily. Functions like
1643 * serial8250_console_write, read and save the IER, perform
1644 * some operation and then restore it. In order to avoid
1645 * setting IER register inadvertently to 0, if the value read
1646 * is 0, double check with ier value in uart_8250_port and use
1647 * that instead. up->ier should be the same value as what is
1648 * currently configured.
1649 */
1650 val = inb(p->iobase + offset);
1651 if (offset == UART_IER) {
1652 if (val == 0)
1653 val = up->ier;
1654 }
1655 return val;
1656}
1657
Dan Williamsbc02d152012-04-06 11:49:50 -07001658static int kt_serial_setup(struct serial_private *priv,
1659 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001660 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001661{
Alan Cox2655a2c2012-07-12 12:59:50 +01001662 port->port.flags |= UPF_BUG_THRE;
1663 port->port.serial_in = kt_serial_in;
1664 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001665 return skip_tx_en_setup(priv, board, port, idx);
1666}
1667
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001668static int pci_eg20t_init(struct pci_dev *dev)
1669{
1670#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1671 return -ENODEV;
1672#else
1673 return 0;
1674#endif
1675}
1676
Søren Holm06315342011-09-02 22:55:37 +02001677static int
1678pci_xr17c154_setup(struct serial_private *priv,
1679 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001680 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001681{
Alan Cox2655a2c2012-07-12 12:59:50 +01001682 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001683 return pci_default_setup(priv, board, port, idx);
1684}
1685
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001686static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001687pci_xr17v35x_setup(struct serial_private *priv,
1688 const struct pciserial_board *board,
1689 struct uart_8250_port *port, int idx)
1690{
1691 u8 __iomem *p;
1692
1693 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001694 if (p == NULL)
1695 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001696
1697 port->port.flags |= UPF_EXAR_EFR;
1698
1699 /*
1700 * Setup Multipurpose Input/Output pins.
1701 */
1702 if (idx == 0) {
1703 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1704 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1705 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1706 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1707 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1708 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1709 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1710 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1711 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1712 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1713 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1714 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1715 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001716 writeb(0x00, p + UART_EXAR_8XMODE);
1717 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1718 writeb(128, p + UART_EXAR_TXTRG);
1719 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001720 iounmap(p);
1721
1722 return pci_default_setup(priv, board, port, idx);
1723}
1724
Matt Schulte14faa8c2012-11-21 10:35:15 -06001725#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1726#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1727#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1728#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1729
1730static int
1731pci_fastcom335_setup(struct serial_private *priv,
1732 const struct pciserial_board *board,
1733 struct uart_8250_port *port, int idx)
1734{
1735 u8 __iomem *p;
1736
1737 p = pci_ioremap_bar(priv->dev, 0);
1738 if (p == NULL)
1739 return -ENOMEM;
1740
1741 port->port.flags |= UPF_EXAR_EFR;
1742
1743 /*
1744 * Setup Multipurpose Input/Output pins.
1745 */
1746 if (idx == 0) {
1747 switch (priv->dev->device) {
1748 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1749 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1750 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1751 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1752 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1753 break;
1754 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1755 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1756 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1757 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1758 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1759 break;
1760 }
1761 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1762 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1763 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1764 }
1765 writeb(0x00, p + UART_EXAR_8XMODE);
1766 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1767 writeb(32, p + UART_EXAR_TXTRG);
1768 writeb(32, p + UART_EXAR_RXTRG);
1769 iounmap(p);
1770
1771 return pci_default_setup(priv, board, port, idx);
1772}
1773
Matt Schultedc96efb2012-11-19 09:12:04 -06001774static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001775pci_wch_ch353_setup(struct serial_private *priv,
1776 const struct pciserial_board *board,
1777 struct uart_8250_port *port, int idx)
1778{
1779 port->port.flags |= UPF_FIXED_TYPE;
1780 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 return pci_default_setup(priv, board, port, idx);
1782}
1783
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1785#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1786#define PCI_DEVICE_ID_OCTPRO 0x0001
1787#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1788#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1789#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1790#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001791#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1792#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001793#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001794#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001795#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001796#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1797#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001798#define PCI_DEVICE_ID_TITAN_200I 0x8028
1799#define PCI_DEVICE_ID_TITAN_400I 0x8048
1800#define PCI_DEVICE_ID_TITAN_800I 0x8088
1801#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1802#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1803#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1804#define PCI_DEVICE_ID_TITAN_100E 0xA010
1805#define PCI_DEVICE_ID_TITAN_200E 0xA012
1806#define PCI_DEVICE_ID_TITAN_400E 0xA013
1807#define PCI_DEVICE_ID_TITAN_800E 0xA014
1808#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1809#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001810#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001811#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1812#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1813#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1814#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001815#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001816#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001817#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001818#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001819#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001820#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001821#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1822#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001823#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001824#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01001825#define PCI_VENDOR_ID_AGESTAR 0x5372
1826#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001827#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001828#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1829#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001830#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001831#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001832#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001833#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06001834
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001835#define PCI_VENDOR_ID_SUNIX 0x1fd4
1836#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1837
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001839/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1840#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001841#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001842
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843/*
1844 * Master list of serial port init/setup/exit quirks.
1845 * This does not describe the general nature of the port.
1846 * (ie, baud base, number and location of ports, etc)
1847 *
1848 * This list is ordered alphabetically by vendor then device.
1849 * Specific entries must come before more generic entries.
1850 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001851static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001853 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1854 */
1855 {
Ian Abbott086231f2013-07-16 16:14:39 +01001856 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001857 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001858 .subvendor = PCI_ANY_ID,
1859 .subdevice = PCI_ANY_ID,
1860 .setup = addidata_apci7800_setup,
1861 },
1862 /*
Russell King61a116e2006-07-03 15:22:35 +01001863 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 * It is not clear whether this applies to all products.
1865 */
1866 {
1867 .vendor = PCI_VENDOR_ID_AFAVLAB,
1868 .device = PCI_ANY_ID,
1869 .subvendor = PCI_ANY_ID,
1870 .subdevice = PCI_ANY_ID,
1871 .setup = afavlab_setup,
1872 },
1873 /*
1874 * HP Diva
1875 */
1876 {
1877 .vendor = PCI_VENDOR_ID_HP,
1878 .device = PCI_DEVICE_ID_HP_DIVA,
1879 .subvendor = PCI_ANY_ID,
1880 .subdevice = PCI_ANY_ID,
1881 .init = pci_hp_diva_init,
1882 .setup = pci_hp_diva_setup,
1883 },
1884 /*
1885 * Intel
1886 */
1887 {
1888 .vendor = PCI_VENDOR_ID_INTEL,
1889 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1890 .subvendor = 0xe4bf,
1891 .subdevice = PCI_ANY_ID,
1892 .init = pci_inteli960ni_init,
1893 .setup = pci_default_setup,
1894 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001895 {
1896 .vendor = PCI_VENDOR_ID_INTEL,
1897 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1898 .subvendor = PCI_ANY_ID,
1899 .subdevice = PCI_ANY_ID,
1900 .setup = skip_tx_en_setup,
1901 },
1902 {
1903 .vendor = PCI_VENDOR_ID_INTEL,
1904 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1905 .subvendor = PCI_ANY_ID,
1906 .subdevice = PCI_ANY_ID,
1907 .setup = skip_tx_en_setup,
1908 },
1909 {
1910 .vendor = PCI_VENDOR_ID_INTEL,
1911 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1912 .subvendor = PCI_ANY_ID,
1913 .subdevice = PCI_ANY_ID,
1914 .setup = skip_tx_en_setup,
1915 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001916 {
1917 .vendor = PCI_VENDOR_ID_INTEL,
1918 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1919 .subvendor = PCI_ANY_ID,
1920 .subdevice = PCI_ANY_ID,
1921 .setup = ce4100_serial_setup,
1922 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001923 {
1924 .vendor = PCI_VENDOR_ID_INTEL,
1925 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1926 .subvendor = PCI_ANY_ID,
1927 .subdevice = PCI_ANY_ID,
1928 .setup = kt_serial_setup,
1929 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001930 {
1931 .vendor = PCI_VENDOR_ID_INTEL,
1932 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
1933 .subvendor = PCI_ANY_ID,
1934 .subdevice = PCI_ANY_ID,
1935 .setup = byt_serial_setup,
1936 },
1937 {
1938 .vendor = PCI_VENDOR_ID_INTEL,
1939 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
1940 .subvendor = PCI_ANY_ID,
1941 .subdevice = PCI_ANY_ID,
1942 .setup = byt_serial_setup,
1943 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001944 {
1945 .vendor = PCI_VENDOR_ID_INTEL,
1946 .device = PCI_DEVICE_ID_INTEL_QRK_UART,
1947 .subvendor = PCI_ANY_ID,
1948 .subdevice = PCI_ANY_ID,
1949 .setup = pci_default_setup,
1950 },
Linus Torvalds52d589a2014-10-18 18:11:04 -07001951 {
1952 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03001953 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
1954 .subvendor = PCI_ANY_ID,
1955 .subdevice = PCI_ANY_ID,
1956 .setup = byt_serial_setup,
1957 },
1958 {
1959 .vendor = PCI_VENDOR_ID_INTEL,
1960 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
1961 .subvendor = PCI_ANY_ID,
1962 .subdevice = PCI_ANY_ID,
1963 .setup = byt_serial_setup,
1964 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001966 * ITE
1967 */
1968 {
1969 .vendor = PCI_VENDOR_ID_ITE,
1970 .device = PCI_DEVICE_ID_ITE_8872,
1971 .subvendor = PCI_ANY_ID,
1972 .subdevice = PCI_ANY_ID,
1973 .init = pci_ite887x_init,
1974 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001975 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001976 },
1977 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001978 * National Instruments
1979 */
1980 {
1981 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001982 .device = PCI_DEVICE_ID_NI_PCI23216,
1983 .subvendor = PCI_ANY_ID,
1984 .subdevice = PCI_ANY_ID,
1985 .init = pci_ni8420_init,
1986 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001987 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001988 },
1989 {
1990 .vendor = PCI_VENDOR_ID_NI,
1991 .device = PCI_DEVICE_ID_NI_PCI2328,
1992 .subvendor = PCI_ANY_ID,
1993 .subdevice = PCI_ANY_ID,
1994 .init = pci_ni8420_init,
1995 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001996 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001997 },
1998 {
1999 .vendor = PCI_VENDOR_ID_NI,
2000 .device = PCI_DEVICE_ID_NI_PCI2324,
2001 .subvendor = PCI_ANY_ID,
2002 .subdevice = PCI_ANY_ID,
2003 .init = pci_ni8420_init,
2004 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002005 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002006 },
2007 {
2008 .vendor = PCI_VENDOR_ID_NI,
2009 .device = PCI_DEVICE_ID_NI_PCI2322,
2010 .subvendor = PCI_ANY_ID,
2011 .subdevice = PCI_ANY_ID,
2012 .init = pci_ni8420_init,
2013 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002014 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002015 },
2016 {
2017 .vendor = PCI_VENDOR_ID_NI,
2018 .device = PCI_DEVICE_ID_NI_PCI2324I,
2019 .subvendor = PCI_ANY_ID,
2020 .subdevice = PCI_ANY_ID,
2021 .init = pci_ni8420_init,
2022 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002023 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002024 },
2025 {
2026 .vendor = PCI_VENDOR_ID_NI,
2027 .device = PCI_DEVICE_ID_NI_PCI2322I,
2028 .subvendor = PCI_ANY_ID,
2029 .subdevice = PCI_ANY_ID,
2030 .init = pci_ni8420_init,
2031 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002032 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002033 },
2034 {
2035 .vendor = PCI_VENDOR_ID_NI,
2036 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2037 .subvendor = PCI_ANY_ID,
2038 .subdevice = PCI_ANY_ID,
2039 .init = pci_ni8420_init,
2040 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002041 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002042 },
2043 {
2044 .vendor = PCI_VENDOR_ID_NI,
2045 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2046 .subvendor = PCI_ANY_ID,
2047 .subdevice = PCI_ANY_ID,
2048 .init = pci_ni8420_init,
2049 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002050 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002051 },
2052 {
2053 .vendor = PCI_VENDOR_ID_NI,
2054 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2055 .subvendor = PCI_ANY_ID,
2056 .subdevice = PCI_ANY_ID,
2057 .init = pci_ni8420_init,
2058 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002059 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002060 },
2061 {
2062 .vendor = PCI_VENDOR_ID_NI,
2063 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2064 .subvendor = PCI_ANY_ID,
2065 .subdevice = PCI_ANY_ID,
2066 .init = pci_ni8420_init,
2067 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002068 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002069 },
2070 {
2071 .vendor = PCI_VENDOR_ID_NI,
2072 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2073 .subvendor = PCI_ANY_ID,
2074 .subdevice = PCI_ANY_ID,
2075 .init = pci_ni8420_init,
2076 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002077 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002078 },
2079 {
2080 .vendor = PCI_VENDOR_ID_NI,
2081 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2082 .subvendor = PCI_ANY_ID,
2083 .subdevice = PCI_ANY_ID,
2084 .init = pci_ni8420_init,
2085 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002086 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002087 },
2088 {
2089 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002090 .device = PCI_ANY_ID,
2091 .subvendor = PCI_ANY_ID,
2092 .subdevice = PCI_ANY_ID,
2093 .init = pci_ni8430_init,
2094 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002095 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002096 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302097 /* Quatech */
2098 {
2099 .vendor = PCI_VENDOR_ID_QUATECH,
2100 .device = PCI_ANY_ID,
2101 .subvendor = PCI_ANY_ID,
2102 .subdevice = PCI_ANY_ID,
2103 .init = pci_quatech_init,
2104 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002105 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302106 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002107 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 * Panacom
2109 */
2110 {
2111 .vendor = PCI_VENDOR_ID_PANACOM,
2112 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2113 .subvendor = PCI_ANY_ID,
2114 .subdevice = PCI_ANY_ID,
2115 .init = pci_plx9050_init,
2116 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002117 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002118 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 {
2120 .vendor = PCI_VENDOR_ID_PANACOM,
2121 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2122 .subvendor = PCI_ANY_ID,
2123 .subdevice = PCI_ANY_ID,
2124 .init = pci_plx9050_init,
2125 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002126 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 },
2128 /*
Angelo Butti94341472013-10-15 22:41:10 +03002129 * Pericom
2130 */
2131 {
2132 .vendor = 0x12d8,
2133 .device = 0x7952,
2134 .subvendor = PCI_ANY_ID,
2135 .subdevice = PCI_ANY_ID,
2136 .setup = pci_pericom_setup,
2137 },
2138 {
2139 .vendor = 0x12d8,
2140 .device = 0x7954,
2141 .subvendor = PCI_ANY_ID,
2142 .subdevice = PCI_ANY_ID,
2143 .setup = pci_pericom_setup,
2144 },
2145 {
2146 .vendor = 0x12d8,
2147 .device = 0x7958,
2148 .subvendor = PCI_ANY_ID,
2149 .subdevice = PCI_ANY_ID,
2150 .setup = pci_pericom_setup,
2151 },
2152
2153 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 * PLX
2155 */
2156 {
2157 .vendor = PCI_VENDOR_ID_PLX,
Thomas Hoehn48212002007-02-10 01:46:05 -08002158 .device = PCI_DEVICE_ID_PLX_9030,
2159 .subvendor = PCI_SUBVENDOR_ID_PERLE,
2160 .subdevice = PCI_ANY_ID,
2161 .setup = pci_default_setup,
2162 },
2163 {
2164 .vendor = PCI_VENDOR_ID_PLX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002166 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2167 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2168 .init = pci_plx9050_init,
2169 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002170 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002171 },
2172 {
2173 .vendor = PCI_VENDOR_ID_PLX,
2174 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2176 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2177 .init = pci_plx9050_init,
2178 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002179 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 },
2181 {
2182 .vendor = PCI_VENDOR_ID_PLX,
2183 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2184 .subvendor = PCI_VENDOR_ID_PLX,
2185 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2186 .init = pci_plx9050_init,
2187 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002188 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 },
2190 /*
2191 * SBS Technologies, Inc., PMC-OCTALPRO 232
2192 */
2193 {
2194 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2195 .device = PCI_DEVICE_ID_OCTPRO,
2196 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2197 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2198 .init = sbs_init,
2199 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002200 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 },
2202 /*
2203 * SBS Technologies, Inc., PMC-OCTALPRO 422
2204 */
2205 {
2206 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2207 .device = PCI_DEVICE_ID_OCTPRO,
2208 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2209 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2210 .init = sbs_init,
2211 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002212 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 },
2214 /*
2215 * SBS Technologies, Inc., P-Octal 232
2216 */
2217 {
2218 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2219 .device = PCI_DEVICE_ID_OCTPRO,
2220 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2221 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2222 .init = sbs_init,
2223 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002224 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 },
2226 /*
2227 * SBS Technologies, Inc., P-Octal 422
2228 */
2229 {
2230 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2231 .device = PCI_DEVICE_ID_OCTPRO,
2232 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2233 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2234 .init = sbs_init,
2235 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002236 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 /*
Russell King61a116e2006-07-03 15:22:35 +01002239 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 */
2241 {
2242 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002243 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 .subvendor = PCI_ANY_ID,
2245 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002246 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002247 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 },
2249 /*
2250 * Titan cards
2251 */
2252 {
2253 .vendor = PCI_VENDOR_ID_TITAN,
2254 .device = PCI_DEVICE_ID_TITAN_400L,
2255 .subvendor = PCI_ANY_ID,
2256 .subdevice = PCI_ANY_ID,
2257 .setup = titan_400l_800l_setup,
2258 },
2259 {
2260 .vendor = PCI_VENDOR_ID_TITAN,
2261 .device = PCI_DEVICE_ID_TITAN_800L,
2262 .subvendor = PCI_ANY_ID,
2263 .subdevice = PCI_ANY_ID,
2264 .setup = titan_400l_800l_setup,
2265 },
2266 /*
2267 * Timedia cards
2268 */
2269 {
2270 .vendor = PCI_VENDOR_ID_TIMEDIA,
2271 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2272 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2273 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002274 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 .init = pci_timedia_init,
2276 .setup = pci_timedia_setup,
2277 },
2278 {
2279 .vendor = PCI_VENDOR_ID_TIMEDIA,
2280 .device = PCI_ANY_ID,
2281 .subvendor = PCI_ANY_ID,
2282 .subdevice = PCI_ANY_ID,
2283 .setup = pci_timedia_setup,
2284 },
2285 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002286 * SUNIX (Timedia) cards
2287 * Do not "probe" for these cards as there is at least one combination
2288 * card that should be handled by parport_pc that doesn't match the
2289 * rule in pci_timedia_probe.
2290 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2291 * There are some boards with part number SER5037AL that report
2292 * subdevice ID 0x0002.
2293 */
2294 {
2295 .vendor = PCI_VENDOR_ID_SUNIX,
2296 .device = PCI_DEVICE_ID_SUNIX_1999,
2297 .subvendor = PCI_VENDOR_ID_SUNIX,
2298 .subdevice = PCI_ANY_ID,
2299 .init = pci_timedia_init,
2300 .setup = pci_timedia_setup,
2301 },
2302 /*
Søren Holm06315342011-09-02 22:55:37 +02002303 * Exar cards
2304 */
2305 {
2306 .vendor = PCI_VENDOR_ID_EXAR,
2307 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2308 .subvendor = PCI_ANY_ID,
2309 .subdevice = PCI_ANY_ID,
2310 .setup = pci_xr17c154_setup,
2311 },
2312 {
2313 .vendor = PCI_VENDOR_ID_EXAR,
2314 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2315 .subvendor = PCI_ANY_ID,
2316 .subdevice = PCI_ANY_ID,
2317 .setup = pci_xr17c154_setup,
2318 },
2319 {
2320 .vendor = PCI_VENDOR_ID_EXAR,
2321 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2322 .subvendor = PCI_ANY_ID,
2323 .subdevice = PCI_ANY_ID,
2324 .setup = pci_xr17c154_setup,
2325 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002326 {
2327 .vendor = PCI_VENDOR_ID_EXAR,
2328 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2329 .subvendor = PCI_ANY_ID,
2330 .subdevice = PCI_ANY_ID,
2331 .setup = pci_xr17v35x_setup,
2332 },
2333 {
2334 .vendor = PCI_VENDOR_ID_EXAR,
2335 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2336 .subvendor = PCI_ANY_ID,
2337 .subdevice = PCI_ANY_ID,
2338 .setup = pci_xr17v35x_setup,
2339 },
2340 {
2341 .vendor = PCI_VENDOR_ID_EXAR,
2342 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2343 .subvendor = PCI_ANY_ID,
2344 .subdevice = PCI_ANY_ID,
2345 .setup = pci_xr17v35x_setup,
2346 },
Søren Holm06315342011-09-02 22:55:37 +02002347 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348 * Xircom cards
2349 */
2350 {
2351 .vendor = PCI_VENDOR_ID_XIRCOM,
2352 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2353 .subvendor = PCI_ANY_ID,
2354 .subdevice = PCI_ANY_ID,
2355 .init = pci_xircom_init,
2356 .setup = pci_default_setup,
2357 },
2358 /*
Russell King61a116e2006-07-03 15:22:35 +01002359 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 */
2361 {
2362 .vendor = PCI_VENDOR_ID_NETMOS,
2363 .device = PCI_ANY_ID,
2364 .subvendor = PCI_ANY_ID,
2365 .subdevice = PCI_ANY_ID,
2366 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002367 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368 },
2369 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002370 * EndRun Technologies
2371 */
2372 {
2373 .vendor = PCI_VENDOR_ID_ENDRUN,
2374 .device = PCI_ANY_ID,
2375 .subvendor = PCI_ANY_ID,
2376 .subdevice = PCI_ANY_ID,
2377 .init = pci_endrun_init,
2378 .setup = pci_default_setup,
2379 },
2380 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002381 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002382 */
2383 {
2384 .vendor = PCI_VENDOR_ID_OXSEMI,
2385 .device = PCI_ANY_ID,
2386 .subvendor = PCI_ANY_ID,
2387 .subdevice = PCI_ANY_ID,
2388 .init = pci_oxsemi_tornado_init,
2389 .setup = pci_default_setup,
2390 },
2391 {
2392 .vendor = PCI_VENDOR_ID_MAINPINE,
2393 .device = PCI_ANY_ID,
2394 .subvendor = PCI_ANY_ID,
2395 .subdevice = PCI_ANY_ID,
2396 .init = pci_oxsemi_tornado_init,
2397 .setup = pci_default_setup,
2398 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002399 {
2400 .vendor = PCI_VENDOR_ID_DIGI,
2401 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2402 .subvendor = PCI_SUBVENDOR_ID_IBM,
2403 .subdevice = PCI_ANY_ID,
2404 .init = pci_oxsemi_tornado_init,
2405 .setup = pci_default_setup,
2406 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002407 {
2408 .vendor = PCI_VENDOR_ID_INTEL,
2409 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002410 .subvendor = PCI_ANY_ID,
2411 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002412 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002413 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002414 },
2415 {
2416 .vendor = PCI_VENDOR_ID_INTEL,
2417 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002418 .subvendor = PCI_ANY_ID,
2419 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002420 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002421 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002422 },
2423 {
2424 .vendor = PCI_VENDOR_ID_INTEL,
2425 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002426 .subvendor = PCI_ANY_ID,
2427 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002428 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002429 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002430 },
2431 {
2432 .vendor = PCI_VENDOR_ID_INTEL,
2433 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002434 .subvendor = PCI_ANY_ID,
2435 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002436 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002437 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002438 },
2439 {
2440 .vendor = 0x10DB,
2441 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002442 .subvendor = PCI_ANY_ID,
2443 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002444 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002445 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002446 },
2447 {
2448 .vendor = 0x10DB,
2449 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002450 .subvendor = PCI_ANY_ID,
2451 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002452 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002453 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002454 },
2455 {
2456 .vendor = 0x10DB,
2457 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002458 .subvendor = PCI_ANY_ID,
2459 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002460 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002461 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002462 },
2463 {
2464 .vendor = 0x10DB,
2465 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002466 .subvendor = PCI_ANY_ID,
2467 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002468 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002469 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002470 },
2471 {
2472 .vendor = 0x10DB,
2473 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002474 .subvendor = PCI_ANY_ID,
2475 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002476 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002477 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002478 },
Russell King9f2a0362009-01-02 13:44:20 +00002479 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002480 * Cronyx Omega PCI (PLX-chip based)
2481 */
2482 {
2483 .vendor = PCI_VENDOR_ID_PLX,
2484 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2485 .subvendor = PCI_ANY_ID,
2486 .subdevice = PCI_ANY_ID,
2487 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002488 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002489 /* WCH CH353 1S1P card (16550 clone) */
2490 {
2491 .vendor = PCI_VENDOR_ID_WCH,
2492 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2493 .subvendor = PCI_ANY_ID,
2494 .subdevice = PCI_ANY_ID,
2495 .setup = pci_wch_ch353_setup,
2496 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002497 /* WCH CH353 2S1P card (16550 clone) */
2498 {
Alan Cox27788c52012-09-04 16:21:06 +01002499 .vendor = PCI_VENDOR_ID_WCH,
2500 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2501 .subvendor = PCI_ANY_ID,
2502 .subdevice = PCI_ANY_ID,
2503 .setup = pci_wch_ch353_setup,
2504 },
2505 /* WCH CH353 4S card (16550 clone) */
2506 {
2507 .vendor = PCI_VENDOR_ID_WCH,
2508 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2509 .subvendor = PCI_ANY_ID,
2510 .subdevice = PCI_ANY_ID,
2511 .setup = pci_wch_ch353_setup,
2512 },
2513 /* WCH CH353 2S1PF card (16550 clone) */
2514 {
2515 .vendor = PCI_VENDOR_ID_WCH,
2516 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2517 .subvendor = PCI_ANY_ID,
2518 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002519 .setup = pci_wch_ch353_setup,
2520 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002521 /* WCH CH352 2S card (16550 clone) */
2522 {
2523 .vendor = PCI_VENDOR_ID_WCH,
2524 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2525 .subvendor = PCI_ANY_ID,
2526 .subdevice = PCI_ANY_ID,
2527 .setup = pci_wch_ch353_setup,
2528 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002529 /*
2530 * ASIX devices with FIFO bug
2531 */
2532 {
2533 .vendor = PCI_VENDOR_ID_ASIX,
2534 .device = PCI_ANY_ID,
2535 .subvendor = PCI_ANY_ID,
2536 .subdevice = PCI_ANY_ID,
2537 .setup = pci_asix_setup,
2538 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002539 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002540 * Commtech, Inc. Fastcom adapters
2541 *
2542 */
2543 {
2544 .vendor = PCI_VENDOR_ID_COMMTECH,
2545 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2546 .subvendor = PCI_ANY_ID,
2547 .subdevice = PCI_ANY_ID,
2548 .setup = pci_fastcom335_setup,
2549 },
2550 {
2551 .vendor = PCI_VENDOR_ID_COMMTECH,
2552 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2553 .subvendor = PCI_ANY_ID,
2554 .subdevice = PCI_ANY_ID,
2555 .setup = pci_fastcom335_setup,
2556 },
2557 {
2558 .vendor = PCI_VENDOR_ID_COMMTECH,
2559 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2560 .subvendor = PCI_ANY_ID,
2561 .subdevice = PCI_ANY_ID,
2562 .setup = pci_fastcom335_setup,
2563 },
2564 {
2565 .vendor = PCI_VENDOR_ID_COMMTECH,
2566 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2567 .subvendor = PCI_ANY_ID,
2568 .subdevice = PCI_ANY_ID,
2569 .setup = pci_fastcom335_setup,
2570 },
2571 {
2572 .vendor = PCI_VENDOR_ID_COMMTECH,
2573 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2574 .subvendor = PCI_ANY_ID,
2575 .subdevice = PCI_ANY_ID,
2576 .setup = pci_xr17v35x_setup,
2577 },
2578 {
2579 .vendor = PCI_VENDOR_ID_COMMTECH,
2580 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2581 .subvendor = PCI_ANY_ID,
2582 .subdevice = PCI_ANY_ID,
2583 .setup = pci_xr17v35x_setup,
2584 },
2585 {
2586 .vendor = PCI_VENDOR_ID_COMMTECH,
2587 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2588 .subvendor = PCI_ANY_ID,
2589 .subdevice = PCI_ANY_ID,
2590 .setup = pci_xr17v35x_setup,
2591 },
2592 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002593 * Broadcom TruManage (NetXtreme)
2594 */
2595 {
2596 .vendor = PCI_VENDOR_ID_BROADCOM,
2597 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2598 .subvendor = PCI_ANY_ID,
2599 .subdevice = PCI_ANY_ID,
2600 .setup = pci_brcm_trumanage_setup,
2601 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002602 {
2603 .vendor = 0x1c29,
2604 .device = 0x1104,
2605 .subvendor = PCI_ANY_ID,
2606 .subdevice = PCI_ANY_ID,
2607 .setup = pci_fintek_setup,
2608 },
2609 {
2610 .vendor = 0x1c29,
2611 .device = 0x1108,
2612 .subvendor = PCI_ANY_ID,
2613 .subdevice = PCI_ANY_ID,
2614 .setup = pci_fintek_setup,
2615 },
2616 {
2617 .vendor = 0x1c29,
2618 .device = 0x1112,
2619 .subvendor = PCI_ANY_ID,
2620 .subdevice = PCI_ANY_ID,
2621 .setup = pci_fintek_setup,
2622 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002623
2624 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 * Default "match everything" terminator entry
2626 */
2627 {
2628 .vendor = PCI_ANY_ID,
2629 .device = PCI_ANY_ID,
2630 .subvendor = PCI_ANY_ID,
2631 .subdevice = PCI_ANY_ID,
2632 .setup = pci_default_setup,
2633 }
2634};
2635
2636static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2637{
2638 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2639}
2640
2641static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2642{
2643 struct pci_serial_quirk *quirk;
2644
2645 for (quirk = pci_serial_quirks; ; quirk++)
2646 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2647 quirk_id_matches(quirk->device, dev->device) &&
2648 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2649 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002650 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 return quirk;
2652}
2653
Andrew Mortondd68e882006-01-05 10:55:26 +00002654static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002655 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656{
2657 if (board->flags & FL_NOIRQ)
2658 return 0;
2659 else
2660 return dev->irq;
2661}
2662
2663/*
2664 * This is the configuration table for all of the PCI serial boards
2665 * which we support. It is directly indexed by the pci_board_num_t enum
2666 * value, which is encoded in the pci_device_id PCI probe table's
2667 * driver_data member.
2668 *
2669 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002670 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002672 * bn = PCI BAR number
2673 * bt = Index using PCI BARs
2674 * n = number of serial ports
2675 * baud = baud rate
2676 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002678 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002679 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 * Please note: in theory if n = 1, _bt infix should make no difference.
2681 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2682 */
2683enum pci_board_num_t {
2684 pbn_default = 0,
2685
2686 pbn_b0_1_115200,
2687 pbn_b0_2_115200,
2688 pbn_b0_4_115200,
2689 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002690 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691
2692 pbn_b0_1_921600,
2693 pbn_b0_2_921600,
2694 pbn_b0_4_921600,
2695
David Ransondb1de152005-07-27 11:43:55 -07002696 pbn_b0_2_1130000,
2697
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002698 pbn_b0_4_1152000,
2699
Matt Schulte14faa8c2012-11-21 10:35:15 -06002700 pbn_b0_2_1152000_200,
2701 pbn_b0_4_1152000_200,
2702 pbn_b0_8_1152000_200,
2703
Gareth Howlett26e92862006-01-04 17:00:42 +00002704 pbn_b0_2_1843200,
2705 pbn_b0_4_1843200,
2706
2707 pbn_b0_2_1843200_200,
2708 pbn_b0_4_1843200_200,
2709 pbn_b0_8_1843200_200,
2710
Lee Howard7106b4e2008-10-21 13:48:58 +01002711 pbn_b0_1_4000000,
2712
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 pbn_b0_bt_1_115200,
2714 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002715 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716 pbn_b0_bt_8_115200,
2717
2718 pbn_b0_bt_1_460800,
2719 pbn_b0_bt_2_460800,
2720 pbn_b0_bt_4_460800,
2721
2722 pbn_b0_bt_1_921600,
2723 pbn_b0_bt_2_921600,
2724 pbn_b0_bt_4_921600,
2725 pbn_b0_bt_8_921600,
2726
2727 pbn_b1_1_115200,
2728 pbn_b1_2_115200,
2729 pbn_b1_4_115200,
2730 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002731 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
2733 pbn_b1_1_921600,
2734 pbn_b1_2_921600,
2735 pbn_b1_4_921600,
2736 pbn_b1_8_921600,
2737
Gareth Howlett26e92862006-01-04 17:00:42 +00002738 pbn_b1_2_1250000,
2739
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002740 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002741 pbn_b1_bt_2_115200,
2742 pbn_b1_bt_4_115200,
2743
Linus Torvalds1da177e2005-04-16 15:20:36 -07002744 pbn_b1_bt_2_921600,
2745
2746 pbn_b1_1_1382400,
2747 pbn_b1_2_1382400,
2748 pbn_b1_4_1382400,
2749 pbn_b1_8_1382400,
2750
2751 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002752 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002753 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 pbn_b2_8_115200,
2755
2756 pbn_b2_1_460800,
2757 pbn_b2_4_460800,
2758 pbn_b2_8_460800,
2759 pbn_b2_16_460800,
2760
2761 pbn_b2_1_921600,
2762 pbn_b2_4_921600,
2763 pbn_b2_8_921600,
2764
Lytochkin Borise8470032010-07-26 10:02:26 +04002765 pbn_b2_8_1152000,
2766
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767 pbn_b2_bt_1_115200,
2768 pbn_b2_bt_2_115200,
2769 pbn_b2_bt_4_115200,
2770
2771 pbn_b2_bt_2_921600,
2772 pbn_b2_bt_4_921600,
2773
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002774 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 pbn_b3_4_115200,
2776 pbn_b3_8_115200,
2777
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002778 pbn_b4_bt_2_921600,
2779 pbn_b4_bt_4_921600,
2780 pbn_b4_bt_8_921600,
2781
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782 /*
2783 * Board-specific versions.
2784 */
2785 pbn_panacom,
2786 pbn_panacom2,
2787 pbn_panacom4,
2788 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002789 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002790 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002791 pbn_oxsemi_1_4000000,
2792 pbn_oxsemi_2_4000000,
2793 pbn_oxsemi_4_4000000,
2794 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795 pbn_intel_i960,
2796 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 pbn_computone_4,
2798 pbn_computone_6,
2799 pbn_computone_8,
2800 pbn_sbsxrsio,
2801 pbn_exar_XR17C152,
2802 pbn_exar_XR17C154,
2803 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06002804 pbn_exar_XR17V352,
2805 pbn_exar_XR17V354,
2806 pbn_exar_XR17V358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07002807 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07002808 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002809 pbn_ni8430_2,
2810 pbn_ni8430_4,
2811 pbn_ni8430_8,
2812 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002813 pbn_ADDIDATA_PCIe_1_3906250,
2814 pbn_ADDIDATA_PCIe_2_3906250,
2815 pbn_ADDIDATA_PCIe_4_3906250,
2816 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002817 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002818 pbn_byt,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002819 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002820 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002821 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002822 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002823 pbn_fintek_4,
2824 pbn_fintek_8,
2825 pbn_fintek_12,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826};
2827
2828/*
2829 * uart_offset - the space between channels
2830 * reg_shift - describes how the UART registers are mapped
2831 * to PCI memory by the card.
2832 * For example IER register on SBS, Inc. PMC-OctPro is located at
2833 * offset 0x10 from the UART base, while UART_IER is defined as 1
2834 * in include/linux/serial_reg.h,
2835 * see first lines of serial_in() and serial_out() in 8250.c
2836*/
2837
Bill Pembertonde88b342012-11-19 13:24:32 -05002838static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002839 [pbn_default] = {
2840 .flags = FL_BASE0,
2841 .num_ports = 1,
2842 .base_baud = 115200,
2843 .uart_offset = 8,
2844 },
2845 [pbn_b0_1_115200] = {
2846 .flags = FL_BASE0,
2847 .num_ports = 1,
2848 .base_baud = 115200,
2849 .uart_offset = 8,
2850 },
2851 [pbn_b0_2_115200] = {
2852 .flags = FL_BASE0,
2853 .num_ports = 2,
2854 .base_baud = 115200,
2855 .uart_offset = 8,
2856 },
2857 [pbn_b0_4_115200] = {
2858 .flags = FL_BASE0,
2859 .num_ports = 4,
2860 .base_baud = 115200,
2861 .uart_offset = 8,
2862 },
2863 [pbn_b0_5_115200] = {
2864 .flags = FL_BASE0,
2865 .num_ports = 5,
2866 .base_baud = 115200,
2867 .uart_offset = 8,
2868 },
Alan Coxbf0df632007-10-16 01:24:00 -07002869 [pbn_b0_8_115200] = {
2870 .flags = FL_BASE0,
2871 .num_ports = 8,
2872 .base_baud = 115200,
2873 .uart_offset = 8,
2874 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 [pbn_b0_1_921600] = {
2876 .flags = FL_BASE0,
2877 .num_ports = 1,
2878 .base_baud = 921600,
2879 .uart_offset = 8,
2880 },
2881 [pbn_b0_2_921600] = {
2882 .flags = FL_BASE0,
2883 .num_ports = 2,
2884 .base_baud = 921600,
2885 .uart_offset = 8,
2886 },
2887 [pbn_b0_4_921600] = {
2888 .flags = FL_BASE0,
2889 .num_ports = 4,
2890 .base_baud = 921600,
2891 .uart_offset = 8,
2892 },
David Ransondb1de152005-07-27 11:43:55 -07002893
2894 [pbn_b0_2_1130000] = {
2895 .flags = FL_BASE0,
2896 .num_ports = 2,
2897 .base_baud = 1130000,
2898 .uart_offset = 8,
2899 },
2900
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002901 [pbn_b0_4_1152000] = {
2902 .flags = FL_BASE0,
2903 .num_ports = 4,
2904 .base_baud = 1152000,
2905 .uart_offset = 8,
2906 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907
Matt Schulte14faa8c2012-11-21 10:35:15 -06002908 [pbn_b0_2_1152000_200] = {
2909 .flags = FL_BASE0,
2910 .num_ports = 2,
2911 .base_baud = 1152000,
2912 .uart_offset = 0x200,
2913 },
2914
2915 [pbn_b0_4_1152000_200] = {
2916 .flags = FL_BASE0,
2917 .num_ports = 4,
2918 .base_baud = 1152000,
2919 .uart_offset = 0x200,
2920 },
2921
2922 [pbn_b0_8_1152000_200] = {
2923 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06002924 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06002925 .base_baud = 1152000,
2926 .uart_offset = 0x200,
2927 },
2928
Gareth Howlett26e92862006-01-04 17:00:42 +00002929 [pbn_b0_2_1843200] = {
2930 .flags = FL_BASE0,
2931 .num_ports = 2,
2932 .base_baud = 1843200,
2933 .uart_offset = 8,
2934 },
2935 [pbn_b0_4_1843200] = {
2936 .flags = FL_BASE0,
2937 .num_ports = 4,
2938 .base_baud = 1843200,
2939 .uart_offset = 8,
2940 },
2941
2942 [pbn_b0_2_1843200_200] = {
2943 .flags = FL_BASE0,
2944 .num_ports = 2,
2945 .base_baud = 1843200,
2946 .uart_offset = 0x200,
2947 },
2948 [pbn_b0_4_1843200_200] = {
2949 .flags = FL_BASE0,
2950 .num_ports = 4,
2951 .base_baud = 1843200,
2952 .uart_offset = 0x200,
2953 },
2954 [pbn_b0_8_1843200_200] = {
2955 .flags = FL_BASE0,
2956 .num_ports = 8,
2957 .base_baud = 1843200,
2958 .uart_offset = 0x200,
2959 },
Lee Howard7106b4e2008-10-21 13:48:58 +01002960 [pbn_b0_1_4000000] = {
2961 .flags = FL_BASE0,
2962 .num_ports = 1,
2963 .base_baud = 4000000,
2964 .uart_offset = 8,
2965 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002966
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 [pbn_b0_bt_1_115200] = {
2968 .flags = FL_BASE0|FL_BASE_BARS,
2969 .num_ports = 1,
2970 .base_baud = 115200,
2971 .uart_offset = 8,
2972 },
2973 [pbn_b0_bt_2_115200] = {
2974 .flags = FL_BASE0|FL_BASE_BARS,
2975 .num_ports = 2,
2976 .base_baud = 115200,
2977 .uart_offset = 8,
2978 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002979 [pbn_b0_bt_4_115200] = {
2980 .flags = FL_BASE0|FL_BASE_BARS,
2981 .num_ports = 4,
2982 .base_baud = 115200,
2983 .uart_offset = 8,
2984 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 [pbn_b0_bt_8_115200] = {
2986 .flags = FL_BASE0|FL_BASE_BARS,
2987 .num_ports = 8,
2988 .base_baud = 115200,
2989 .uart_offset = 8,
2990 },
2991
2992 [pbn_b0_bt_1_460800] = {
2993 .flags = FL_BASE0|FL_BASE_BARS,
2994 .num_ports = 1,
2995 .base_baud = 460800,
2996 .uart_offset = 8,
2997 },
2998 [pbn_b0_bt_2_460800] = {
2999 .flags = FL_BASE0|FL_BASE_BARS,
3000 .num_ports = 2,
3001 .base_baud = 460800,
3002 .uart_offset = 8,
3003 },
3004 [pbn_b0_bt_4_460800] = {
3005 .flags = FL_BASE0|FL_BASE_BARS,
3006 .num_ports = 4,
3007 .base_baud = 460800,
3008 .uart_offset = 8,
3009 },
3010
3011 [pbn_b0_bt_1_921600] = {
3012 .flags = FL_BASE0|FL_BASE_BARS,
3013 .num_ports = 1,
3014 .base_baud = 921600,
3015 .uart_offset = 8,
3016 },
3017 [pbn_b0_bt_2_921600] = {
3018 .flags = FL_BASE0|FL_BASE_BARS,
3019 .num_ports = 2,
3020 .base_baud = 921600,
3021 .uart_offset = 8,
3022 },
3023 [pbn_b0_bt_4_921600] = {
3024 .flags = FL_BASE0|FL_BASE_BARS,
3025 .num_ports = 4,
3026 .base_baud = 921600,
3027 .uart_offset = 8,
3028 },
3029 [pbn_b0_bt_8_921600] = {
3030 .flags = FL_BASE0|FL_BASE_BARS,
3031 .num_ports = 8,
3032 .base_baud = 921600,
3033 .uart_offset = 8,
3034 },
3035
3036 [pbn_b1_1_115200] = {
3037 .flags = FL_BASE1,
3038 .num_ports = 1,
3039 .base_baud = 115200,
3040 .uart_offset = 8,
3041 },
3042 [pbn_b1_2_115200] = {
3043 .flags = FL_BASE1,
3044 .num_ports = 2,
3045 .base_baud = 115200,
3046 .uart_offset = 8,
3047 },
3048 [pbn_b1_4_115200] = {
3049 .flags = FL_BASE1,
3050 .num_ports = 4,
3051 .base_baud = 115200,
3052 .uart_offset = 8,
3053 },
3054 [pbn_b1_8_115200] = {
3055 .flags = FL_BASE1,
3056 .num_ports = 8,
3057 .base_baud = 115200,
3058 .uart_offset = 8,
3059 },
Will Page04bf7e72009-04-06 17:32:15 +01003060 [pbn_b1_16_115200] = {
3061 .flags = FL_BASE1,
3062 .num_ports = 16,
3063 .base_baud = 115200,
3064 .uart_offset = 8,
3065 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003066
3067 [pbn_b1_1_921600] = {
3068 .flags = FL_BASE1,
3069 .num_ports = 1,
3070 .base_baud = 921600,
3071 .uart_offset = 8,
3072 },
3073 [pbn_b1_2_921600] = {
3074 .flags = FL_BASE1,
3075 .num_ports = 2,
3076 .base_baud = 921600,
3077 .uart_offset = 8,
3078 },
3079 [pbn_b1_4_921600] = {
3080 .flags = FL_BASE1,
3081 .num_ports = 4,
3082 .base_baud = 921600,
3083 .uart_offset = 8,
3084 },
3085 [pbn_b1_8_921600] = {
3086 .flags = FL_BASE1,
3087 .num_ports = 8,
3088 .base_baud = 921600,
3089 .uart_offset = 8,
3090 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003091 [pbn_b1_2_1250000] = {
3092 .flags = FL_BASE1,
3093 .num_ports = 2,
3094 .base_baud = 1250000,
3095 .uart_offset = 8,
3096 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003098 [pbn_b1_bt_1_115200] = {
3099 .flags = FL_BASE1|FL_BASE_BARS,
3100 .num_ports = 1,
3101 .base_baud = 115200,
3102 .uart_offset = 8,
3103 },
Will Page04bf7e72009-04-06 17:32:15 +01003104 [pbn_b1_bt_2_115200] = {
3105 .flags = FL_BASE1|FL_BASE_BARS,
3106 .num_ports = 2,
3107 .base_baud = 115200,
3108 .uart_offset = 8,
3109 },
3110 [pbn_b1_bt_4_115200] = {
3111 .flags = FL_BASE1|FL_BASE_BARS,
3112 .num_ports = 4,
3113 .base_baud = 115200,
3114 .uart_offset = 8,
3115 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003116
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 [pbn_b1_bt_2_921600] = {
3118 .flags = FL_BASE1|FL_BASE_BARS,
3119 .num_ports = 2,
3120 .base_baud = 921600,
3121 .uart_offset = 8,
3122 },
3123
3124 [pbn_b1_1_1382400] = {
3125 .flags = FL_BASE1,
3126 .num_ports = 1,
3127 .base_baud = 1382400,
3128 .uart_offset = 8,
3129 },
3130 [pbn_b1_2_1382400] = {
3131 .flags = FL_BASE1,
3132 .num_ports = 2,
3133 .base_baud = 1382400,
3134 .uart_offset = 8,
3135 },
3136 [pbn_b1_4_1382400] = {
3137 .flags = FL_BASE1,
3138 .num_ports = 4,
3139 .base_baud = 1382400,
3140 .uart_offset = 8,
3141 },
3142 [pbn_b1_8_1382400] = {
3143 .flags = FL_BASE1,
3144 .num_ports = 8,
3145 .base_baud = 1382400,
3146 .uart_offset = 8,
3147 },
3148
3149 [pbn_b2_1_115200] = {
3150 .flags = FL_BASE2,
3151 .num_ports = 1,
3152 .base_baud = 115200,
3153 .uart_offset = 8,
3154 },
Peter Horton737c1752006-08-26 09:07:36 +01003155 [pbn_b2_2_115200] = {
3156 .flags = FL_BASE2,
3157 .num_ports = 2,
3158 .base_baud = 115200,
3159 .uart_offset = 8,
3160 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003161 [pbn_b2_4_115200] = {
3162 .flags = FL_BASE2,
3163 .num_ports = 4,
3164 .base_baud = 115200,
3165 .uart_offset = 8,
3166 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 [pbn_b2_8_115200] = {
3168 .flags = FL_BASE2,
3169 .num_ports = 8,
3170 .base_baud = 115200,
3171 .uart_offset = 8,
3172 },
3173
3174 [pbn_b2_1_460800] = {
3175 .flags = FL_BASE2,
3176 .num_ports = 1,
3177 .base_baud = 460800,
3178 .uart_offset = 8,
3179 },
3180 [pbn_b2_4_460800] = {
3181 .flags = FL_BASE2,
3182 .num_ports = 4,
3183 .base_baud = 460800,
3184 .uart_offset = 8,
3185 },
3186 [pbn_b2_8_460800] = {
3187 .flags = FL_BASE2,
3188 .num_ports = 8,
3189 .base_baud = 460800,
3190 .uart_offset = 8,
3191 },
3192 [pbn_b2_16_460800] = {
3193 .flags = FL_BASE2,
3194 .num_ports = 16,
3195 .base_baud = 460800,
3196 .uart_offset = 8,
3197 },
3198
3199 [pbn_b2_1_921600] = {
3200 .flags = FL_BASE2,
3201 .num_ports = 1,
3202 .base_baud = 921600,
3203 .uart_offset = 8,
3204 },
3205 [pbn_b2_4_921600] = {
3206 .flags = FL_BASE2,
3207 .num_ports = 4,
3208 .base_baud = 921600,
3209 .uart_offset = 8,
3210 },
3211 [pbn_b2_8_921600] = {
3212 .flags = FL_BASE2,
3213 .num_ports = 8,
3214 .base_baud = 921600,
3215 .uart_offset = 8,
3216 },
3217
Lytochkin Borise8470032010-07-26 10:02:26 +04003218 [pbn_b2_8_1152000] = {
3219 .flags = FL_BASE2,
3220 .num_ports = 8,
3221 .base_baud = 1152000,
3222 .uart_offset = 8,
3223 },
3224
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 [pbn_b2_bt_1_115200] = {
3226 .flags = FL_BASE2|FL_BASE_BARS,
3227 .num_ports = 1,
3228 .base_baud = 115200,
3229 .uart_offset = 8,
3230 },
3231 [pbn_b2_bt_2_115200] = {
3232 .flags = FL_BASE2|FL_BASE_BARS,
3233 .num_ports = 2,
3234 .base_baud = 115200,
3235 .uart_offset = 8,
3236 },
3237 [pbn_b2_bt_4_115200] = {
3238 .flags = FL_BASE2|FL_BASE_BARS,
3239 .num_ports = 4,
3240 .base_baud = 115200,
3241 .uart_offset = 8,
3242 },
3243
3244 [pbn_b2_bt_2_921600] = {
3245 .flags = FL_BASE2|FL_BASE_BARS,
3246 .num_ports = 2,
3247 .base_baud = 921600,
3248 .uart_offset = 8,
3249 },
3250 [pbn_b2_bt_4_921600] = {
3251 .flags = FL_BASE2|FL_BASE_BARS,
3252 .num_ports = 4,
3253 .base_baud = 921600,
3254 .uart_offset = 8,
3255 },
3256
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003257 [pbn_b3_2_115200] = {
3258 .flags = FL_BASE3,
3259 .num_ports = 2,
3260 .base_baud = 115200,
3261 .uart_offset = 8,
3262 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263 [pbn_b3_4_115200] = {
3264 .flags = FL_BASE3,
3265 .num_ports = 4,
3266 .base_baud = 115200,
3267 .uart_offset = 8,
3268 },
3269 [pbn_b3_8_115200] = {
3270 .flags = FL_BASE3,
3271 .num_ports = 8,
3272 .base_baud = 115200,
3273 .uart_offset = 8,
3274 },
3275
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003276 [pbn_b4_bt_2_921600] = {
3277 .flags = FL_BASE4,
3278 .num_ports = 2,
3279 .base_baud = 921600,
3280 .uart_offset = 8,
3281 },
3282 [pbn_b4_bt_4_921600] = {
3283 .flags = FL_BASE4,
3284 .num_ports = 4,
3285 .base_baud = 921600,
3286 .uart_offset = 8,
3287 },
3288 [pbn_b4_bt_8_921600] = {
3289 .flags = FL_BASE4,
3290 .num_ports = 8,
3291 .base_baud = 921600,
3292 .uart_offset = 8,
3293 },
3294
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295 /*
3296 * Entries following this are board-specific.
3297 */
3298
3299 /*
3300 * Panacom - IOMEM
3301 */
3302 [pbn_panacom] = {
3303 .flags = FL_BASE2,
3304 .num_ports = 2,
3305 .base_baud = 921600,
3306 .uart_offset = 0x400,
3307 .reg_shift = 7,
3308 },
3309 [pbn_panacom2] = {
3310 .flags = FL_BASE2|FL_BASE_BARS,
3311 .num_ports = 2,
3312 .base_baud = 921600,
3313 .uart_offset = 0x400,
3314 .reg_shift = 7,
3315 },
3316 [pbn_panacom4] = {
3317 .flags = FL_BASE2|FL_BASE_BARS,
3318 .num_ports = 4,
3319 .base_baud = 921600,
3320 .uart_offset = 0x400,
3321 .reg_shift = 7,
3322 },
3323
3324 /* I think this entry is broken - the first_offset looks wrong --rmk */
3325 [pbn_plx_romulus] = {
3326 .flags = FL_BASE2,
3327 .num_ports = 4,
3328 .base_baud = 921600,
3329 .uart_offset = 8 << 2,
3330 .reg_shift = 2,
3331 .first_offset = 0x03,
3332 },
3333
3334 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003335 * EndRun Technologies
3336 * Uses the size of PCI Base region 0 to
3337 * signal now many ports are available
3338 * 2 port 952 Uart support
3339 */
3340 [pbn_endrun_2_4000000] = {
3341 .flags = FL_BASE0,
3342 .num_ports = 2,
3343 .base_baud = 4000000,
3344 .uart_offset = 0x200,
3345 .first_offset = 0x1000,
3346 },
3347
3348 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003349 * This board uses the size of PCI Base region 0 to
3350 * signal now many ports are available
3351 */
3352 [pbn_oxsemi] = {
3353 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3354 .num_ports = 32,
3355 .base_baud = 115200,
3356 .uart_offset = 8,
3357 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003358 [pbn_oxsemi_1_4000000] = {
3359 .flags = FL_BASE0,
3360 .num_ports = 1,
3361 .base_baud = 4000000,
3362 .uart_offset = 0x200,
3363 .first_offset = 0x1000,
3364 },
3365 [pbn_oxsemi_2_4000000] = {
3366 .flags = FL_BASE0,
3367 .num_ports = 2,
3368 .base_baud = 4000000,
3369 .uart_offset = 0x200,
3370 .first_offset = 0x1000,
3371 },
3372 [pbn_oxsemi_4_4000000] = {
3373 .flags = FL_BASE0,
3374 .num_ports = 4,
3375 .base_baud = 4000000,
3376 .uart_offset = 0x200,
3377 .first_offset = 0x1000,
3378 },
3379 [pbn_oxsemi_8_4000000] = {
3380 .flags = FL_BASE0,
3381 .num_ports = 8,
3382 .base_baud = 4000000,
3383 .uart_offset = 0x200,
3384 .first_offset = 0x1000,
3385 },
3386
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387
3388 /*
3389 * EKF addition for i960 Boards form EKF with serial port.
3390 * Max 256 ports.
3391 */
3392 [pbn_intel_i960] = {
3393 .flags = FL_BASE0,
3394 .num_ports = 32,
3395 .base_baud = 921600,
3396 .uart_offset = 8 << 2,
3397 .reg_shift = 2,
3398 .first_offset = 0x10000,
3399 },
3400 [pbn_sgi_ioc3] = {
3401 .flags = FL_BASE0|FL_NOIRQ,
3402 .num_ports = 1,
3403 .base_baud = 458333,
3404 .uart_offset = 8,
3405 .reg_shift = 0,
3406 .first_offset = 0x20178,
3407 },
3408
3409 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410 * Computone - uses IOMEM.
3411 */
3412 [pbn_computone_4] = {
3413 .flags = FL_BASE0,
3414 .num_ports = 4,
3415 .base_baud = 921600,
3416 .uart_offset = 0x40,
3417 .reg_shift = 2,
3418 .first_offset = 0x200,
3419 },
3420 [pbn_computone_6] = {
3421 .flags = FL_BASE0,
3422 .num_ports = 6,
3423 .base_baud = 921600,
3424 .uart_offset = 0x40,
3425 .reg_shift = 2,
3426 .first_offset = 0x200,
3427 },
3428 [pbn_computone_8] = {
3429 .flags = FL_BASE0,
3430 .num_ports = 8,
3431 .base_baud = 921600,
3432 .uart_offset = 0x40,
3433 .reg_shift = 2,
3434 .first_offset = 0x200,
3435 },
3436 [pbn_sbsxrsio] = {
3437 .flags = FL_BASE0,
3438 .num_ports = 8,
3439 .base_baud = 460800,
3440 .uart_offset = 256,
3441 .reg_shift = 4,
3442 },
3443 /*
3444 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3445 * Only basic 16550A support.
3446 * XR17C15[24] are not tested, but they should work.
3447 */
3448 [pbn_exar_XR17C152] = {
3449 .flags = FL_BASE0,
3450 .num_ports = 2,
3451 .base_baud = 921600,
3452 .uart_offset = 0x200,
3453 },
3454 [pbn_exar_XR17C154] = {
3455 .flags = FL_BASE0,
3456 .num_ports = 4,
3457 .base_baud = 921600,
3458 .uart_offset = 0x200,
3459 },
3460 [pbn_exar_XR17C158] = {
3461 .flags = FL_BASE0,
3462 .num_ports = 8,
3463 .base_baud = 921600,
3464 .uart_offset = 0x200,
3465 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003466 [pbn_exar_XR17V352] = {
3467 .flags = FL_BASE0,
3468 .num_ports = 2,
3469 .base_baud = 7812500,
3470 .uart_offset = 0x400,
3471 .reg_shift = 0,
3472 .first_offset = 0,
3473 },
3474 [pbn_exar_XR17V354] = {
3475 .flags = FL_BASE0,
3476 .num_ports = 4,
3477 .base_baud = 7812500,
3478 .uart_offset = 0x400,
3479 .reg_shift = 0,
3480 .first_offset = 0,
3481 },
3482 [pbn_exar_XR17V358] = {
3483 .flags = FL_BASE0,
3484 .num_ports = 8,
3485 .base_baud = 7812500,
3486 .uart_offset = 0x400,
3487 .reg_shift = 0,
3488 .first_offset = 0,
3489 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003490 [pbn_exar_ibm_saturn] = {
3491 .flags = FL_BASE0,
3492 .num_ports = 1,
3493 .base_baud = 921600,
3494 .uart_offset = 0x200,
3495 },
3496
Olof Johanssonaa798502007-08-22 14:01:55 -07003497 /*
3498 * PA Semi PWRficient PA6T-1682M on-chip UART
3499 */
3500 [pbn_pasemi_1682M] = {
3501 .flags = FL_BASE0,
3502 .num_ports = 1,
3503 .base_baud = 8333333,
3504 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003505 /*
3506 * National Instruments 843x
3507 */
3508 [pbn_ni8430_16] = {
3509 .flags = FL_BASE0,
3510 .num_ports = 16,
3511 .base_baud = 3686400,
3512 .uart_offset = 0x10,
3513 .first_offset = 0x800,
3514 },
3515 [pbn_ni8430_8] = {
3516 .flags = FL_BASE0,
3517 .num_ports = 8,
3518 .base_baud = 3686400,
3519 .uart_offset = 0x10,
3520 .first_offset = 0x800,
3521 },
3522 [pbn_ni8430_4] = {
3523 .flags = FL_BASE0,
3524 .num_ports = 4,
3525 .base_baud = 3686400,
3526 .uart_offset = 0x10,
3527 .first_offset = 0x800,
3528 },
3529 [pbn_ni8430_2] = {
3530 .flags = FL_BASE0,
3531 .num_ports = 2,
3532 .base_baud = 3686400,
3533 .uart_offset = 0x10,
3534 .first_offset = 0x800,
3535 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003536 /*
3537 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3538 */
3539 [pbn_ADDIDATA_PCIe_1_3906250] = {
3540 .flags = FL_BASE0,
3541 .num_ports = 1,
3542 .base_baud = 3906250,
3543 .uart_offset = 0x200,
3544 .first_offset = 0x1000,
3545 },
3546 [pbn_ADDIDATA_PCIe_2_3906250] = {
3547 .flags = FL_BASE0,
3548 .num_ports = 2,
3549 .base_baud = 3906250,
3550 .uart_offset = 0x200,
3551 .first_offset = 0x1000,
3552 },
3553 [pbn_ADDIDATA_PCIe_4_3906250] = {
3554 .flags = FL_BASE0,
3555 .num_ports = 4,
3556 .base_baud = 3906250,
3557 .uart_offset = 0x200,
3558 .first_offset = 0x1000,
3559 },
3560 [pbn_ADDIDATA_PCIe_8_3906250] = {
3561 .flags = FL_BASE0,
3562 .num_ports = 8,
3563 .base_baud = 3906250,
3564 .uart_offset = 0x200,
3565 .first_offset = 0x1000,
3566 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003567 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003568 .flags = FL_BASE_BARS,
3569 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003570 .base_baud = 921600,
3571 .reg_shift = 2,
3572 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003573 /*
3574 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3575 * but is overridden by byt_set_termios.
3576 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003577 [pbn_byt] = {
3578 .flags = FL_BASE0,
3579 .num_ports = 1,
3580 .base_baud = 2764800,
3581 .uart_offset = 0x80,
3582 .reg_shift = 2,
3583 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003584 [pbn_qrk] = {
3585 .flags = FL_BASE0,
3586 .num_ports = 1,
3587 .base_baud = 2764800,
3588 .reg_shift = 2,
3589 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003590 [pbn_omegapci] = {
3591 .flags = FL_BASE0,
3592 .num_ports = 8,
3593 .base_baud = 115200,
3594 .uart_offset = 0x200,
3595 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003596 [pbn_NETMOS9900_2s_115200] = {
3597 .flags = FL_BASE0,
3598 .num_ports = 2,
3599 .base_baud = 115200,
3600 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003601 [pbn_brcm_trumanage] = {
3602 .flags = FL_BASE0,
3603 .num_ports = 1,
3604 .reg_shift = 2,
3605 .base_baud = 115200,
3606 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003607 [pbn_fintek_4] = {
3608 .num_ports = 4,
3609 .uart_offset = 8,
3610 .base_baud = 115200,
3611 .first_offset = 0x40,
3612 },
3613 [pbn_fintek_8] = {
3614 .num_ports = 8,
3615 .uart_offset = 8,
3616 .base_baud = 115200,
3617 .first_offset = 0x40,
3618 },
3619 [pbn_fintek_12] = {
3620 .num_ports = 12,
3621 .uart_offset = 8,
3622 .base_baud = 115200,
3623 .first_offset = 0x40,
3624 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003625};
3626
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003627static const struct pci_device_id blacklist[] = {
3628 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003629 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003630 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3631 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003632
3633 /* multi-io cards handled by parport_serial */
3634 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003635 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Christian Schmidt436bbd42007-08-22 14:01:19 -07003636};
3637
Linus Torvalds1da177e2005-04-16 15:20:36 -07003638/*
3639 * Given a complete unknown PCI device, try to use some heuristics to
3640 * guess what the configuration might be, based on the pitiful PCI
3641 * serial specs. Returns 0 on success, 1 on failure.
3642 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003643static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003644serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003645{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003646 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003647 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003648
Linus Torvalds1da177e2005-04-16 15:20:36 -07003649 /*
3650 * If it is not a communications device or the programming
3651 * interface is greater than 6, give up.
3652 *
3653 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003654 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003655 */
3656 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3657 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3658 (dev->class & 0xff) > 6)
3659 return -ENODEV;
3660
Christian Schmidt436bbd42007-08-22 14:01:19 -07003661 /*
3662 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003663 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003664 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003665 for (bldev = blacklist;
3666 bldev < blacklist + ARRAY_SIZE(blacklist);
3667 bldev++) {
3668 if (dev->vendor == bldev->vendor &&
3669 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003670 return -ENODEV;
3671 }
3672
Linus Torvalds1da177e2005-04-16 15:20:36 -07003673 num_iomem = num_port = 0;
3674 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3675 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3676 num_port++;
3677 if (first_port == -1)
3678 first_port = i;
3679 }
3680 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3681 num_iomem++;
3682 }
3683
3684 /*
3685 * If there is 1 or 0 iomem regions, and exactly one port,
3686 * use it. We guess the number of ports based on the IO
3687 * region size.
3688 */
3689 if (num_iomem <= 1 && num_port == 1) {
3690 board->flags = first_port;
3691 board->num_ports = pci_resource_len(dev, first_port) / 8;
3692 return 0;
3693 }
3694
3695 /*
3696 * Now guess if we've got a board which indexes by BARs.
3697 * Each IO BAR should be 8 bytes, and they should follow
3698 * consecutively.
3699 */
3700 first_port = -1;
3701 num_port = 0;
3702 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3703 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3704 pci_resource_len(dev, i) == 8 &&
3705 (first_port == -1 || (first_port + num_port) == i)) {
3706 num_port++;
3707 if (first_port == -1)
3708 first_port = i;
3709 }
3710 }
3711
3712 if (num_port > 1) {
3713 board->flags = first_port | FL_BASE_BARS;
3714 board->num_ports = num_port;
3715 return 0;
3716 }
3717
3718 return -ENODEV;
3719}
3720
3721static inline int
Russell King975a1a72009-01-02 13:44:27 +00003722serial_pci_matches(const struct pciserial_board *board,
3723 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003724{
3725 return
3726 board->num_ports == guessed->num_ports &&
3727 board->base_baud == guessed->base_baud &&
3728 board->uart_offset == guessed->uart_offset &&
3729 board->reg_shift == guessed->reg_shift &&
3730 board->first_offset == guessed->first_offset;
3731}
3732
Russell King241fc432005-07-27 11:35:54 +01003733struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003734pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003735{
Alan Cox2655a2c2012-07-12 12:59:50 +01003736 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003737 struct serial_private *priv;
3738 struct pci_serial_quirk *quirk;
3739 int rc, nr_ports, i;
3740
3741 nr_ports = board->num_ports;
3742
3743 /*
3744 * Find an init and setup quirks.
3745 */
3746 quirk = find_quirk(dev);
3747
3748 /*
3749 * Run the new-style initialization function.
3750 * The initialization function returns:
3751 * <0 - error
3752 * 0 - use board->num_ports
3753 * >0 - number of ports
3754 */
3755 if (quirk->init) {
3756 rc = quirk->init(dev);
3757 if (rc < 0) {
3758 priv = ERR_PTR(rc);
3759 goto err_out;
3760 }
3761 if (rc)
3762 nr_ports = rc;
3763 }
3764
Burman Yan8f31bb32007-02-14 00:33:07 -08003765 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003766 sizeof(unsigned int) * nr_ports,
3767 GFP_KERNEL);
3768 if (!priv) {
3769 priv = ERR_PTR(-ENOMEM);
3770 goto err_deinit;
3771 }
3772
Russell King241fc432005-07-27 11:35:54 +01003773 priv->dev = dev;
3774 priv->quirk = quirk;
3775
Alan Cox2655a2c2012-07-12 12:59:50 +01003776 memset(&uart, 0, sizeof(uart));
3777 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3778 uart.port.uartclk = board->base_baud * 16;
3779 uart.port.irq = get_pci_irq(dev, board);
3780 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003781
3782 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003783 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003784 break;
3785
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003786 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3787 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003788
Alan Cox2655a2c2012-07-12 12:59:50 +01003789 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003790 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003791 dev_err(&dev->dev,
3792 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3793 uart.port.iobase, uart.port.irq,
3794 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003795 break;
3796 }
3797 }
Russell King241fc432005-07-27 11:35:54 +01003798 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01003799 return priv;
3800
Alan Cox5756ee92008-02-08 04:18:51 -08003801err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003802 if (quirk->exit)
3803 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003804err_out:
Russell King241fc432005-07-27 11:35:54 +01003805 return priv;
3806}
3807EXPORT_SYMBOL_GPL(pciserial_init_ports);
3808
3809void pciserial_remove_ports(struct serial_private *priv)
3810{
3811 struct pci_serial_quirk *quirk;
3812 int i;
3813
3814 for (i = 0; i < priv->nr; i++)
3815 serial8250_unregister_port(priv->line[i]);
3816
3817 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3818 if (priv->remapped_bar[i])
3819 iounmap(priv->remapped_bar[i]);
3820 priv->remapped_bar[i] = NULL;
3821 }
3822
3823 /*
3824 * Find the exit quirks.
3825 */
3826 quirk = find_quirk(priv->dev);
3827 if (quirk->exit)
3828 quirk->exit(priv->dev);
3829
3830 kfree(priv);
3831}
3832EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3833
3834void pciserial_suspend_ports(struct serial_private *priv)
3835{
3836 int i;
3837
3838 for (i = 0; i < priv->nr; i++)
3839 if (priv->line[i] >= 0)
3840 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07003841
3842 /*
3843 * Ensure that every init quirk is properly torn down
3844 */
3845 if (priv->quirk->exit)
3846 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01003847}
3848EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3849
3850void pciserial_resume_ports(struct serial_private *priv)
3851{
3852 int i;
3853
3854 /*
3855 * Ensure that the board is correctly configured.
3856 */
3857 if (priv->quirk->init)
3858 priv->quirk->init(priv->dev);
3859
3860 for (i = 0; i < priv->nr; i++)
3861 if (priv->line[i] >= 0)
3862 serial8250_resume_port(priv->line[i]);
3863}
3864EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3865
Linus Torvalds1da177e2005-04-16 15:20:36 -07003866/*
3867 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3868 * to the arrangement of serial ports on a PCI card.
3869 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003870static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07003871pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3872{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003873 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00003875 const struct pciserial_board *board;
3876 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01003877 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003878
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003879 quirk = find_quirk(dev);
3880 if (quirk->probe) {
3881 rc = quirk->probe(dev);
3882 if (rc)
3883 return rc;
3884 }
3885
Linus Torvalds1da177e2005-04-16 15:20:36 -07003886 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003887 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003888 ent->driver_data);
3889 return -EINVAL;
3890 }
3891
3892 board = &pci_boards[ent->driver_data];
3893
3894 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05003895 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896 if (rc)
3897 return rc;
3898
3899 if (ent->driver_data == pbn_default) {
3900 /*
3901 * Use a copy of the pci_board entry for this;
3902 * avoid changing entries in the table.
3903 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003904 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003905 board = &tmp;
3906
3907 /*
3908 * We matched one of our class entries. Try to
3909 * determine the parameters of this board.
3910 */
Russell King975a1a72009-01-02 13:44:27 +00003911 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003912 if (rc)
3913 goto disable;
3914 } else {
3915 /*
3916 * We matched an explicit entry. If we are able to
3917 * detect this boards settings with our heuristic,
3918 * then we no longer need this entry.
3919 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003920 memcpy(&tmp, &pci_boards[pbn_default],
3921 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922 rc = serial_pci_guess_board(dev, &tmp);
3923 if (rc == 0 && serial_pci_matches(board, &tmp))
3924 moan_device("Redundant entry in serial pci_table.",
3925 dev);
3926 }
3927
Russell King241fc432005-07-27 11:35:54 +01003928 priv = pciserial_init_ports(dev, board);
3929 if (!IS_ERR(priv)) {
3930 pci_set_drvdata(dev, priv);
3931 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 }
3933
Russell King241fc432005-07-27 11:35:54 +01003934 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003935
Linus Torvalds1da177e2005-04-16 15:20:36 -07003936 disable:
3937 pci_disable_device(dev);
3938 return rc;
3939}
3940
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003941static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942{
3943 struct serial_private *priv = pci_get_drvdata(dev);
3944
Russell King241fc432005-07-27 11:35:54 +01003945 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01003946
3947 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003948}
3949
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003950#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
3952{
3953 struct serial_private *priv = pci_get_drvdata(dev);
3954
Russell King241fc432005-07-27 11:35:54 +01003955 if (priv)
3956 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958 pci_save_state(dev);
3959 pci_set_power_state(dev, pci_choose_state(dev, state));
3960 return 0;
3961}
3962
3963static int pciserial_resume_one(struct pci_dev *dev)
3964{
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003965 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003966 struct serial_private *priv = pci_get_drvdata(dev);
3967
3968 pci_set_power_state(dev, PCI_D0);
3969 pci_restore_state(dev);
3970
3971 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972 /*
3973 * The device may have been disabled. Re-enable it.
3974 */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003975 err = pci_enable_device(dev);
Alan Cox40836c42008-10-13 10:36:11 +01003976 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003977 if (err)
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003978 dev_err(&dev->dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01003979 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 }
3981 return 0;
3982}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003983#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003984
3985static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00003986 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
3987 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
3988 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
3989 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00003990 /* Advantech also use 0x3618 and 0xf618 */
3991 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
3992 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3993 pbn_b0_4_921600 },
3994 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
3995 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3996 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003997 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3998 PCI_SUBVENDOR_ID_CONNECT_TECH,
3999 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4000 pbn_b1_8_1382400 },
4001 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4002 PCI_SUBVENDOR_ID_CONNECT_TECH,
4003 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4004 pbn_b1_4_1382400 },
4005 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4006 PCI_SUBVENDOR_ID_CONNECT_TECH,
4007 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4008 pbn_b1_2_1382400 },
4009 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4010 PCI_SUBVENDOR_ID_CONNECT_TECH,
4011 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4012 pbn_b1_8_1382400 },
4013 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4014 PCI_SUBVENDOR_ID_CONNECT_TECH,
4015 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4016 pbn_b1_4_1382400 },
4017 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4018 PCI_SUBVENDOR_ID_CONNECT_TECH,
4019 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4020 pbn_b1_2_1382400 },
4021 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4022 PCI_SUBVENDOR_ID_CONNECT_TECH,
4023 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4024 pbn_b1_8_921600 },
4025 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4026 PCI_SUBVENDOR_ID_CONNECT_TECH,
4027 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4028 pbn_b1_8_921600 },
4029 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4030 PCI_SUBVENDOR_ID_CONNECT_TECH,
4031 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4032 pbn_b1_4_921600 },
4033 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4034 PCI_SUBVENDOR_ID_CONNECT_TECH,
4035 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4036 pbn_b1_4_921600 },
4037 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4038 PCI_SUBVENDOR_ID_CONNECT_TECH,
4039 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4040 pbn_b1_2_921600 },
4041 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4042 PCI_SUBVENDOR_ID_CONNECT_TECH,
4043 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4044 pbn_b1_8_921600 },
4045 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4046 PCI_SUBVENDOR_ID_CONNECT_TECH,
4047 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4048 pbn_b1_8_921600 },
4049 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4050 PCI_SUBVENDOR_ID_CONNECT_TECH,
4051 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4052 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004053 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4054 PCI_SUBVENDOR_ID_CONNECT_TECH,
4055 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4056 pbn_b1_2_1250000 },
4057 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4058 PCI_SUBVENDOR_ID_CONNECT_TECH,
4059 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4060 pbn_b0_2_1843200 },
4061 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4062 PCI_SUBVENDOR_ID_CONNECT_TECH,
4063 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4064 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004065 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4066 PCI_VENDOR_ID_AFAVLAB,
4067 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4068 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004069 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4070 PCI_SUBVENDOR_ID_CONNECT_TECH,
4071 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4072 pbn_b0_2_1843200_200 },
4073 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4074 PCI_SUBVENDOR_ID_CONNECT_TECH,
4075 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4076 pbn_b0_4_1843200_200 },
4077 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4078 PCI_SUBVENDOR_ID_CONNECT_TECH,
4079 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4080 pbn_b0_8_1843200_200 },
4081 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4082 PCI_SUBVENDOR_ID_CONNECT_TECH,
4083 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4084 pbn_b0_2_1843200_200 },
4085 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4086 PCI_SUBVENDOR_ID_CONNECT_TECH,
4087 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4088 pbn_b0_4_1843200_200 },
4089 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4090 PCI_SUBVENDOR_ID_CONNECT_TECH,
4091 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4092 pbn_b0_8_1843200_200 },
4093 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4094 PCI_SUBVENDOR_ID_CONNECT_TECH,
4095 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4096 pbn_b0_2_1843200_200 },
4097 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4098 PCI_SUBVENDOR_ID_CONNECT_TECH,
4099 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4100 pbn_b0_4_1843200_200 },
4101 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4102 PCI_SUBVENDOR_ID_CONNECT_TECH,
4103 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4104 pbn_b0_8_1843200_200 },
4105 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4106 PCI_SUBVENDOR_ID_CONNECT_TECH,
4107 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4108 pbn_b0_2_1843200_200 },
4109 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4110 PCI_SUBVENDOR_ID_CONNECT_TECH,
4111 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4112 pbn_b0_4_1843200_200 },
4113 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4114 PCI_SUBVENDOR_ID_CONNECT_TECH,
4115 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4116 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004117 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4118 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4119 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004120
4121 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004122 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004123 pbn_b2_bt_1_115200 },
4124 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004125 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004126 pbn_b2_bt_2_115200 },
4127 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004128 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129 pbn_b2_bt_4_115200 },
4130 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004131 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132 pbn_b2_bt_2_115200 },
4133 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004134 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004135 pbn_b2_bt_4_115200 },
4136 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004137 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004138 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004139 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4140 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4141 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4143 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4144 pbn_b2_8_115200 },
4145
4146 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4147 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4148 pbn_b2_bt_2_115200 },
4149 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4150 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4151 pbn_b2_bt_2_921600 },
4152 /*
4153 * VScom SPCOM800, from sl@s.pl
4154 */
Alan Cox5756ee92008-02-08 04:18:51 -08004155 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4156 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004157 pbn_b2_8_921600 },
4158 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004159 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004160 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004161 /* Unknown card - subdevice 0x1584 */
4162 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4163 PCI_VENDOR_ID_PLX,
4164 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004165 pbn_b2_4_115200 },
4166 /* Unknown card - subdevice 0x1588 */
4167 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4168 PCI_VENDOR_ID_PLX,
4169 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4170 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4172 PCI_SUBVENDOR_ID_KEYSPAN,
4173 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4174 pbn_panacom },
4175 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4176 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4177 pbn_panacom4 },
4178 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4179 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4180 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004181 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4182 PCI_VENDOR_ID_ESDGMBH,
4183 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4184 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004185 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4186 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004187 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188 pbn_b2_4_460800 },
4189 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4190 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004191 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004192 pbn_b2_8_460800 },
4193 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4194 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004195 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196 pbn_b2_16_460800 },
4197 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4198 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004199 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004200 pbn_b2_16_460800 },
4201 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4202 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004203 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 pbn_b2_4_460800 },
4205 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4206 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004207 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004209 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4210 PCI_SUBVENDOR_ID_EXSYS,
4211 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004212 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213 /*
4214 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4215 * (Exoray@isys.ca)
4216 */
4217 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4218 0x10b5, 0x106a, 0, 0,
4219 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304220 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004221 * EndRun Technologies. PCI express device range.
4222 * EndRun PTP/1588 has 2 Native UARTs.
4223 */
4224 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4225 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4226 pbn_endrun_2_4000000 },
4227 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304228 * Quatech cards. These actually have configurable clocks but for
4229 * now we just use the default.
4230 *
4231 * 100 series are RS232, 200 series RS422,
4232 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004233 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4234 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4235 pbn_b1_4_115200 },
4236 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4237 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4238 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304239 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4240 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4241 pbn_b2_2_115200 },
4242 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4243 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4244 pbn_b1_2_115200 },
4245 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4246 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4247 pbn_b2_2_115200 },
4248 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4249 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4250 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004251 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4252 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4253 pbn_b1_8_115200 },
4254 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4255 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4256 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304257 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4258 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4259 pbn_b1_4_115200 },
4260 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4261 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4262 pbn_b1_2_115200 },
4263 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4264 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4265 pbn_b1_4_115200 },
4266 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4267 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4268 pbn_b1_2_115200 },
4269 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4270 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4271 pbn_b2_4_115200 },
4272 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4273 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4274 pbn_b2_2_115200 },
4275 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4276 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4277 pbn_b2_1_115200 },
4278 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4279 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4280 pbn_b2_4_115200 },
4281 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4282 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4283 pbn_b2_2_115200 },
4284 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4285 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4286 pbn_b2_1_115200 },
4287 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4288 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4289 pbn_b0_8_115200 },
4290
Linus Torvalds1da177e2005-04-16 15:20:36 -07004291 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004292 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4293 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004294 pbn_b0_4_921600 },
4295 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004296 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4297 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004298 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004299 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4300 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4301 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004302
4303 /*
4304 * The below card is a little controversial since it is the
4305 * subject of a PCI vendor/device ID clash. (See
4306 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4307 * For now just used the hex ID 0x950a.
4308 */
4309 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004310 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4311 0, 0, pbn_b0_2_115200 },
4312 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4313 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4314 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004315 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004316 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4317 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004318 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4319 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4320 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004321 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4323 pbn_b0_4_115200 },
4324 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4325 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4326 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004327 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4328 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4329 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004330
4331 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004332 * Oxford Semiconductor Inc. Tornado PCI express device range.
4333 */
4334 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4335 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4336 pbn_b0_1_4000000 },
4337 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4339 pbn_b0_1_4000000 },
4340 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4341 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4342 pbn_oxsemi_1_4000000 },
4343 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4344 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4345 pbn_oxsemi_1_4000000 },
4346 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4348 pbn_b0_1_4000000 },
4349 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4350 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4351 pbn_b0_1_4000000 },
4352 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4353 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4354 pbn_oxsemi_1_4000000 },
4355 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4356 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4357 pbn_oxsemi_1_4000000 },
4358 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4359 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4360 pbn_b0_1_4000000 },
4361 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4362 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4363 pbn_b0_1_4000000 },
4364 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4365 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4366 pbn_b0_1_4000000 },
4367 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4368 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4369 pbn_b0_1_4000000 },
4370 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4371 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4372 pbn_oxsemi_2_4000000 },
4373 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4374 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4375 pbn_oxsemi_2_4000000 },
4376 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4377 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4378 pbn_oxsemi_4_4000000 },
4379 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4380 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4381 pbn_oxsemi_4_4000000 },
4382 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4383 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4384 pbn_oxsemi_8_4000000 },
4385 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4386 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4387 pbn_oxsemi_8_4000000 },
4388 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4389 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4390 pbn_oxsemi_1_4000000 },
4391 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4392 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4393 pbn_oxsemi_1_4000000 },
4394 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4395 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4396 pbn_oxsemi_1_4000000 },
4397 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4398 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4399 pbn_oxsemi_1_4000000 },
4400 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4401 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4402 pbn_oxsemi_1_4000000 },
4403 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4404 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4405 pbn_oxsemi_1_4000000 },
4406 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4407 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4408 pbn_oxsemi_1_4000000 },
4409 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4410 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4411 pbn_oxsemi_1_4000000 },
4412 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4413 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4414 pbn_oxsemi_1_4000000 },
4415 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4416 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4417 pbn_oxsemi_1_4000000 },
4418 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4419 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4420 pbn_oxsemi_1_4000000 },
4421 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4422 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4423 pbn_oxsemi_1_4000000 },
4424 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4425 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4426 pbn_oxsemi_1_4000000 },
4427 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4428 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4429 pbn_oxsemi_1_4000000 },
4430 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4431 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4432 pbn_oxsemi_1_4000000 },
4433 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4435 pbn_oxsemi_1_4000000 },
4436 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4438 pbn_oxsemi_1_4000000 },
4439 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4440 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4441 pbn_oxsemi_1_4000000 },
4442 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4443 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4444 pbn_oxsemi_1_4000000 },
4445 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4446 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4447 pbn_oxsemi_1_4000000 },
4448 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4449 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4450 pbn_oxsemi_1_4000000 },
4451 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4452 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4453 pbn_oxsemi_1_4000000 },
4454 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4455 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4456 pbn_oxsemi_1_4000000 },
4457 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4458 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4459 pbn_oxsemi_1_4000000 },
4460 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4461 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4462 pbn_oxsemi_1_4000000 },
4463 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4464 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4465 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004466 /*
4467 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4468 */
4469 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4470 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4471 pbn_oxsemi_1_4000000 },
4472 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4473 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4474 pbn_oxsemi_2_4000000 },
4475 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4476 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4477 pbn_oxsemi_4_4000000 },
4478 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4479 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4480 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004481
4482 /*
4483 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4484 */
4485 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4486 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4487 pbn_oxsemi_2_4000000 },
4488
Lee Howard7106b4e2008-10-21 13:48:58 +01004489 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004490 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4491 * from skokodyn@yahoo.com
4492 */
4493 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4494 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4495 pbn_sbsxrsio },
4496 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4497 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4498 pbn_sbsxrsio },
4499 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4500 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4501 pbn_sbsxrsio },
4502 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4503 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4504 pbn_sbsxrsio },
4505
4506 /*
4507 * Digitan DS560-558, from jimd@esoft.com
4508 */
4509 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004510 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004511 pbn_b1_1_115200 },
4512
4513 /*
4514 * Titan Electronic cards
4515 * The 400L and 800L have a custom setup quirk.
4516 */
4517 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004518 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004519 pbn_b0_1_921600 },
4520 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004521 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004522 pbn_b0_2_921600 },
4523 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004524 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004525 pbn_b0_4_921600 },
4526 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004527 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004528 pbn_b0_4_921600 },
4529 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4530 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4531 pbn_b1_1_921600 },
4532 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4533 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4534 pbn_b1_bt_2_921600 },
4535 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4536 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4537 pbn_b0_bt_4_921600 },
4538 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4539 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4540 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004541 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4542 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4543 pbn_b4_bt_2_921600 },
4544 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4545 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4546 pbn_b4_bt_4_921600 },
4547 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4548 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4549 pbn_b4_bt_8_921600 },
4550 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4551 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4552 pbn_b0_4_921600 },
4553 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4554 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4555 pbn_b0_4_921600 },
4556 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4557 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4558 pbn_b0_4_921600 },
4559 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4560 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4561 pbn_oxsemi_1_4000000 },
4562 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4563 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4564 pbn_oxsemi_2_4000000 },
4565 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4566 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4567 pbn_oxsemi_4_4000000 },
4568 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4569 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4570 pbn_oxsemi_8_4000000 },
4571 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4572 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4573 pbn_oxsemi_2_4000000 },
4574 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4575 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4576 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004577 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4578 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4579 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004580 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4581 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4582 pbn_b0_4_921600 },
4583 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4584 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4585 pbn_b0_4_921600 },
4586 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4587 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4588 pbn_b0_4_921600 },
4589 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4590 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4591 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592
4593 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4594 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4595 pbn_b2_1_460800 },
4596 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4597 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4598 pbn_b2_1_460800 },
4599 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4600 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4601 pbn_b2_1_460800 },
4602 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4603 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4604 pbn_b2_bt_2_921600 },
4605 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4606 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4607 pbn_b2_bt_2_921600 },
4608 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4609 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4610 pbn_b2_bt_2_921600 },
4611 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4612 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4613 pbn_b2_bt_4_921600 },
4614 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4615 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4616 pbn_b2_bt_4_921600 },
4617 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4618 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4619 pbn_b2_bt_4_921600 },
4620 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4621 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4622 pbn_b0_1_921600 },
4623 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4624 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4625 pbn_b0_1_921600 },
4626 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4627 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4628 pbn_b0_1_921600 },
4629 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4630 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4631 pbn_b0_bt_2_921600 },
4632 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4633 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4634 pbn_b0_bt_2_921600 },
4635 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4636 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4637 pbn_b0_bt_2_921600 },
4638 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4639 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4640 pbn_b0_bt_4_921600 },
4641 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4642 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4643 pbn_b0_bt_4_921600 },
4644 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4645 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4646 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004647 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4648 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4649 pbn_b0_bt_8_921600 },
4650 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4651 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4652 pbn_b0_bt_8_921600 },
4653 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4654 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4655 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656
4657 /*
4658 * Computone devices submitted by Doug McNash dmcnash@computone.com
4659 */
4660 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4661 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4662 0, 0, pbn_computone_4 },
4663 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4664 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4665 0, 0, pbn_computone_8 },
4666 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4667 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4668 0, 0, pbn_computone_6 },
4669
4670 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4672 pbn_oxsemi },
4673 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4674 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4675 pbn_b0_bt_1_921600 },
4676
4677 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004678 * SUNIX (TIMEDIA)
4679 */
4680 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4681 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4682 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4683 pbn_b0_bt_1_921600 },
4684
4685 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4686 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4687 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4688 pbn_b0_bt_1_921600 },
4689
4690 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004691 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4692 */
4693 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4694 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4695 pbn_b0_bt_8_115200 },
4696 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4697 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4698 pbn_b0_bt_8_115200 },
4699
4700 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4701 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4702 pbn_b0_bt_2_115200 },
4703 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4704 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4705 pbn_b0_bt_2_115200 },
4706 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4707 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4708 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004709 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4710 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4711 pbn_b0_bt_2_115200 },
4712 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4713 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4714 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004715 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4716 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4717 pbn_b0_bt_4_460800 },
4718 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4719 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4720 pbn_b0_bt_4_460800 },
4721 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4722 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4723 pbn_b0_bt_2_460800 },
4724 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4725 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4726 pbn_b0_bt_2_460800 },
4727 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4728 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4729 pbn_b0_bt_2_460800 },
4730 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4731 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4732 pbn_b0_bt_1_115200 },
4733 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4734 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4735 pbn_b0_bt_1_460800 },
4736
4737 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004738 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4739 * Cards are identified by their subsystem vendor IDs, which
4740 * (in hex) match the model number.
4741 *
4742 * Note that JC140x are RS422/485 cards which require ox950
4743 * ACR = 0x10, and as such are not currently fully supported.
4744 */
4745 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4746 0x1204, 0x0004, 0, 0,
4747 pbn_b0_4_921600 },
4748 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4749 0x1208, 0x0004, 0, 0,
4750 pbn_b0_4_921600 },
4751/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4752 0x1402, 0x0002, 0, 0,
4753 pbn_b0_2_921600 }, */
4754/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4755 0x1404, 0x0004, 0, 0,
4756 pbn_b0_4_921600 }, */
4757 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4758 0x1208, 0x0004, 0, 0,
4759 pbn_b0_4_921600 },
4760
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004761 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4762 0x1204, 0x0004, 0, 0,
4763 pbn_b0_4_921600 },
4764 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4765 0x1208, 0x0004, 0, 0,
4766 pbn_b0_4_921600 },
4767 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4768 0x1208, 0x0004, 0, 0,
4769 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004770 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004771 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4772 */
4773 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4775 pbn_b1_1_1382400 },
4776
4777 /*
4778 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4779 */
4780 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4781 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4782 pbn_b1_1_1382400 },
4783
4784 /*
4785 * RAStel 2 port modem, gerg@moreton.com.au
4786 */
4787 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4788 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4789 pbn_b2_bt_2_115200 },
4790
4791 /*
4792 * EKF addition for i960 Boards form EKF with serial port
4793 */
4794 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4795 0xE4BF, PCI_ANY_ID, 0, 0,
4796 pbn_intel_i960 },
4797
4798 /*
4799 * Xircom Cardbus/Ethernet combos
4800 */
4801 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4802 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4803 pbn_b0_1_115200 },
4804 /*
4805 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4806 */
4807 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4808 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4809 pbn_b0_1_115200 },
4810
4811 /*
4812 * Untested PCI modems, sent in from various folks...
4813 */
4814
4815 /*
4816 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4817 */
4818 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4819 0x1048, 0x1500, 0, 0,
4820 pbn_b1_1_115200 },
4821
4822 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4823 0xFF00, 0, 0, 0,
4824 pbn_sgi_ioc3 },
4825
4826 /*
4827 * HP Diva card
4828 */
4829 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4830 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4831 pbn_b1_1_115200 },
4832 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4833 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4834 pbn_b0_5_115200 },
4835 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4836 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4837 pbn_b2_1_115200 },
4838
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00004839 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4840 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4841 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004842 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4843 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4844 pbn_b3_4_115200 },
4845 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4846 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4847 pbn_b3_8_115200 },
4848
4849 /*
4850 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
4851 */
4852 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4853 PCI_ANY_ID, PCI_ANY_ID,
4854 0,
4855 0, pbn_exar_XR17C152 },
4856 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4857 PCI_ANY_ID, PCI_ANY_ID,
4858 0,
4859 0, pbn_exar_XR17C154 },
4860 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4861 PCI_ANY_ID, PCI_ANY_ID,
4862 0,
4863 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06004864 /*
4865 * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
4866 */
4867 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
4868 PCI_ANY_ID, PCI_ANY_ID,
4869 0,
4870 0, pbn_exar_XR17V352 },
4871 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
4872 PCI_ANY_ID, PCI_ANY_ID,
4873 0,
4874 0, pbn_exar_XR17V354 },
4875 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
4876 PCI_ANY_ID, PCI_ANY_ID,
4877 0,
4878 0, pbn_exar_XR17V358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004879
4880 /*
4881 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4882 */
4883 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
4884 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4885 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07004886 /*
4887 * ITE
4888 */
4889 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
4890 PCI_ANY_ID, PCI_ANY_ID,
4891 0, 0,
4892 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004893
4894 /*
Peter Horton737c1752006-08-26 09:07:36 +01004895 * IntaShield IS-200
4896 */
4897 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
4898 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
4899 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07004900 /*
4901 * IntaShield IS-400
4902 */
4903 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
4904 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
4905 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01004906 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08004907 * Perle PCI-RAS cards
4908 */
4909 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4910 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
4911 0, 0, pbn_b2_4_921600 },
4912 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4913 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
4914 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07004915
4916 /*
4917 * Mainpine series cards: Fairly standard layout but fools
4918 * parts of the autodetect in some cases and uses otherwise
4919 * unmatched communications subclasses in the PCI Express case
4920 */
4921
4922 { /* RockForceDUO */
4923 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4924 PCI_VENDOR_ID_MAINPINE, 0x0200,
4925 0, 0, pbn_b0_2_115200 },
4926 { /* RockForceQUATRO */
4927 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4928 PCI_VENDOR_ID_MAINPINE, 0x0300,
4929 0, 0, pbn_b0_4_115200 },
4930 { /* RockForceDUO+ */
4931 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4932 PCI_VENDOR_ID_MAINPINE, 0x0400,
4933 0, 0, pbn_b0_2_115200 },
4934 { /* RockForceQUATRO+ */
4935 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4936 PCI_VENDOR_ID_MAINPINE, 0x0500,
4937 0, 0, pbn_b0_4_115200 },
4938 { /* RockForce+ */
4939 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4940 PCI_VENDOR_ID_MAINPINE, 0x0600,
4941 0, 0, pbn_b0_2_115200 },
4942 { /* RockForce+ */
4943 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4944 PCI_VENDOR_ID_MAINPINE, 0x0700,
4945 0, 0, pbn_b0_4_115200 },
4946 { /* RockForceOCTO+ */
4947 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4948 PCI_VENDOR_ID_MAINPINE, 0x0800,
4949 0, 0, pbn_b0_8_115200 },
4950 { /* RockForceDUO+ */
4951 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4952 PCI_VENDOR_ID_MAINPINE, 0x0C00,
4953 0, 0, pbn_b0_2_115200 },
4954 { /* RockForceQUARTRO+ */
4955 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4956 PCI_VENDOR_ID_MAINPINE, 0x0D00,
4957 0, 0, pbn_b0_4_115200 },
4958 { /* RockForceOCTO+ */
4959 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4960 PCI_VENDOR_ID_MAINPINE, 0x1D00,
4961 0, 0, pbn_b0_8_115200 },
4962 { /* RockForceD1 */
4963 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4964 PCI_VENDOR_ID_MAINPINE, 0x2000,
4965 0, 0, pbn_b0_1_115200 },
4966 { /* RockForceF1 */
4967 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4968 PCI_VENDOR_ID_MAINPINE, 0x2100,
4969 0, 0, pbn_b0_1_115200 },
4970 { /* RockForceD2 */
4971 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4972 PCI_VENDOR_ID_MAINPINE, 0x2200,
4973 0, 0, pbn_b0_2_115200 },
4974 { /* RockForceF2 */
4975 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4976 PCI_VENDOR_ID_MAINPINE, 0x2300,
4977 0, 0, pbn_b0_2_115200 },
4978 { /* RockForceD4 */
4979 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4980 PCI_VENDOR_ID_MAINPINE, 0x2400,
4981 0, 0, pbn_b0_4_115200 },
4982 { /* RockForceF4 */
4983 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4984 PCI_VENDOR_ID_MAINPINE, 0x2500,
4985 0, 0, pbn_b0_4_115200 },
4986 { /* RockForceD8 */
4987 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4988 PCI_VENDOR_ID_MAINPINE, 0x2600,
4989 0, 0, pbn_b0_8_115200 },
4990 { /* RockForceF8 */
4991 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4992 PCI_VENDOR_ID_MAINPINE, 0x2700,
4993 0, 0, pbn_b0_8_115200 },
4994 { /* IQ Express D1 */
4995 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4996 PCI_VENDOR_ID_MAINPINE, 0x3000,
4997 0, 0, pbn_b0_1_115200 },
4998 { /* IQ Express F1 */
4999 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5000 PCI_VENDOR_ID_MAINPINE, 0x3100,
5001 0, 0, pbn_b0_1_115200 },
5002 { /* IQ Express D2 */
5003 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5004 PCI_VENDOR_ID_MAINPINE, 0x3200,
5005 0, 0, pbn_b0_2_115200 },
5006 { /* IQ Express F2 */
5007 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5008 PCI_VENDOR_ID_MAINPINE, 0x3300,
5009 0, 0, pbn_b0_2_115200 },
5010 { /* IQ Express D4 */
5011 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5012 PCI_VENDOR_ID_MAINPINE, 0x3400,
5013 0, 0, pbn_b0_4_115200 },
5014 { /* IQ Express F4 */
5015 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5016 PCI_VENDOR_ID_MAINPINE, 0x3500,
5017 0, 0, pbn_b0_4_115200 },
5018 { /* IQ Express D8 */
5019 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5020 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5021 0, 0, pbn_b0_8_115200 },
5022 { /* IQ Express F8 */
5023 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5024 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5025 0, 0, pbn_b0_8_115200 },
5026
5027
Thomas Hoehn48212002007-02-10 01:46:05 -08005028 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005029 * PA Semi PA6T-1682M on-chip UART
5030 */
5031 { PCI_VENDOR_ID_PASEMI, 0xa004,
5032 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5033 pbn_pasemi_1682M },
5034
5035 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005036 * National Instruments
5037 */
Will Page04bf7e72009-04-06 17:32:15 +01005038 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5039 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5040 pbn_b1_16_115200 },
5041 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5042 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5043 pbn_b1_8_115200 },
5044 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5045 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5046 pbn_b1_bt_4_115200 },
5047 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5048 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5049 pbn_b1_bt_2_115200 },
5050 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5051 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5052 pbn_b1_bt_4_115200 },
5053 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5054 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5055 pbn_b1_bt_2_115200 },
5056 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5057 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5058 pbn_b1_16_115200 },
5059 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5060 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5061 pbn_b1_8_115200 },
5062 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5063 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5064 pbn_b1_bt_4_115200 },
5065 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5066 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5067 pbn_b1_bt_2_115200 },
5068 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5069 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5070 pbn_b1_bt_4_115200 },
5071 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5072 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5073 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005074 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5075 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5076 pbn_ni8430_2 },
5077 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5078 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5079 pbn_ni8430_2 },
5080 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5081 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5082 pbn_ni8430_4 },
5083 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5084 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5085 pbn_ni8430_4 },
5086 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5087 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5088 pbn_ni8430_8 },
5089 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5090 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5091 pbn_ni8430_8 },
5092 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5093 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5094 pbn_ni8430_16 },
5095 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5096 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5097 pbn_ni8430_16 },
5098 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5099 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5100 pbn_ni8430_2 },
5101 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5102 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5103 pbn_ni8430_2 },
5104 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5105 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5106 pbn_ni8430_4 },
5107 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5108 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5109 pbn_ni8430_4 },
5110
5111 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005112 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5113 */
5114 { PCI_VENDOR_ID_ADDIDATA,
5115 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5116 PCI_ANY_ID,
5117 PCI_ANY_ID,
5118 0,
5119 0,
5120 pbn_b0_4_115200 },
5121
5122 { PCI_VENDOR_ID_ADDIDATA,
5123 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5124 PCI_ANY_ID,
5125 PCI_ANY_ID,
5126 0,
5127 0,
5128 pbn_b0_2_115200 },
5129
5130 { PCI_VENDOR_ID_ADDIDATA,
5131 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5132 PCI_ANY_ID,
5133 PCI_ANY_ID,
5134 0,
5135 0,
5136 pbn_b0_1_115200 },
5137
Ian Abbott086231f2013-07-16 16:14:39 +01005138 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005139 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005140 PCI_ANY_ID,
5141 PCI_ANY_ID,
5142 0,
5143 0,
5144 pbn_b1_8_115200 },
5145
5146 { PCI_VENDOR_ID_ADDIDATA,
5147 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5148 PCI_ANY_ID,
5149 PCI_ANY_ID,
5150 0,
5151 0,
5152 pbn_b0_4_115200 },
5153
5154 { PCI_VENDOR_ID_ADDIDATA,
5155 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5156 PCI_ANY_ID,
5157 PCI_ANY_ID,
5158 0,
5159 0,
5160 pbn_b0_2_115200 },
5161
5162 { PCI_VENDOR_ID_ADDIDATA,
5163 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5164 PCI_ANY_ID,
5165 PCI_ANY_ID,
5166 0,
5167 0,
5168 pbn_b0_1_115200 },
5169
5170 { PCI_VENDOR_ID_ADDIDATA,
5171 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5172 PCI_ANY_ID,
5173 PCI_ANY_ID,
5174 0,
5175 0,
5176 pbn_b0_4_115200 },
5177
5178 { PCI_VENDOR_ID_ADDIDATA,
5179 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5180 PCI_ANY_ID,
5181 PCI_ANY_ID,
5182 0,
5183 0,
5184 pbn_b0_2_115200 },
5185
5186 { PCI_VENDOR_ID_ADDIDATA,
5187 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5188 PCI_ANY_ID,
5189 PCI_ANY_ID,
5190 0,
5191 0,
5192 pbn_b0_1_115200 },
5193
5194 { PCI_VENDOR_ID_ADDIDATA,
5195 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5196 PCI_ANY_ID,
5197 PCI_ANY_ID,
5198 0,
5199 0,
5200 pbn_b0_8_115200 },
5201
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005202 { PCI_VENDOR_ID_ADDIDATA,
5203 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5204 PCI_ANY_ID,
5205 PCI_ANY_ID,
5206 0,
5207 0,
5208 pbn_ADDIDATA_PCIe_4_3906250 },
5209
5210 { PCI_VENDOR_ID_ADDIDATA,
5211 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5212 PCI_ANY_ID,
5213 PCI_ANY_ID,
5214 0,
5215 0,
5216 pbn_ADDIDATA_PCIe_2_3906250 },
5217
5218 { PCI_VENDOR_ID_ADDIDATA,
5219 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5220 PCI_ANY_ID,
5221 PCI_ANY_ID,
5222 0,
5223 0,
5224 pbn_ADDIDATA_PCIe_1_3906250 },
5225
5226 { PCI_VENDOR_ID_ADDIDATA,
5227 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5228 PCI_ANY_ID,
5229 PCI_ANY_ID,
5230 0,
5231 0,
5232 pbn_ADDIDATA_PCIe_8_3906250 },
5233
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005234 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5235 PCI_VENDOR_ID_IBM, 0x0299,
5236 0, 0, pbn_b0_bt_2_115200 },
5237
Stefan Seyfried972ce082013-07-01 09:14:21 +02005238 /*
5239 * other NetMos 9835 devices are most likely handled by the
5240 * parport_serial driver, check drivers/parport/parport_serial.c
5241 * before adding them here.
5242 */
5243
Michael Bueschc4285b42009-06-30 11:41:21 -07005244 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5245 0xA000, 0x1000,
5246 0, 0, pbn_b0_1_115200 },
5247
Nicos Gollan7808edc2011-05-05 21:00:37 +02005248 /* the 9901 is a rebranded 9912 */
5249 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5250 0xA000, 0x1000,
5251 0, 0, pbn_b0_1_115200 },
5252
5253 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5254 0xA000, 0x1000,
5255 0, 0, pbn_b0_1_115200 },
5256
5257 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5258 0xA000, 0x1000,
5259 0, 0, pbn_b0_1_115200 },
5260
5261 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5262 0xA000, 0x1000,
5263 0, 0, pbn_b0_1_115200 },
5264
5265 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5266 0xA000, 0x3002,
5267 0, 0, pbn_NETMOS9900_2s_115200 },
5268
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005269 /*
Eric Smith44178172011-07-11 22:53:13 -06005270 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005271 */
5272
5273 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5274 0xA000, 0x1000,
5275 0, 0, pbn_b0_1_115200 },
5276
5277 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005278 0xA000, 0x3002,
5279 0, 0, pbn_b0_bt_2_115200 },
5280
5281 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005282 0xA000, 0x3004,
5283 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005284 /* Intel CE4100 */
5285 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5286 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5287 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005288 /* Intel BayTrail */
5289 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5290 PCI_ANY_ID, PCI_ANY_ID,
5291 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5292 pbn_byt },
5293 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5294 PCI_ANY_ID, PCI_ANY_ID,
5295 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5296 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005297 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5298 PCI_ANY_ID, PCI_ANY_ID,
5299 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5300 pbn_byt },
5301 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5302 PCI_ANY_ID, PCI_ANY_ID,
5303 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5304 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005305
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005306 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005307 * Intel Quark x1000
5308 */
5309 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5310 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5311 pbn_qrk },
5312 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005313 * Cronyx Omega PCI
5314 */
5315 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5316 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5317 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005318
5319 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005320 * Broadcom TruManage
5321 */
5322 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5323 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5324 pbn_brcm_trumanage },
5325
5326 /*
Alan Cox66835492012-08-16 12:01:33 +01005327 * AgeStar as-prs2-009
5328 */
5329 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5330 PCI_ANY_ID, PCI_ANY_ID,
5331 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005332
5333 /*
5334 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5335 * so not listed here.
5336 */
5337 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5338 PCI_ANY_ID, PCI_ANY_ID,
5339 0, 0, pbn_b0_bt_4_115200 },
5340
5341 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5342 PCI_ANY_ID, PCI_ANY_ID,
5343 0, 0, pbn_b0_bt_2_115200 },
5344
Wang YanQing8b5c9132013-03-05 23:16:48 +08005345 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
5346 PCI_ANY_ID, PCI_ANY_ID,
5347 0, 0, pbn_b0_bt_2_115200 },
5348
Alan Cox66835492012-08-16 12:01:33 +01005349 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005350 * Commtech, Inc. Fastcom adapters
5351 */
5352 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5353 PCI_ANY_ID, PCI_ANY_ID,
5354 0,
5355 0, pbn_b0_2_1152000_200 },
5356 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5357 PCI_ANY_ID, PCI_ANY_ID,
5358 0,
5359 0, pbn_b0_4_1152000_200 },
5360 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5361 PCI_ANY_ID, PCI_ANY_ID,
5362 0,
5363 0, pbn_b0_4_1152000_200 },
5364 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5365 PCI_ANY_ID, PCI_ANY_ID,
5366 0,
5367 0, pbn_b0_8_1152000_200 },
5368 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5369 PCI_ANY_ID, PCI_ANY_ID,
5370 0,
5371 0, pbn_exar_XR17V352 },
5372 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5373 PCI_ANY_ID, PCI_ANY_ID,
5374 0,
5375 0, pbn_exar_XR17V354 },
5376 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5377 PCI_ANY_ID, PCI_ANY_ID,
5378 0,
5379 0, pbn_exar_XR17V358 },
5380
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005381 /* Fintek PCI serial cards */
5382 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5383 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5384 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5385
Matt Schulte14faa8c2012-11-21 10:35:15 -06005386 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387 * These entries match devices with class COMMUNICATION_SERIAL,
5388 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5389 */
5390 { PCI_ANY_ID, PCI_ANY_ID,
5391 PCI_ANY_ID, PCI_ANY_ID,
5392 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5393 0xffff00, pbn_default },
5394 { PCI_ANY_ID, PCI_ANY_ID,
5395 PCI_ANY_ID, PCI_ANY_ID,
5396 PCI_CLASS_COMMUNICATION_MODEM << 8,
5397 0xffff00, pbn_default },
5398 { PCI_ANY_ID, PCI_ANY_ID,
5399 PCI_ANY_ID, PCI_ANY_ID,
5400 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5401 0xffff00, pbn_default },
5402 { 0, }
5403};
5404
Michael Reed28071902011-05-31 12:06:28 -05005405static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5406 pci_channel_state_t state)
5407{
5408 struct serial_private *priv = pci_get_drvdata(dev);
5409
5410 if (state == pci_channel_io_perm_failure)
5411 return PCI_ERS_RESULT_DISCONNECT;
5412
5413 if (priv)
5414 pciserial_suspend_ports(priv);
5415
5416 pci_disable_device(dev);
5417
5418 return PCI_ERS_RESULT_NEED_RESET;
5419}
5420
5421static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5422{
5423 int rc;
5424
5425 rc = pci_enable_device(dev);
5426
5427 if (rc)
5428 return PCI_ERS_RESULT_DISCONNECT;
5429
5430 pci_restore_state(dev);
5431 pci_save_state(dev);
5432
5433 return PCI_ERS_RESULT_RECOVERED;
5434}
5435
5436static void serial8250_io_resume(struct pci_dev *dev)
5437{
5438 struct serial_private *priv = pci_get_drvdata(dev);
5439
5440 if (priv)
5441 pciserial_resume_ports(priv);
5442}
5443
Stephen Hemminger1d352032012-09-07 09:33:17 -07005444static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005445 .error_detected = serial8250_io_error_detected,
5446 .slot_reset = serial8250_io_slot_reset,
5447 .resume = serial8250_io_resume,
5448};
5449
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450static struct pci_driver serial_pci_driver = {
5451 .name = "serial",
5452 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005453 .remove = pciserial_remove_one,
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07005454#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07005455 .suspend = pciserial_suspend_one,
5456 .resume = pciserial_resume_one,
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07005457#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005459 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005460};
5461
Wei Yongjun15a12e82012-10-26 23:04:22 +08005462module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005463
5464MODULE_LICENSE("GPL");
5465MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5466MODULE_DEVICE_TABLE(pci, serial_pci_tbl);