blob: 0363fe80455ce3b0c306b34aa8671d846bcc95bb [file] [log] [blame]
Catalin Marinasb3901d52012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/mmu_context.h
3 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_MMU_CONTEXT_H
20#define __ASM_MMU_CONTEXT_H
21
22#include <linux/compiler.h>
23#include <linux/sched.h>
24
25#include <asm/cacheflush.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010026#include <asm/cpufeature.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000027#include <asm/proc-fns.h>
28#include <asm-generic/mm_hooks.h>
29#include <asm/cputype.h>
30#include <asm/pgtable.h>
Mark Rutlandadf75892016-09-08 13:55:38 +010031#include <asm/sysreg.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000032#include <asm/tlbflush.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000033
Will Deaconec45d1c2013-01-17 12:31:45 +000034static inline void contextidr_thread_switch(struct task_struct *next)
35{
Mark Rutlandd3ea42a2016-09-08 13:55:39 +010036 if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
37 return;
38
Mark Rutlandadf75892016-09-08 13:55:38 +010039 write_sysreg(task_pid_nr(next), contextidr_el1);
40 isb();
Will Deaconec45d1c2013-01-17 12:31:45 +000041}
Will Deaconec45d1c2013-01-17 12:31:45 +000042
Catalin Marinasb3901d52012-03-05 11:49:28 +000043/*
44 * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
45 */
46static inline void cpu_set_reserved_ttbr0(void)
47{
Mark Rutland5227cfa2016-01-25 11:44:57 +000048 unsigned long ttbr = virt_to_phys(empty_zero_page);
Catalin Marinasb3901d52012-03-05 11:49:28 +000049
Mark Rutlandadf75892016-09-08 13:55:38 +010050 write_sysreg(ttbr, ttbr0_el1);
51 isb();
Catalin Marinasb3901d52012-03-05 11:49:28 +000052}
53
Ard Biesheuveldd006da2015-03-19 16:42:27 +000054/*
55 * TCR.T0SZ value to use when the ID map is active. Usually equals
56 * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
57 * physical memory, in which case it will be smaller.
58 */
59extern u64 idmap_t0sz;
60
61static inline bool __cpu_uses_extended_idmap(void)
62{
63 return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
64 unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
65}
66
Ard Biesheuveldd006da2015-03-19 16:42:27 +000067/*
68 * Set TCR.T0SZ to its default value (based on VA_BITS)
69 */
Mark Rutland609116d2016-01-25 11:45:00 +000070static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
Ard Biesheuveldd006da2015-03-19 16:42:27 +000071{
Will Deaconc51e97d2015-10-06 18:46:21 +010072 unsigned long tcr;
73
74 if (!__cpu_uses_extended_idmap())
75 return;
76
Mark Rutlandadf75892016-09-08 13:55:38 +010077 tcr = read_sysreg(tcr_el1);
78 tcr &= ~TCR_T0SZ_MASK;
79 tcr |= t0sz << TCR_T0SZ_OFFSET;
80 write_sysreg(tcr, tcr_el1);
81 isb();
Ard Biesheuveldd006da2015-03-19 16:42:27 +000082}
83
Mark Rutland609116d2016-01-25 11:45:00 +000084#define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
85#define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz)
86
Will Deacon5aec7152015-10-06 18:46:24 +010087/*
Mark Rutland9e8e8652016-01-25 11:44:58 +000088 * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
89 *
90 * The idmap lives in the same VA range as userspace, but uses global entries
91 * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
92 * speculative TLB fetches, we must temporarily install the reserved page
93 * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
94 *
95 * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
96 * which should not be installed in TTBR0_EL1. In this case we can leave the
97 * reserved page tables in place.
98 */
99static inline void cpu_uninstall_idmap(void)
100{
101 struct mm_struct *mm = current->active_mm;
102
103 cpu_set_reserved_ttbr0();
104 local_flush_tlb_all();
105 cpu_set_default_tcr_t0sz();
106
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100107 if (mm != &init_mm && !system_uses_ttbr0_pan())
Mark Rutland9e8e8652016-01-25 11:44:58 +0000108 cpu_switch_mm(mm->pgd, mm);
109}
110
Mark Rutland609116d2016-01-25 11:45:00 +0000111static inline void cpu_install_idmap(void)
112{
113 cpu_set_reserved_ttbr0();
114 local_flush_tlb_all();
115 cpu_set_idmap_tcr_t0sz();
116
117 cpu_switch_mm(idmap_pg_dir, &init_mm);
118}
119
Mark Rutland9e8e8652016-01-25 11:44:58 +0000120/*
Mark Rutland50e18812016-01-25 11:45:01 +0000121 * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
122 * avoiding the possibility of conflicting TLB entries being allocated.
123 */
124static inline void cpu_replace_ttbr1(pgd_t *pgd)
125{
126 typedef void (ttbr_replace_func)(phys_addr_t);
127 extern ttbr_replace_func idmap_cpu_replace_ttbr1;
128 ttbr_replace_func *replace_phys;
129
130 phys_addr_t pgd_phys = virt_to_phys(pgd);
131
132 replace_phys = (void *)virt_to_phys(idmap_cpu_replace_ttbr1);
133
134 cpu_install_idmap();
135 replace_phys(pgd_phys);
136 cpu_uninstall_idmap();
137}
138
139/*
Will Deacon5aec7152015-10-06 18:46:24 +0100140 * It would be nice to return ASIDs back to the allocator, but unfortunately
141 * that introduces a race with a generation rollover where we could erroneously
142 * free an ASID allocated in a future generation. We could workaround this by
143 * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
144 * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
145 * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
146 * take CPU migration into account.
147 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000148#define destroy_context(mm) do { } while(0)
Will Deacon5aec7152015-10-06 18:46:24 +0100149void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000150
Ard Biesheuvel65da0a82015-11-17 09:53:31 +0100151#define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; })
Catalin Marinasb3901d52012-03-05 11:49:28 +0000152
153/*
154 * This is called when "tsk" is about to enter lazy TLB mode.
155 *
156 * mm: describes the currently active mm context
157 * tsk: task which is entering lazy tlb
158 * cpu: cpu number which is entering lazy tlb
159 *
160 * tsk->mm will be NULL
161 */
162static inline void
163enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
164{
165}
166
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100167#ifdef CONFIG_ARM64_SW_TTBR0_PAN
168static inline void update_saved_ttbr0(struct task_struct *tsk,
169 struct mm_struct *mm)
170{
171 if (system_uses_ttbr0_pan()) {
172 BUG_ON(mm->pgd == swapper_pg_dir);
173 task_thread_info(tsk)->ttbr0 =
174 virt_to_phys(mm->pgd) | ASID(mm) << 48;
175 }
176}
177#else
178static inline void update_saved_ttbr0(struct task_struct *tsk,
179 struct mm_struct *mm)
180{
181}
182#endif
183
184static inline void __switch_mm(struct mm_struct *next)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000185{
186 unsigned int cpu = smp_processor_id();
187
Catalin Marinase53f21b2015-03-23 15:06:50 +0000188 /*
189 * init_mm.pgd does not contain any user mappings and it is always
190 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
191 */
192 if (next == &init_mm) {
193 cpu_set_reserved_ttbr0();
194 return;
195 }
196
Will Deaconc2775b22015-10-06 18:46:27 +0100197 check_and_switch_context(next, cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000198}
199
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100200static inline void
201switch_mm(struct mm_struct *prev, struct mm_struct *next,
202 struct task_struct *tsk)
203{
204 if (prev != next)
205 __switch_mm(next);
206
207 /*
208 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
209 * value may have not been initialised yet (activate_mm caller) or the
210 * ASID has changed since the last run (following the context switch
211 * of another thread of the same process). Avoid setting the reserved
212 * TTBR0_EL1 to swapper_pg_dir (init_mm; e.g. via idle_task_exit).
213 */
214 if (next != &init_mm)
215 update_saved_ttbr0(tsk, next);
216}
217
Catalin Marinasb3901d52012-03-05 11:49:28 +0000218#define deactivate_mm(tsk,mm) do { } while (0)
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100219#define activate_mm(prev,next) switch_mm(prev, next, current)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000220
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000221void verify_cpu_asid_bits(void);
222
Catalin Marinasb3901d52012-03-05 11:49:28 +0000223#endif