blob: 92670ce4ea9988f7931fc093dc0cb45502121304 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
89 * @BUF_HT: Send this buffer using HT capabilities
90 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
91 * @BUF_AGGR: Indicates whether the buffer can be aggregated
92 * (used in aggregation scheduling)
93 * @BUF_RETRY: Indicates whether the buffer is retried
94 * @BUF_XRETRY: To denote excessive retries of the buffer
95 */
96enum buffer_type {
97 BUF_HT = BIT(1),
98 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
100 BUF_RETRY = BIT(4),
101 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102};
103
Sujith394cf0a2009-02-09 13:26:54 +0530104#define bf_nframes bf_state.bfs_nframes
105#define bf_al bf_state.bfs_al
106#define bf_frmlen bf_state.bfs_frmlen
107#define bf_retries bf_state.bfs_retries
108#define bf_seqno bf_state.bfs_seqno
109#define bf_tidno bf_state.bfs_tidno
110#define bf_keyix bf_state.bfs_keyix
111#define bf_keytype bf_state.bfs_keytype
112#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
113#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
114#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
115#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
116#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400118#define ATH_TXSTATUS_RING_SIZE 64
119
Sujith394cf0a2009-02-09 13:26:54 +0530120struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400121 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530122 dma_addr_t dd_desc_paddr;
123 u32 dd_desc_len;
124 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530125};
126
127int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
128 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400129 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530130void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
131 struct list_head *head);
132
133/***********/
134/* RX / TX */
135/***********/
136
137#define ATH_MAX_ANTENNA 3
138#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530139#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200140#define ATH_TXBUF_RESERVE 5
141#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530142#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530143#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530144
145#define TID_TO_WME_AC(_tid) \
146 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
147 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
148 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
149 WME_AC_VO)
150
Sujith394cf0a2009-02-09 13:26:54 +0530151#define ADDBA_EXCHANGE_ATTEMPTS 10
152#define ATH_AGGR_DELIM_SZ 4
153#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
154/* number of delimiters for encryption padding */
155#define ATH_AGGR_ENCRYPTDELIM 10
156/* minimum h/w qdepth to be sustained to maximize aggregation */
157#define ATH_AGGR_MIN_QDEPTH 2
158#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530159
160#define IEEE80211_SEQ_SEQ_SHIFT 4
161#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530162#define IEEE80211_WEP_IVLEN 3
163#define IEEE80211_WEP_KIDLEN 1
164#define IEEE80211_WEP_CRCLEN 4
165#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
166 (IEEE80211_WEP_IVLEN + \
167 IEEE80211_WEP_KIDLEN + \
168 IEEE80211_WEP_CRCLEN))
169
170/* return whether a bit at index _n in bitmap _bm is set
171 * _sz is the size of the bitmap */
172#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
173 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
174
175/* return block-ack bitmap index given sequence and starting sequence */
176#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
177
178/* returns delimiter padding required given the packet length */
179#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800180 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
181 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530182
183#define BAW_WITHIN(_start, _bawsz, _seqno) \
184 ((((_seqno) - (_start)) & 4095) < (_bawsz))
185
Sujith394cf0a2009-02-09 13:26:54 +0530186#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
187
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400188#define ATH_TX_COMPLETE_POLL_INT 1000
189
Sujith394cf0a2009-02-09 13:26:54 +0530190enum ATH_AGGR_STATUS {
191 ATH_AGGR_DONE,
192 ATH_AGGR_BAW_CLOSED,
193 ATH_AGGR_LIMITED,
194};
195
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530197struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530198 u32 axq_qnum;
199 u32 *axq_link;
200 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530201 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530202 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530203 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400204 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530205 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400206 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
207 struct list_head txq_fifo_pending;
208 u8 txq_headidx;
209 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100210 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530211};
212
Sujith93ef24b2010-05-20 15:34:40 +0530213struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100214 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530215 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530216 struct list_head list;
217 struct list_head tid_q;
218};
219
220struct ath_buf_state {
221 int bfs_nframes;
222 u16 bfs_al;
223 u16 bfs_frmlen;
224 int bfs_seqno;
225 int bfs_tidno;
226 int bfs_retries;
227 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400228 u8 bfs_paprd;
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700229 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530230 u32 bfs_keyix;
231 enum ath9k_key_type bfs_keytype;
232};
233
234struct ath_buf {
235 struct list_head list;
236 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
237 an aggregate) */
238 struct ath_buf *bf_next; /* next subframe in the aggregate */
239 struct sk_buff *bf_mpdu; /* enclosing frame structure */
240 void *bf_desc; /* virtual addr of desc */
241 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700242 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530243 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530244 bool bf_tx_aborted;
245 u16 bf_flags;
246 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530247 struct ath_wiphy *aphy;
248};
249
250struct ath_atx_tid {
251 struct list_head list;
252 struct list_head buf_q;
253 struct ath_node *an;
254 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200255 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530256 u16 seq_start;
257 u16 seq_next;
258 u16 baw_size;
259 int tidno;
260 int baw_head; /* first un-acked tx buffer */
261 int baw_tail; /* next unused tx buffer slot */
262 int sched;
263 int paused;
264 u8 state;
265};
266
267struct ath_node {
268 struct ath_common *common;
269 struct ath_atx_tid tid[WME_NUM_TID];
270 struct ath_atx_ac ac[WME_NUM_AC];
271 u16 maxampdu;
272 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530273};
274
Sujith394cf0a2009-02-09 13:26:54 +0530275#define AGGR_CLEANUP BIT(1)
276#define AGGR_ADDBA_COMPLETE BIT(2)
277#define AGGR_ADDBA_PROGRESS BIT(3)
278
Sujith394cf0a2009-02-09 13:26:54 +0530279struct ath_tx_control {
280 struct ath_txq *txq;
281 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200282 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400283 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530284};
285
Sujith394cf0a2009-02-09 13:26:54 +0530286#define ATH_TX_ERROR 0x01
287#define ATH_TX_XRETRY 0x02
288#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530289
Sujith394cf0a2009-02-09 13:26:54 +0530290struct ath_tx {
291 u16 seq_no;
292 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530293 spinlock_t txbuflock;
294 struct list_head txbuf;
295 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
296 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100297 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530298};
299
Felix Fietkaub5c804752010-04-15 17:38:48 -0400300struct ath_rx_edma {
301 struct sk_buff_head rx_fifo;
302 struct sk_buff_head rx_buffers;
303 u32 rx_fifo_hwsize;
304};
305
Sujith394cf0a2009-02-09 13:26:54 +0530306struct ath_rx {
307 u8 defant;
308 u8 rxotherant;
309 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530310 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530311 spinlock_t rxbuflock;
312 struct list_head rxbuf;
313 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400314 struct ath_buf *rx_bufptr;
315 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530316};
317
318int ath_startrecv(struct ath_softc *sc);
319bool ath_stoprecv(struct ath_softc *sc);
320void ath_flushrecv(struct ath_softc *sc);
321u32 ath_calcrxfilter(struct ath_softc *sc);
322int ath_rx_init(struct ath_softc *sc, int nbufs);
323void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400324int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530325struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
326void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530327void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
328void ath_draintxq(struct ath_softc *sc,
329 struct ath_txq *txq, bool retry_tx);
330void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
331void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
332void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
333int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530334void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530335int ath_txq_update(struct ath_softc *sc, int qnum,
336 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200337int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530338 struct ath_tx_control *txctl);
339void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400340void ath_tx_edma_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200341void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200342int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
343 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530344void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530345void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
346
347/********/
Sujith17d79042009-02-09 13:27:03 +0530348/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530349/********/
350
Sujith17d79042009-02-09 13:27:03 +0530351struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530352 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200353 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530354 enum nl80211_iftype av_opmode;
355 struct ath_buf *av_bcbuf;
356 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200357 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530358};
359
360/*******************/
361/* Beacon Handling */
362/*******************/
363
364/*
365 * Regardless of the number of beacons we stagger, (i.e. regardless of the
366 * number of BSSIDs) if a given beacon does not go out even after waiting this
367 * number of beacon intervals, the game's up.
368 */
369#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200370#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530371#define ATH_DEFAULT_BINTVAL 100 /* TU */
372#define ATH_DEFAULT_BMISS_LIMIT 10
373#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
374
375struct ath_beacon_config {
376 u16 beacon_interval;
377 u16 listen_interval;
378 u16 dtim_period;
379 u16 bmiss_timeout;
380 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530381};
382
Sujith394cf0a2009-02-09 13:26:54 +0530383struct ath_beacon {
384 enum {
385 OK, /* no change needed */
386 UPDATE, /* update pending */
387 COMMIT /* beacon sent, commit change */
388 } updateslot; /* slot time update fsm */
389
390 u32 beaconq;
391 u32 bmisscnt;
392 u32 ast_be_xmit;
393 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200394 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200395 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530396 int slottime;
397 int slotupdate;
398 struct ath9k_tx_queue_info beacon_qi;
399 struct ath_descdma bdma;
400 struct ath_txq *cabq;
401 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700402};
403
Sujith9fc9ab02009-03-03 10:16:51 +0530404void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200405void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200406int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530407void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530408int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
Sujith394cf0a2009-02-09 13:26:54 +0530410/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530411/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530412/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530413
Sujith20977d32009-02-20 15:13:28 +0530414#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
415#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400416#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
417#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200418#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530419#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
420#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530421
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700422#define ATH_PAPRD_TIMEOUT 100 /* msecs */
423
Felix Fietkau347809f2010-07-02 00:09:52 +0200424void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400425void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530426void ath_ani_calibrate(unsigned long data);
427
Sujith0fca65c2010-01-08 10:36:00 +0530428/**********/
429/* BTCOEX */
430/**********/
431
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700432struct ath_btcoex {
433 bool hw_timer_enabled;
434 spinlock_t btcoex_lock;
435 struct timer_list period_timer; /* Timer for BT period */
436 u32 bt_priority_cnt;
437 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700438 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700439 u32 btcoex_no_stomp; /* in usec */
440 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530441 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700442 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700443};
444
Sujith0fca65c2010-01-08 10:36:00 +0530445int ath_init_btcoex_timer(struct ath_softc *sc);
446void ath9k_btcoex_timer_resume(struct ath_softc *sc);
447void ath9k_btcoex_timer_pause(struct ath_softc *sc);
448
Sujith394cf0a2009-02-09 13:26:54 +0530449/********************/
450/* LED Control */
451/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530452
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530453#define ATH_LED_PIN_DEF 1
454#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530455#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
456#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530457
Sujith394cf0a2009-02-09 13:26:54 +0530458enum ath_led_type {
459 ATH_LED_RADIO,
460 ATH_LED_ASSOC,
461 ATH_LED_TX,
462 ATH_LED_RX
463};
Sujithf1dc5602008-10-29 10:16:30 +0530464
Sujith394cf0a2009-02-09 13:26:54 +0530465struct ath_led {
466 struct ath_softc *sc;
467 struct led_classdev led_cdev;
468 enum ath_led_type led_type;
469 char name[32];
470 bool registered;
471};
Sujithf1dc5602008-10-29 10:16:30 +0530472
Sujith0fca65c2010-01-08 10:36:00 +0530473void ath_init_leds(struct ath_softc *sc);
474void ath_deinit_leds(struct ath_softc *sc);
475
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700476/* Antenna diversity/combining */
477#define ATH_ANT_RX_CURRENT_SHIFT 4
478#define ATH_ANT_RX_MAIN_SHIFT 2
479#define ATH_ANT_RX_MASK 0x3
480
481#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
482#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
483#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
484#define ATH_ANT_DIV_COMB_INIT_COUNT 95
485#define ATH_ANT_DIV_COMB_MAX_COUNT 100
486#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
487#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
488
489#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
490#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
491#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
492#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
493#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
494
495enum ath9k_ant_div_comb_lna_conf {
496 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
497 ATH_ANT_DIV_COMB_LNA2,
498 ATH_ANT_DIV_COMB_LNA1,
499 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
500};
501
502struct ath_ant_comb {
503 u16 count;
504 u16 total_pkt_count;
505 bool scan;
506 bool scan_not_start;
507 int main_total_rssi;
508 int alt_total_rssi;
509 int alt_recv_cnt;
510 int main_recv_cnt;
511 int rssi_lna1;
512 int rssi_lna2;
513 int rssi_add;
514 int rssi_sub;
515 int rssi_first;
516 int rssi_second;
517 int rssi_third;
518 bool alt_good;
519 int quick_scan_cnt;
520 int main_conf;
521 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
522 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
523 int first_bias;
524 int second_bias;
525 bool first_ratio;
526 bool second_ratio;
527 unsigned long scan_start_time;
528};
529
Sujith394cf0a2009-02-09 13:26:54 +0530530/********************/
531/* Main driver core */
532/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530533
Sujith394cf0a2009-02-09 13:26:54 +0530534/*
535 * Default cache line size, in bytes.
536 * Used when PCI device not fully initialized by bootrom/BIOS
537*/
538#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530539#define ATH_REGCLASSIDS_MAX 10
540#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
541#define ATH_MAX_SW_RETRIES 10
542#define ATH_CHAN_MAX 255
543#define IEEE80211_WEP_NKID 4 /* number of key ids */
544
Sujith394cf0a2009-02-09 13:26:54 +0530545#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530546#define ATH_RATE_DUMMY_MARKER 0
547
Sujith1b04b932010-01-08 10:36:05 +0530548#define SC_OP_INVALID BIT(0)
549#define SC_OP_BEACONS BIT(1)
550#define SC_OP_RXAGGR BIT(2)
551#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200552#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530553#define SC_OP_PREAMBLE_SHORT BIT(5)
554#define SC_OP_PROTECT_ENABLE BIT(6)
555#define SC_OP_RXFLUSH BIT(7)
556#define SC_OP_LED_ASSOCIATED BIT(8)
557#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530558#define SC_OP_TSF_RESET BIT(11)
559#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530560#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700561#define SC_OP_ANI_RUN BIT(14)
Sujith1b04b932010-01-08 10:36:05 +0530562
563/* Powersave flags */
564#define PS_WAIT_FOR_BEACON BIT(0)
565#define PS_WAIT_FOR_CAB BIT(1)
566#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
567#define PS_WAIT_FOR_TX_ACK BIT(3)
568#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530569
Jouni Malinenbce048d2009-03-03 19:23:28 +0200570struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100571struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200572
Sujith394cf0a2009-02-09 13:26:54 +0530573struct ath_softc {
574 struct ieee80211_hw *hw;
575 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200576
577 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200578 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200579 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
580 * have NULL entries */
581 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200582 int chan_idx;
583 int chan_is_ht;
584 struct ath_wiphy *next_wiphy;
585 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200586 int wiphy_select_failures;
587 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200588 struct delayed_work wiphy_work;
589 unsigned long wiphy_scheduler_int;
590 int wiphy_scheduler_index;
Felix Fietkau34300982010-10-10 18:21:52 +0200591 struct survey_info *cur_survey;
592 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200593
Sujith394cf0a2009-02-09 13:26:54 +0530594 struct tasklet_struct intr_tq;
595 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530596 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530597 void __iomem *mem;
598 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700599 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400600 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700601 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530602 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400603 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200604 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400605 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530606
Sujith17d79042009-02-09 13:27:03 +0530607 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530608 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530609 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530610 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530611 u8 nbcnvifs;
612 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200613 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530614 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400615 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530616
Sujith17d79042009-02-09 13:27:03 +0530617 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530618 struct ath_rx rx;
619 struct ath_tx tx;
620 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530621 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
622
623 struct ath_led radio_led;
624 struct ath_led assoc_led;
625 struct ath_led tx_led;
626 struct ath_led rx_led;
627 struct delayed_work ath_led_blink_work;
628 int led_on_duration;
629 int led_off_duration;
630 int led_on_cnt;
631 int led_off_cnt;
632
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200633 int beacon_interval;
634
Felix Fietkaua830df02009-11-23 22:33:27 +0100635#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530636 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700637#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530638 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400639 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700640 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400641
642 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700643
644 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530645};
646
Jouni Malinenbce048d2009-03-03 19:23:28 +0200647struct ath_wiphy {
648 struct ath_softc *sc; /* shared for all virtual wiphys */
649 struct ieee80211_hw *hw;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200650 struct ath9k_hw_cal_data caldata;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200651 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200652 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200653 ATH_WIPHY_ACTIVE,
654 ATH_WIPHY_PAUSING,
655 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200656 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200657 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700658 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200659 int chan_idx;
660 int chan_is_ht;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200661 int last_rssi;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200662};
663
Sujith55624202010-01-08 10:36:02 +0530664void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530665int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530666int ath_cabq_update(struct ath_softc *);
667
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700668static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530669{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700670 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530671}
672
Sujith394cf0a2009-02-09 13:26:54 +0530673extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530674extern int modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530675extern int led_blink;
Sujith394cf0a2009-02-09 13:26:54 +0530676
677irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530678int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700679 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530680void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530681void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200682void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
683 struct ath9k_channel *ichan);
684void ath_update_chainmask(struct ath_softc *sc, int is_ht);
685int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
686 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800687
688void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
689void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530690bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530691
692#ifdef CONFIG_PCI
693int ath_pci_init(void);
694void ath_pci_exit(void);
695#else
696static inline int ath_pci_init(void) { return 0; };
697static inline void ath_pci_exit(void) {};
698#endif
699
700#ifdef CONFIG_ATHEROS_AR71XX
701int ath_ahb_init(void);
702void ath_ahb_exit(void);
703#else
704static inline int ath_ahb_init(void) { return 0; };
705static inline void ath_ahb_exit(void) {};
706#endif
707
Gabor Juhos0bc07982009-07-14 20:17:14 -0400708void ath9k_ps_wakeup(struct ath_softc *sc);
709void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200710
Felix Fietkau31a01642010-09-14 18:37:19 +0200711void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200712int ath9k_wiphy_add(struct ath_softc *sc);
713int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200714void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
715int ath9k_wiphy_pause(struct ath_wiphy *aphy);
716int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200717int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200718void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200719void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200720bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200721void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
722 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200723bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200724void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400725bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700726void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200727
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800728void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -0700729bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800730
Sujith0fca65c2010-01-08 10:36:00 +0530731void ath_start_rfkill_poll(struct ath_softc *sc);
732extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
733
Sujith394cf0a2009-02-09 13:26:54 +0530734#endif /* ATH9K_H */