blob: 26ace5623dc728dd8654f4d12ba897516efa96e9 [file] [log] [blame]
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001/*
2 * Copyright 2009 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Alex Deucher <alexander.deucher@amd.com>
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100028#include "radeon_drv.h"
29
30#include "r600_blit_shaders.h"
31
32#define DI_PT_RECTLIST 0x11
33#define DI_INDEX_SIZE_16_BIT 0x0
34#define DI_SRC_SEL_AUTO_INDEX 0x2
35
36#define FMT_8 0x1
37#define FMT_5_6_5 0x8
38#define FMT_8_8_8_8 0x1a
39#define COLOR_8 0x1
40#define COLOR_5_6_5 0x8
41#define COLOR_8_8_8_8 0x1a
42
Andi Kleen74740c82011-10-13 16:08:43 -070043static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044set_render_target(drm_radeon_private_t *dev_priv, int format, int w, int h, u64 gpu_addr)
45{
46 u32 cb_color_info;
47 int pitch, slice;
48 RING_LOCALS;
49 DRM_DEBUG("\n");
50
Matt Turnerd964fc52010-02-25 04:23:31 +000051 h = ALIGN(h, 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100052 if (h < 8)
53 h = 8;
54
55 cb_color_info = ((format << 2) | (1 << 27));
56 pitch = (w / 8) - 1;
57 slice = ((w * h) / 64) - 1;
58
59 if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600) &&
60 ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770)) {
61 BEGIN_RING(21 + 2);
62 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
63 OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
64 OUT_RING(gpu_addr >> 8);
65 OUT_RING(CP_PACKET3(R600_IT_SURFACE_BASE_UPDATE, 0));
66 OUT_RING(2 << 0);
67 } else {
68 BEGIN_RING(21);
69 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
70 OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
71 OUT_RING(gpu_addr >> 8);
72 }
73
74 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
75 OUT_RING((R600_CB_COLOR0_SIZE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
76 OUT_RING((pitch << 0) | (slice << 10));
77
78 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
79 OUT_RING((R600_CB_COLOR0_VIEW - R600_SET_CONTEXT_REG_OFFSET) >> 2);
80 OUT_RING(0);
81
82 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
83 OUT_RING((R600_CB_COLOR0_INFO - R600_SET_CONTEXT_REG_OFFSET) >> 2);
84 OUT_RING(cb_color_info);
85
86 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
87 OUT_RING((R600_CB_COLOR0_TILE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
88 OUT_RING(0);
89
90 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
91 OUT_RING((R600_CB_COLOR0_FRAG - R600_SET_CONTEXT_REG_OFFSET) >> 2);
92 OUT_RING(0);
93
94 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
95 OUT_RING((R600_CB_COLOR0_MASK - R600_SET_CONTEXT_REG_OFFSET) >> 2);
96 OUT_RING(0);
97
98 ADVANCE_RING();
99}
100
Andi Kleen74740c82011-10-13 16:08:43 -0700101static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102cp_set_surface_sync(drm_radeon_private_t *dev_priv,
103 u32 sync_type, u32 size, u64 mc_addr)
104{
105 u32 cp_coher_size;
106 RING_LOCALS;
107 DRM_DEBUG("\n");
108
109 if (size == 0xffffffff)
110 cp_coher_size = 0xffffffff;
111 else
112 cp_coher_size = ((size + 255) >> 8);
113
114 BEGIN_RING(5);
115 OUT_RING(CP_PACKET3(R600_IT_SURFACE_SYNC, 3));
116 OUT_RING(sync_type);
117 OUT_RING(cp_coher_size);
118 OUT_RING((mc_addr >> 8));
119 OUT_RING(10); /* poll interval */
120 ADVANCE_RING();
121}
122
Andi Kleen74740c82011-10-13 16:08:43 -0700123static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000124set_shaders(struct drm_device *dev)
125{
126 drm_radeon_private_t *dev_priv = dev->dev_private;
127 u64 gpu_addr;
Alex Deucher5d93b1352009-09-09 16:09:36 -0400128 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000129 u32 *vs, *ps;
130 uint32_t sq_pgm_resources;
131 RING_LOCALS;
132 DRM_DEBUG("\n");
133
134 /* load shaders */
135 vs = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset);
136 ps = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset + 256);
137
Alex Deucher5d93b1352009-09-09 16:09:36 -0400138 for (i = 0; i < r6xx_vs_size; i++)
Cédric Canodee54c42011-02-11 19:45:36 -0500139 vs[i] = cpu_to_le32(r6xx_vs[i]);
Alex Deucher5d93b1352009-09-09 16:09:36 -0400140 for (i = 0; i < r6xx_ps_size; i++)
Cédric Canodee54c42011-02-11 19:45:36 -0500141 ps[i] = cpu_to_le32(r6xx_ps[i]);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000142
143 dev_priv->blit_vb->used = 512;
144
145 gpu_addr = dev_priv->gart_buffers_offset + dev_priv->blit_vb->offset;
146
147 /* setup shader regs */
148 sq_pgm_resources = (1 << 0);
149
150 BEGIN_RING(9 + 12);
151 /* VS */
152 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
153 OUT_RING((R600_SQ_PGM_START_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
154 OUT_RING(gpu_addr >> 8);
155
156 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
157 OUT_RING((R600_SQ_PGM_RESOURCES_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
158 OUT_RING(sq_pgm_resources);
159
160 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
161 OUT_RING((R600_SQ_PGM_CF_OFFSET_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
162 OUT_RING(0);
163
164 /* PS */
165 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
166 OUT_RING((R600_SQ_PGM_START_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
167 OUT_RING((gpu_addr + 256) >> 8);
168
169 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
170 OUT_RING((R600_SQ_PGM_RESOURCES_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
171 OUT_RING(sq_pgm_resources | (1 << 28));
172
173 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
174 OUT_RING((R600_SQ_PGM_EXPORTS_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
175 OUT_RING(2);
176
177 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
178 OUT_RING((R600_SQ_PGM_CF_OFFSET_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
179 OUT_RING(0);
180 ADVANCE_RING();
181
182 cp_set_surface_sync(dev_priv,
183 R600_SH_ACTION_ENA, 512, gpu_addr);
184}
185
Andi Kleen74740c82011-10-13 16:08:43 -0700186static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000187set_vtx_resource(drm_radeon_private_t *dev_priv, u64 gpu_addr)
188{
189 uint32_t sq_vtx_constant_word2;
190 RING_LOCALS;
191 DRM_DEBUG("\n");
192
193 sq_vtx_constant_word2 = (((gpu_addr >> 32) & 0xff) | (16 << 8));
Cédric Canodee54c42011-02-11 19:45:36 -0500194#ifdef __BIG_ENDIAN
195 sq_vtx_constant_word2 |= (2 << 30);
196#endif
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000197
198 BEGIN_RING(9);
199 OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
200 OUT_RING(0x460);
201 OUT_RING(gpu_addr & 0xffffffff);
202 OUT_RING(48 - 1);
203 OUT_RING(sq_vtx_constant_word2);
204 OUT_RING(1 << 0);
205 OUT_RING(0);
206 OUT_RING(0);
207 OUT_RING(R600_SQ_TEX_VTX_VALID_BUFFER << 30);
208 ADVANCE_RING();
209
210 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
211 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
212 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
213 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
214 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
215 cp_set_surface_sync(dev_priv,
216 R600_TC_ACTION_ENA, 48, gpu_addr);
217 else
218 cp_set_surface_sync(dev_priv,
219 R600_VC_ACTION_ENA, 48, gpu_addr);
220}
221
Andi Kleen74740c82011-10-13 16:08:43 -0700222static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000223set_tex_resource(drm_radeon_private_t *dev_priv,
224 int format, int w, int h, int pitch, u64 gpu_addr)
225{
226 uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
227 RING_LOCALS;
228 DRM_DEBUG("\n");
229
230 if (h < 1)
231 h = 1;
232
233 sq_tex_resource_word0 = (1 << 0);
234 sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |
235 ((w - 1) << 19));
236
237 sq_tex_resource_word1 = (format << 26);
238 sq_tex_resource_word1 |= ((h - 1) << 0);
239
240 sq_tex_resource_word4 = ((1 << 14) |
241 (0 << 16) |
242 (1 << 19) |
243 (2 << 22) |
244 (3 << 25));
245
246 BEGIN_RING(9);
247 OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
248 OUT_RING(0);
249 OUT_RING(sq_tex_resource_word0);
250 OUT_RING(sq_tex_resource_word1);
251 OUT_RING(gpu_addr >> 8);
252 OUT_RING(gpu_addr >> 8);
253 OUT_RING(sq_tex_resource_word4);
254 OUT_RING(0);
255 OUT_RING(R600_SQ_TEX_VTX_VALID_TEXTURE << 30);
256 ADVANCE_RING();
257
258}
259
Andi Kleen74740c82011-10-13 16:08:43 -0700260static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000261set_scissors(drm_radeon_private_t *dev_priv, int x1, int y1, int x2, int y2)
262{
263 RING_LOCALS;
264 DRM_DEBUG("\n");
265
266 BEGIN_RING(12);
267 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
268 OUT_RING((R600_PA_SC_SCREEN_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
269 OUT_RING((x1 << 0) | (y1 << 16));
270 OUT_RING((x2 << 0) | (y2 << 16));
271
272 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
273 OUT_RING((R600_PA_SC_GENERIC_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
274 OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
275 OUT_RING((x2 << 0) | (y2 << 16));
276
277 OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
278 OUT_RING((R600_PA_SC_WINDOW_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
279 OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
280 OUT_RING((x2 << 0) | (y2 << 16));
281 ADVANCE_RING();
282}
283
Andi Kleen74740c82011-10-13 16:08:43 -0700284static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000285draw_auto(drm_radeon_private_t *dev_priv)
286{
287 RING_LOCALS;
288 DRM_DEBUG("\n");
289
290 BEGIN_RING(10);
291 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
292 OUT_RING((R600_VGT_PRIMITIVE_TYPE - R600_SET_CONFIG_REG_OFFSET) >> 2);
293 OUT_RING(DI_PT_RECTLIST);
294
295 OUT_RING(CP_PACKET3(R600_IT_INDEX_TYPE, 0));
Cédric Canodee54c42011-02-11 19:45:36 -0500296#ifdef __BIG_ENDIAN
297 OUT_RING((2 << 2) | DI_INDEX_SIZE_16_BIT);
298#else
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000299 OUT_RING(DI_INDEX_SIZE_16_BIT);
Cédric Canodee54c42011-02-11 19:45:36 -0500300#endif
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000301
302 OUT_RING(CP_PACKET3(R600_IT_NUM_INSTANCES, 0));
303 OUT_RING(1);
304
305 OUT_RING(CP_PACKET3(R600_IT_DRAW_INDEX_AUTO, 1));
306 OUT_RING(3);
307 OUT_RING(DI_SRC_SEL_AUTO_INDEX);
308
309 ADVANCE_RING();
310 COMMIT_RING();
311}
312
Andi Kleen74740c82011-10-13 16:08:43 -0700313static void
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000314set_default_state(drm_radeon_private_t *dev_priv)
315{
Alex Deucher5d93b1352009-09-09 16:09:36 -0400316 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000317 u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
318 u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
319 int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
320 int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
321 int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
322 RING_LOCALS;
323
324 switch ((dev_priv->flags & RADEON_FAMILY_MASK)) {
325 case CHIP_R600:
326 num_ps_gprs = 192;
327 num_vs_gprs = 56;
328 num_temp_gprs = 4;
329 num_gs_gprs = 0;
330 num_es_gprs = 0;
331 num_ps_threads = 136;
332 num_vs_threads = 48;
333 num_gs_threads = 4;
334 num_es_threads = 4;
335 num_ps_stack_entries = 128;
336 num_vs_stack_entries = 128;
337 num_gs_stack_entries = 0;
338 num_es_stack_entries = 0;
339 break;
340 case CHIP_RV630:
341 case CHIP_RV635:
342 num_ps_gprs = 84;
343 num_vs_gprs = 36;
344 num_temp_gprs = 4;
345 num_gs_gprs = 0;
346 num_es_gprs = 0;
347 num_ps_threads = 144;
348 num_vs_threads = 40;
349 num_gs_threads = 4;
350 num_es_threads = 4;
351 num_ps_stack_entries = 40;
352 num_vs_stack_entries = 40;
353 num_gs_stack_entries = 32;
354 num_es_stack_entries = 16;
355 break;
356 case CHIP_RV610:
357 case CHIP_RV620:
358 case CHIP_RS780:
359 case CHIP_RS880:
360 default:
361 num_ps_gprs = 84;
362 num_vs_gprs = 36;
363 num_temp_gprs = 4;
364 num_gs_gprs = 0;
365 num_es_gprs = 0;
366 num_ps_threads = 136;
367 num_vs_threads = 48;
368 num_gs_threads = 4;
369 num_es_threads = 4;
370 num_ps_stack_entries = 40;
371 num_vs_stack_entries = 40;
372 num_gs_stack_entries = 32;
373 num_es_stack_entries = 16;
374 break;
375 case CHIP_RV670:
376 num_ps_gprs = 144;
377 num_vs_gprs = 40;
378 num_temp_gprs = 4;
379 num_gs_gprs = 0;
380 num_es_gprs = 0;
381 num_ps_threads = 136;
382 num_vs_threads = 48;
383 num_gs_threads = 4;
384 num_es_threads = 4;
385 num_ps_stack_entries = 40;
386 num_vs_stack_entries = 40;
387 num_gs_stack_entries = 32;
388 num_es_stack_entries = 16;
389 break;
390 case CHIP_RV770:
391 num_ps_gprs = 192;
392 num_vs_gprs = 56;
393 num_temp_gprs = 4;
394 num_gs_gprs = 0;
395 num_es_gprs = 0;
396 num_ps_threads = 188;
397 num_vs_threads = 60;
398 num_gs_threads = 0;
399 num_es_threads = 0;
400 num_ps_stack_entries = 256;
401 num_vs_stack_entries = 256;
402 num_gs_stack_entries = 0;
403 num_es_stack_entries = 0;
404 break;
405 case CHIP_RV730:
406 case CHIP_RV740:
407 num_ps_gprs = 84;
408 num_vs_gprs = 36;
409 num_temp_gprs = 4;
410 num_gs_gprs = 0;
411 num_es_gprs = 0;
412 num_ps_threads = 188;
413 num_vs_threads = 60;
414 num_gs_threads = 0;
415 num_es_threads = 0;
416 num_ps_stack_entries = 128;
417 num_vs_stack_entries = 128;
418 num_gs_stack_entries = 0;
419 num_es_stack_entries = 0;
420 break;
421 case CHIP_RV710:
422 num_ps_gprs = 192;
423 num_vs_gprs = 56;
424 num_temp_gprs = 4;
425 num_gs_gprs = 0;
426 num_es_gprs = 0;
427 num_ps_threads = 144;
428 num_vs_threads = 48;
429 num_gs_threads = 0;
430 num_es_threads = 0;
431 num_ps_stack_entries = 128;
432 num_vs_stack_entries = 128;
433 num_gs_stack_entries = 0;
434 num_es_stack_entries = 0;
435 break;
436 }
437
438 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
439 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
440 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
441 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
442 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
443 sq_config = 0;
444 else
445 sq_config = R600_VC_ENABLE;
446
447 sq_config |= (R600_DX9_CONSTS |
448 R600_ALU_INST_PREFER_VECTOR |
449 R600_PS_PRIO(0) |
450 R600_VS_PRIO(1) |
451 R600_GS_PRIO(2) |
452 R600_ES_PRIO(3));
453
454 sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(num_ps_gprs) |
455 R600_NUM_VS_GPRS(num_vs_gprs) |
456 R600_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
457 sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(num_gs_gprs) |
458 R600_NUM_ES_GPRS(num_es_gprs));
459 sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(num_ps_threads) |
460 R600_NUM_VS_THREADS(num_vs_threads) |
461 R600_NUM_GS_THREADS(num_gs_threads) |
462 R600_NUM_ES_THREADS(num_es_threads));
463 sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
464 R600_NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
465 sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
466 R600_NUM_ES_STACK_ENTRIES(num_es_stack_entries));
467
468 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
Alex Deucher5d93b1352009-09-09 16:09:36 -0400469 BEGIN_RING(r7xx_default_size + 10);
470 for (i = 0; i < r7xx_default_size; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000471 OUT_RING(r7xx_default_state[i]);
472 } else {
Alex Deucher5d93b1352009-09-09 16:09:36 -0400473 BEGIN_RING(r6xx_default_size + 10);
474 for (i = 0; i < r6xx_default_size; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000475 OUT_RING(r6xx_default_state[i]);
476 }
477 OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
478 OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
479 /* SQ config */
480 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 6));
481 OUT_RING((R600_SQ_CONFIG - R600_SET_CONFIG_REG_OFFSET) >> 2);
482 OUT_RING(sq_config);
483 OUT_RING(sq_gpr_resource_mgmt_1);
484 OUT_RING(sq_gpr_resource_mgmt_2);
485 OUT_RING(sq_thread_resource_mgmt);
486 OUT_RING(sq_stack_resource_mgmt_1);
487 OUT_RING(sq_stack_resource_mgmt_2);
488 ADVANCE_RING();
489}
490
Andi Kleen74740c82011-10-13 16:08:43 -0700491static uint32_t i2f(uint32_t input)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000492{
493 u32 result, i, exponent, fraction;
494
495 if ((input & 0x3fff) == 0)
496 result = 0; /* 0 is a special case */
497 else {
498 exponent = 140; /* exponent biased by 127; */
499 fraction = (input & 0x3fff) << 10; /* cheat and only
500 handle numbers below 2^^15 */
501 for (i = 0; i < 14; i++) {
502 if (fraction & 0x800000)
503 break;
504 else {
505 fraction = fraction << 1; /* keep
506 shifting left until top bit = 1 */
507 exponent = exponent - 1;
508 }
509 }
510 result = exponent << 23 | (fraction & 0x7fffff); /* mask
511 off top bit; assumed 1 */
512 }
513 return result;
514}
515
516
Andi Kleen74740c82011-10-13 16:08:43 -0700517static int r600_nomm_get_vb(struct drm_device *dev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000518{
519 drm_radeon_private_t *dev_priv = dev->dev_private;
520 dev_priv->blit_vb = radeon_freelist_get(dev);
521 if (!dev_priv->blit_vb) {
522 DRM_ERROR("Unable to allocate vertex buffer for blit\n");
523 return -EAGAIN;
524 }
525 return 0;
526}
527
Andi Kleen74740c82011-10-13 16:08:43 -0700528static void r600_nomm_put_vb(struct drm_device *dev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000529{
530 drm_radeon_private_t *dev_priv = dev->dev_private;
531
532 dev_priv->blit_vb->used = 0;
533 radeon_cp_discard_buffer(dev, dev_priv->blit_vb->file_priv->master, dev_priv->blit_vb);
534}
535
Andi Kleen74740c82011-10-13 16:08:43 -0700536static void *r600_nomm_get_vb_ptr(struct drm_device *dev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000537{
538 drm_radeon_private_t *dev_priv = dev->dev_private;
539 return (((char *)dev->agp_buffer_map->handle +
540 dev_priv->blit_vb->offset + dev_priv->blit_vb->used));
541}
542
543int
544r600_prepare_blit_copy(struct drm_device *dev, struct drm_file *file_priv)
545{
546 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherc42750b2010-07-21 10:29:32 +1000547 int ret;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000548 DRM_DEBUG("\n");
549
Alex Deucherc42750b2010-07-21 10:29:32 +1000550 ret = r600_nomm_get_vb(dev);
551 if (ret)
552 return ret;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000553
554 dev_priv->blit_vb->file_priv = file_priv;
555
556 set_default_state(dev_priv);
557 set_shaders(dev);
558
559 return 0;
560}
561
562
563void
564r600_done_blit_copy(struct drm_device *dev)
565{
566 drm_radeon_private_t *dev_priv = dev->dev_private;
567 RING_LOCALS;
568 DRM_DEBUG("\n");
569
570 BEGIN_RING(5);
571 OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
572 OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
573 /* wait for 3D idle clean */
574 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
575 OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
576 OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
577
578 ADVANCE_RING();
579 COMMIT_RING();
580
581 r600_nomm_put_vb(dev);
582}
583
584void
585r600_blit_copy(struct drm_device *dev,
586 uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
587 int size_bytes)
588{
589 drm_radeon_private_t *dev_priv = dev->dev_private;
590 int max_bytes;
591 u64 vb_addr;
592 u32 *vb;
593
Dave Airlieceeb5022009-10-12 13:54:10 +1000594 vb = r600_nomm_get_vb_ptr(dev);
595
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000596 if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
597 max_bytes = 8192;
598
599 while (size_bytes) {
600 int cur_size = size_bytes;
601 int src_x = src_gpu_addr & 255;
602 int dst_x = dst_gpu_addr & 255;
603 int h = 1;
604 src_gpu_addr = src_gpu_addr & ~255;
605 dst_gpu_addr = dst_gpu_addr & ~255;
606
607 if (!src_x && !dst_x) {
608 h = (cur_size / max_bytes);
609 if (h > 8192)
610 h = 8192;
611 if (h == 0)
612 h = 1;
613 else
614 cur_size = max_bytes;
615 } else {
616 if (cur_size > max_bytes)
617 cur_size = max_bytes;
618 if (cur_size > (max_bytes - dst_x))
619 cur_size = (max_bytes - dst_x);
620 if (cur_size > (max_bytes - src_x))
621 cur_size = (max_bytes - src_x);
622 }
623
624 if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
625
626 r600_nomm_put_vb(dev);
627 r600_nomm_get_vb(dev);
628 if (!dev_priv->blit_vb)
629 return;
630 set_shaders(dev);
Dave Airlieceeb5022009-10-12 13:54:10 +1000631 vb = r600_nomm_get_vb_ptr(dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000632 }
633
634 vb[0] = i2f(dst_x);
635 vb[1] = 0;
636 vb[2] = i2f(src_x);
637 vb[3] = 0;
638
639 vb[4] = i2f(dst_x);
640 vb[5] = i2f(h);
641 vb[6] = i2f(src_x);
642 vb[7] = i2f(h);
643
644 vb[8] = i2f(dst_x + cur_size);
645 vb[9] = i2f(h);
646 vb[10] = i2f(src_x + cur_size);
647 vb[11] = i2f(h);
648
649 /* src */
650 set_tex_resource(dev_priv, FMT_8,
651 src_x + cur_size, h, src_x + cur_size,
652 src_gpu_addr);
653
654 cp_set_surface_sync(dev_priv,
655 R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
656
657 /* dst */
658 set_render_target(dev_priv, COLOR_8,
659 dst_x + cur_size, h,
660 dst_gpu_addr);
661
662 /* scissors */
663 set_scissors(dev_priv, dst_x, 0, dst_x + cur_size, h);
664
665 /* Vertex buffer setup */
666 vb_addr = dev_priv->gart_buffers_offset +
667 dev_priv->blit_vb->offset +
668 dev_priv->blit_vb->used;
669 set_vtx_resource(dev_priv, vb_addr);
670
671 /* draw */
672 draw_auto(dev_priv);
673
674 cp_set_surface_sync(dev_priv,
675 R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
676 cur_size * h, dst_gpu_addr);
677
678 vb += 12;
679 dev_priv->blit_vb->used += 12 * 4;
680
681 src_gpu_addr += cur_size * h;
682 dst_gpu_addr += cur_size * h;
683 size_bytes -= cur_size * h;
684 }
685 } else {
686 max_bytes = 8192 * 4;
687
688 while (size_bytes) {
689 int cur_size = size_bytes;
690 int src_x = (src_gpu_addr & 255);
691 int dst_x = (dst_gpu_addr & 255);
692 int h = 1;
693 src_gpu_addr = src_gpu_addr & ~255;
694 dst_gpu_addr = dst_gpu_addr & ~255;
695
696 if (!src_x && !dst_x) {
697 h = (cur_size / max_bytes);
698 if (h > 8192)
699 h = 8192;
700 if (h == 0)
701 h = 1;
702 else
703 cur_size = max_bytes;
704 } else {
705 if (cur_size > max_bytes)
706 cur_size = max_bytes;
707 if (cur_size > (max_bytes - dst_x))
708 cur_size = (max_bytes - dst_x);
709 if (cur_size > (max_bytes - src_x))
710 cur_size = (max_bytes - src_x);
711 }
712
713 if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
714 r600_nomm_put_vb(dev);
715 r600_nomm_get_vb(dev);
716 if (!dev_priv->blit_vb)
717 return;
718
719 set_shaders(dev);
Dave Airlieceeb5022009-10-12 13:54:10 +1000720 vb = r600_nomm_get_vb_ptr(dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000721 }
722
723 vb[0] = i2f(dst_x / 4);
724 vb[1] = 0;
725 vb[2] = i2f(src_x / 4);
726 vb[3] = 0;
727
728 vb[4] = i2f(dst_x / 4);
729 vb[5] = i2f(h);
730 vb[6] = i2f(src_x / 4);
731 vb[7] = i2f(h);
732
733 vb[8] = i2f((dst_x + cur_size) / 4);
734 vb[9] = i2f(h);
735 vb[10] = i2f((src_x + cur_size) / 4);
736 vb[11] = i2f(h);
737
738 /* src */
739 set_tex_resource(dev_priv, FMT_8_8_8_8,
740 (src_x + cur_size) / 4,
741 h, (src_x + cur_size) / 4,
742 src_gpu_addr);
743
744 cp_set_surface_sync(dev_priv,
745 R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
746
747 /* dst */
748 set_render_target(dev_priv, COLOR_8_8_8_8,
Andre Maasikas5b31aee2009-09-21 08:59:41 -0400749 (dst_x + cur_size) / 4, h,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000750 dst_gpu_addr);
751
752 /* scissors */
753 set_scissors(dev_priv, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
754
755 /* Vertex buffer setup */
756 vb_addr = dev_priv->gart_buffers_offset +
757 dev_priv->blit_vb->offset +
758 dev_priv->blit_vb->used;
759 set_vtx_resource(dev_priv, vb_addr);
760
761 /* draw */
762 draw_auto(dev_priv);
763
764 cp_set_surface_sync(dev_priv,
765 R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
766 cur_size * h, dst_gpu_addr);
767
768 vb += 12;
769 dev_priv->blit_vb->used += 12 * 4;
770
771 src_gpu_addr += cur_size * h;
772 dst_gpu_addr += cur_size * h;
773 size_bytes -= cur_size * h;
774 }
775 }
776}
777
778void
779r600_blit_swap(struct drm_device *dev,
780 uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
781 int sx, int sy, int dx, int dy,
782 int w, int h, int src_pitch, int dst_pitch, int cpp)
783{
784 drm_radeon_private_t *dev_priv = dev->dev_private;
785 int cb_format, tex_format;
Robert Nolandc54b18202009-10-20 08:11:36 -0500786 int sx2, sy2, dx2, dy2;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000787 u64 vb_addr;
788 u32 *vb;
789
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000790 if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
791
792 r600_nomm_put_vb(dev);
793 r600_nomm_get_vb(dev);
794 if (!dev_priv->blit_vb)
795 return;
796
797 set_shaders(dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000798 }
Robert Noland33fdb152009-10-20 13:07:38 -0500799 vb = r600_nomm_get_vb_ptr(dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000800
Robert Nolandc54b18202009-10-20 08:11:36 -0500801 sx2 = sx + w;
802 sy2 = sy + h;
803 dx2 = dx + w;
804 dy2 = dy + h;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000805
806 vb[0] = i2f(dx);
807 vb[1] = i2f(dy);
808 vb[2] = i2f(sx);
809 vb[3] = i2f(sy);
810
811 vb[4] = i2f(dx);
Robert Nolandc54b18202009-10-20 08:11:36 -0500812 vb[5] = i2f(dy2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000813 vb[6] = i2f(sx);
Robert Nolandc54b18202009-10-20 08:11:36 -0500814 vb[7] = i2f(sy2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000815
Robert Nolandc54b18202009-10-20 08:11:36 -0500816 vb[8] = i2f(dx2);
817 vb[9] = i2f(dy2);
818 vb[10] = i2f(sx2);
819 vb[11] = i2f(sy2);
820
821 switch(cpp) {
822 case 4:
823 cb_format = COLOR_8_8_8_8;
824 tex_format = FMT_8_8_8_8;
825 break;
826 case 2:
827 cb_format = COLOR_5_6_5;
828 tex_format = FMT_5_6_5;
829 break;
830 default:
831 cb_format = COLOR_8;
832 tex_format = FMT_8;
833 break;
834 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000835
836 /* src */
837 set_tex_resource(dev_priv, tex_format,
838 src_pitch / cpp,
Robert Nolandc54b18202009-10-20 08:11:36 -0500839 sy2, src_pitch / cpp,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000840 src_gpu_addr);
841
842 cp_set_surface_sync(dev_priv,
Robert Nolandc54b18202009-10-20 08:11:36 -0500843 R600_TC_ACTION_ENA, src_pitch * sy2, src_gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000844
845 /* dst */
846 set_render_target(dev_priv, cb_format,
Robert Nolandc54b18202009-10-20 08:11:36 -0500847 dst_pitch / cpp, dy2,
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000848 dst_gpu_addr);
849
850 /* scissors */
Robert Nolandc54b18202009-10-20 08:11:36 -0500851 set_scissors(dev_priv, dx, dy, dx2, dy2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000852
853 /* Vertex buffer setup */
854 vb_addr = dev_priv->gart_buffers_offset +
855 dev_priv->blit_vb->offset +
856 dev_priv->blit_vb->used;
857 set_vtx_resource(dev_priv, vb_addr);
858
859 /* draw */
860 draw_auto(dev_priv);
861
862 cp_set_surface_sync(dev_priv,
863 R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
Robert Nolandc54b18202009-10-20 08:11:36 -0500864 dst_pitch * dy2, dst_gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000865
866 dev_priv->blit_vb->used += 12 * 4;
867}