blob: 473a8f7fbdb5d15fe0b8cf702fac18d6d36aeb1b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Keith Packard52440212008-11-18 09:30:25 -080051#define I915_NUM_PIPE 2
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* Interface history:
54 *
55 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110056 * 1.2: Add Power Management
57 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110058 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100059 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100060 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 */
63#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100064#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define DRIVER_PATCHLEVEL 0
66
Eric Anholt673a3942008-07-30 12:06:12 -070067#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
Dave Airlie71acb5e2008-12-30 20:31:46 +100075#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070095 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
Dave Airlie7c1c2872008-11-28 14:22:24 +1000119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700130 struct drm_device *dev;
131
Dave Airlieac5c4e72008-12-19 15:38:34 +1000132 int has_gem;
133
Eric Anholt3043c602008-10-02 12:24:47 -0700134 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 drm_i915_ring_buffer_t ring;
137
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000138 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700141 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000142 unsigned int status_gfx_addr;
143 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700144 struct drm_gem_object *hws_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000146 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 int back_offset;
148 int front_offset;
149 int current_page;
150 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 wait_queue_head_t irq_queue;
153 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700154 /** Protects user_irq_refcount and irq_mask_reg */
155 spinlock_t user_irq_lock;
156 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
157 int user_irq_refcount;
158 /** Cached value of IMR to avoid reads in updating the bitfield */
159 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800160 u32 pipestat[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
Jesse Barnes5ca58282009-03-31 14:11:15 -0700162 u32 hotplug_supported_mask;
163 struct work_struct hotplug_work;
164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 int tex_lru_log_granularity;
166 int allow_batchbuffer;
167 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100168 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000169 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000170
Jesse Barnes79e53942008-11-07 14:24:08 -0800171 bool cursor_needs_physical;
172
173 struct drm_mm vram;
174
175 int irq_enabled;
176
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100177 struct intel_opregion opregion;
178
Jesse Barnes79e53942008-11-07 14:24:08 -0800179 /* LVDS info */
180 int backlight_duty_cycle; /* restore backlight to this value */
181 bool panel_wants_dither;
182 struct drm_display_mode *panel_fixed_mode;
183 struct drm_display_mode *vbt_mode; /* if any */
184
185 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100186 unsigned int int_tv_support:1;
187 unsigned int lvds_dither:1;
188 unsigned int lvds_vbt:1;
189 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500190 unsigned int lvds_use_ssc:1;
191 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800192
Jesse Barnesde151cf2008-11-12 10:03:55 -0800193 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
194 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
195 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
196
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000197 /* Register state */
198 u8 saveLBB;
199 u32 saveDSPACNTR;
200 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000201 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800202 u32 saveRENDERSTANDBY;
Peng Li461cba22008-11-18 12:39:02 +0800203 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000204 u32 savePIPEACONF;
205 u32 savePIPEBCONF;
206 u32 savePIPEASRC;
207 u32 savePIPEBSRC;
208 u32 saveFPA0;
209 u32 saveFPA1;
210 u32 saveDPLL_A;
211 u32 saveDPLL_A_MD;
212 u32 saveHTOTAL_A;
213 u32 saveHBLANK_A;
214 u32 saveHSYNC_A;
215 u32 saveVTOTAL_A;
216 u32 saveVBLANK_A;
217 u32 saveVSYNC_A;
218 u32 saveBCLRPAT_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000219 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000220 u32 saveDSPASTRIDE;
221 u32 saveDSPASIZE;
222 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700223 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000224 u32 saveDSPASURF;
225 u32 saveDSPATILEOFF;
226 u32 savePFIT_PGM_RATIOS;
227 u32 saveBLC_PWM_CTL;
228 u32 saveBLC_PWM_CTL2;
229 u32 saveFPB0;
230 u32 saveFPB1;
231 u32 saveDPLL_B;
232 u32 saveDPLL_B_MD;
233 u32 saveHTOTAL_B;
234 u32 saveHBLANK_B;
235 u32 saveHSYNC_B;
236 u32 saveVTOTAL_B;
237 u32 saveVBLANK_B;
238 u32 saveVSYNC_B;
239 u32 saveBCLRPAT_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000240 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000241 u32 saveDSPBSTRIDE;
242 u32 saveDSPBSIZE;
243 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700244 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000245 u32 saveDSPBSURF;
246 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700247 u32 saveVGA0;
248 u32 saveVGA1;
249 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000250 u32 saveVGACNTRL;
251 u32 saveADPA;
252 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700253 u32 savePP_ON_DELAYS;
254 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000255 u32 saveDVOA;
256 u32 saveDVOB;
257 u32 saveDVOC;
258 u32 savePP_ON;
259 u32 savePP_OFF;
260 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700261 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000262 u32 savePFIT_CONTROL;
263 u32 save_palette_a[256];
264 u32 save_palette_b[256];
265 u32 saveFBC_CFB_BASE;
266 u32 saveFBC_LL_BASE;
267 u32 saveFBC_CONTROL;
268 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000269 u32 saveIER;
270 u32 saveIIR;
271 u32 saveIMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800272 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000273 u32 saveD_STATE;
Jesse Barnes585fb112008-07-29 11:54:06 -0700274 u32 saveCG_2D_DIS;
Keith Packard1f84e552008-02-16 19:19:29 -0800275 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000276 u32 saveSWF0[16];
277 u32 saveSWF1[16];
278 u32 saveSWF2[3];
279 u8 saveMSR;
280 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800281 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000282 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000283 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000284 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000285 u8 saveCR[37];
Eric Anholt673a3942008-07-30 12:06:12 -0700286
287 struct {
288 struct drm_mm gtt_space;
289
Keith Packard0839ccb2008-10-30 19:38:48 -0700290 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800291 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700292
Eric Anholt673a3942008-07-30 12:06:12 -0700293 /**
294 * List of objects currently involved in rendering from the
295 * ringbuffer.
296 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800297 * Includes buffers having the contents of their GPU caches
298 * flushed, not necessarily primitives. last_rendering_seqno
299 * represents when the rendering involved will be completed.
300 *
Eric Anholt673a3942008-07-30 12:06:12 -0700301 * A reference is held on the buffer while on this list.
302 */
Carl Worth5e118f42009-03-20 11:54:25 -0700303 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700304 struct list_head active_list;
305
306 /**
307 * List of objects which are not in the ringbuffer but which
308 * still have a write_domain which needs to be flushed before
309 * unbinding.
310 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800311 * last_rendering_seqno is 0 while an object is in this list.
312 *
Eric Anholt673a3942008-07-30 12:06:12 -0700313 * A reference is held on the buffer while on this list.
314 */
315 struct list_head flushing_list;
316
317 /**
318 * LRU list of objects which are not in the ringbuffer and
319 * are ready to unbind, but are still in the GTT.
320 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800321 * last_rendering_seqno is 0 while an object is in this list.
322 *
Eric Anholt673a3942008-07-30 12:06:12 -0700323 * A reference is not held on the buffer while on this list,
324 * as merely being GTT-bound shouldn't prevent its being
325 * freed, and we'll pull it off the list in the free path.
326 */
327 struct list_head inactive_list;
328
329 /**
330 * List of breadcrumbs associated with GPU requests currently
331 * outstanding.
332 */
333 struct list_head request_list;
334
335 /**
336 * We leave the user IRQ off as much as possible,
337 * but this means that requests will finish and never
338 * be retired once the system goes idle. Set a timer to
339 * fire periodically while the ring is running. When it
340 * fires, go retire requests.
341 */
342 struct delayed_work retire_work;
343
344 uint32_t next_gem_seqno;
345
346 /**
347 * Waiting sequence number, if any
348 */
349 uint32_t waiting_gem_seqno;
350
351 /**
352 * Last seq seen at irq time
353 */
354 uint32_t irq_gem_seqno;
355
356 /**
357 * Flag if the X Server, and thus DRM, is not currently in
358 * control of the device.
359 *
360 * This is set between LeaveVT and EnterVT. It needs to be
361 * replaced with a semaphore. It also needs to be
362 * transitioned away from for kernel modesetting.
363 */
364 int suspended;
365
366 /**
367 * Flag if the hardware appears to be wedged.
368 *
369 * This is set when attempts to idle the device timeout.
370 * It prevents command submission from occuring and makes
371 * every pending request fail
372 */
373 int wedged;
374
375 /** Bit 6 swizzling required for X tiling */
376 uint32_t bit_6_swizzle_x;
377 /** Bit 6 swizzling required for Y tiling */
378 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000379
380 /* storage for physical objects */
381 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700382 } mm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383} drm_i915_private_t;
384
Eric Anholt673a3942008-07-30 12:06:12 -0700385/** driver private structure attached to each drm_gem_object */
386struct drm_i915_gem_object {
387 struct drm_gem_object *obj;
388
389 /** Current space allocated to this object in the GTT, if any. */
390 struct drm_mm_node *gtt_space;
391
392 /** This object's place on the active/flushing/inactive lists */
393 struct list_head list;
394
395 /**
396 * This is set if the object is on the active or flushing lists
397 * (has pending rendering), and is not set if it's on inactive (ready
398 * to be unbound).
399 */
400 int active;
401
402 /**
403 * This is set if the object has been written to since last bound
404 * to the GTT
405 */
406 int dirty;
407
408 /** AGP memory structure for our GTT binding. */
409 DRM_AGP_MEM *agp_mem;
410
Eric Anholt856fa192009-03-19 14:10:50 -0700411 struct page **pages;
412 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700413
414 /**
415 * Current offset of the object in GTT space.
416 *
417 * This is the same as gtt_space->start
418 */
419 uint32_t gtt_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800420 /**
421 * Required alignment for the object
422 */
423 uint32_t gtt_alignment;
424 /**
425 * Fake offset for use by mmap(2)
426 */
427 uint64_t mmap_offset;
428
429 /**
430 * Fence register bits (if any) for this object. Will be set
431 * as needed when mapped into the GTT.
432 * Protected by dev->struct_mutex.
433 */
434 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700435
436 /** Boolean whether this object has a valid gtt offset. */
437 int gtt_bound;
438
439 /** How many users have pinned this object in GTT space */
440 int pin_count;
441
442 /** Breadcrumb of last rendering to the buffer. */
443 uint32_t last_rendering_seqno;
444
445 /** Current tiling mode for the object. */
446 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800447 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700448
Eric Anholt280b7132009-03-12 16:56:27 -0700449 /** Record of address bit 17 of each page at last unbind. */
450 long *bit_17;
451
Keith Packardba1eb1d2008-10-14 19:55:10 -0700452 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
453 uint32_t agp_type;
454
Eric Anholt673a3942008-07-30 12:06:12 -0700455 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800456 * If present, while GEM_DOMAIN_CPU is in the read domain this array
457 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700458 */
459 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800460
461 /** User space pin count and filp owning the pin */
462 uint32_t user_pin_count;
463 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000464
465 /** for phy allocated objects */
466 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500467
468 /**
469 * Used for checking the object doesn't appear more than once
470 * in an execbuffer object list.
471 */
472 int in_execbuffer;
Eric Anholt673a3942008-07-30 12:06:12 -0700473};
474
475/**
476 * Request queue structure.
477 *
478 * The request queue allows us to note sequence numbers that have been emitted
479 * and may be associated with active buffers to be retired.
480 *
481 * By keeping this list, we can avoid having to do questionable
482 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
483 * an emission time with seqnos for tracking how far ahead of the GPU we are.
484 */
485struct drm_i915_gem_request {
486 /** GEM sequence number associated with this request. */
487 uint32_t seqno;
488
489 /** Time at which this request was emitted, in jiffies. */
490 unsigned long emitted_jiffies;
491
Eric Anholt673a3942008-07-30 12:06:12 -0700492 struct list_head list;
493};
494
495struct drm_i915_file_private {
496 struct {
497 uint32_t last_gem_seqno;
498 uint32_t last_gem_throttle_seqno;
499 } mm;
500};
501
Jesse Barnes79e53942008-11-07 14:24:08 -0800502enum intel_chip_family {
503 CHIP_I8XX = 0x01,
504 CHIP_I9XX = 0x02,
505 CHIP_I915 = 0x04,
506 CHIP_I965 = 0x08,
507};
508
Eric Anholtc153f452007-09-03 12:06:45 +1000509extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000510extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511extern unsigned int i915_fbpercrtc;
Dave Airlieb3a83632005-09-30 18:37:36 +1000512
Dave Airlie7c1c2872008-11-28 14:22:24 +1000513extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
514extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000517extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100518extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700520extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000521extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000522extern void i915_driver_preclose(struct drm_device *dev,
523 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700524extern void i915_driver_postclose(struct drm_device *dev,
525 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000526extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100527extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
528 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700529extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700530 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700531 int i, int DR1, int DR4);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533/* i915_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000534extern int i915_irq_emit(struct drm_device *dev, void *data,
535 struct drm_file *file_priv);
536extern int i915_irq_wait(struct drm_device *dev, void *data,
537 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700538void i915_user_irq_get(struct drm_device *dev);
539void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800540extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000543extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700544extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000545extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000546extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
547 struct drm_file *file_priv);
548extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
549 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700550extern int i915_enable_vblank(struct drm_device *dev, int crtc);
551extern void i915_disable_vblank(struct drm_device *dev, int crtc);
552extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800553extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000554extern int i915_vblank_swap(struct drm_device *dev, void *data,
555 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100556extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Keith Packard7c463582008-11-04 02:03:27 -0800558void
559i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
560
561void
562i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
563
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000566extern int i915_mem_alloc(struct drm_device *dev, void *data,
567 struct drm_file *file_priv);
568extern int i915_mem_free(struct drm_device *dev, void *data,
569 struct drm_file *file_priv);
570extern int i915_mem_init_heap(struct drm_device *dev, void *data,
571 struct drm_file *file_priv);
572extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
573 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000575extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000576 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700577/* i915_gem.c */
578int i915_gem_init_ioctl(struct drm_device *dev, void *data,
579 struct drm_file *file_priv);
580int i915_gem_create_ioctl(struct drm_device *dev, void *data,
581 struct drm_file *file_priv);
582int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
583 struct drm_file *file_priv);
584int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
585 struct drm_file *file_priv);
586int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
587 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800588int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
589 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700590int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
591 struct drm_file *file_priv);
592int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
593 struct drm_file *file_priv);
594int i915_gem_execbuffer(struct drm_device *dev, void *data,
595 struct drm_file *file_priv);
596int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
597 struct drm_file *file_priv);
598int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
599 struct drm_file *file_priv);
600int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
601 struct drm_file *file_priv);
602int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
603 struct drm_file *file_priv);
604int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
605 struct drm_file *file_priv);
606int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
607 struct drm_file *file_priv);
608int i915_gem_set_tiling(struct drm_device *dev, void *data,
609 struct drm_file *file_priv);
610int i915_gem_get_tiling(struct drm_device *dev, void *data,
611 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700612int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
613 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700614void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700615int i915_gem_init_object(struct drm_gem_object *obj);
616void i915_gem_free_object(struct drm_gem_object *obj);
617int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
618void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800619int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700620void i915_gem_lastclose(struct drm_device *dev);
621uint32_t i915_get_gem_seqno(struct drm_device *dev);
622void i915_gem_retire_requests(struct drm_device *dev);
623void i915_gem_retire_work_handler(struct work_struct *work);
624void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800625int i915_gem_object_set_domain(struct drm_gem_object *obj,
626 uint32_t read_domains,
627 uint32_t write_domain);
628int i915_gem_init_ringbuffer(struct drm_device *dev);
629void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
630int i915_gem_do_init(struct drm_device *dev, unsigned long start,
631 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800632int i915_gem_idle(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800633int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800634int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
635 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000636int i915_gem_attach_phys_object(struct drm_device *dev,
637 struct drm_gem_object *obj, int id);
638void i915_gem_detach_phys_object(struct drm_device *dev,
639 struct drm_gem_object *obj);
640void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700641int i915_gem_object_get_pages(struct drm_gem_object *obj);
642void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700643
644/* i915_gem_tiling.c */
645void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700646void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
647void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700648
649/* i915_gem_debug.c */
650void i915_gem_dump_object(struct drm_gem_object *obj, int len,
651 const char *where, uint32_t mark);
652#if WATCH_INACTIVE
653void i915_verify_inactive(struct drm_device *dev, char *file, int line);
654#else
655#define i915_verify_inactive(dev, file, line)
656#endif
657void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
658void i915_gem_dump_object(struct drm_gem_object *obj, int len,
659 const char *where, uint32_t mark);
660void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Ben Gamari20172632009-02-17 20:08:50 -0500662/* i915_debugfs.c */
663int i915_gem_debugfs_init(struct drm_minor *minor);
664void i915_gem_debugfs_cleanup(struct drm_minor *minor);
665
Jesse Barnes317c35d2008-08-25 15:11:06 -0700666/* i915_suspend.c */
667extern int i915_save_state(struct drm_device *dev);
668extern int i915_restore_state(struct drm_device *dev);
669
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700670/* i915_suspend.c */
671extern int i915_save_state(struct drm_device *dev);
672extern int i915_restore_state(struct drm_device *dev);
673
Len Brown65e082c2008-10-24 17:18:10 -0400674#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100675/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000676extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100677extern void intel_opregion_free(struct drm_device *dev);
678extern void opregion_asle_intr(struct drm_device *dev);
679extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400680#else
Len Brown03ae61d2009-03-28 01:41:14 -0400681static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Len Brown65e082c2008-10-24 17:18:10 -0400682static inline void intel_opregion_free(struct drm_device *dev) { return; }
683static inline void opregion_asle_intr(struct drm_device *dev) { return; }
684static inline void opregion_enable_asle(struct drm_device *dev) { return; }
685#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100686
Jesse Barnes79e53942008-11-07 14:24:08 -0800687/* modesetting */
688extern void intel_modeset_init(struct drm_device *dev);
689extern void intel_modeset_cleanup(struct drm_device *dev);
690
Eric Anholt546b0972008-09-01 16:45:29 -0700691/**
692 * Lock test for when it's just for synchronization of ring access.
693 *
694 * In that case, we don't need to do it when GEM is initialized as nobody else
695 * has access to the ring.
696 */
697#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
698 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
699 LOCK_TEST_WITH_RETURN(dev, file_priv); \
700} while (0)
701
Eric Anholt3043c602008-10-02 12:24:47 -0700702#define I915_READ(reg) readl(dev_priv->regs + (reg))
703#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
704#define I915_READ16(reg) readw(dev_priv->regs + (reg))
705#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
706#define I915_READ8(reg) readb(dev_priv->regs + (reg))
707#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800708#ifdef writeq
709#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
710#else
711#define I915_WRITE64(reg, val) (writel(val, dev_priv->regs + (reg)), \
712 writel(upper_32_bits(val), dev_priv->regs + \
713 (reg) + 4))
714#endif
Eric Anholt7d573822009-01-02 13:33:00 -0800715#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
717#define I915_VERBOSE 0
718
719#define RING_LOCALS unsigned int outring, ringmask, outcount; \
720 volatile char *virt;
721
722#define BEGIN_LP_RING(n) do { \
723 if (I915_VERBOSE) \
Márton Németh3e684ea2008-01-24 15:58:57 +1000724 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
725 if (dev_priv->ring.space < (n)*4) \
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700726 i915_wait_ring(dev, (n)*4, __func__); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 outcount = 0; \
728 outring = dev_priv->ring.tail; \
729 ringmask = dev_priv->ring.tail_mask; \
730 virt = dev_priv->ring.virtual_start; \
731} while (0)
732
733#define OUT_RING(n) do { \
734 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Alan Hourihanec29b6692006-08-12 16:29:24 +1000735 *(volatile unsigned int *)(virt + outring) = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 outcount++; \
737 outring += 4; \
738 outring &= ringmask; \
739} while (0)
740
741#define ADVANCE_LP_RING() do { \
742 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
743 dev_priv->ring.tail = outring; \
744 dev_priv->ring.space -= outcount * 4; \
Jesse Barnes585fb112008-07-29 11:54:06 -0700745 I915_WRITE(PRB0_TAIL, outring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746} while(0)
747
Jesse Barnes585fb112008-07-29 11:54:06 -0700748/**
749 * Reads a dword out of the status page, which is written to from the command
750 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
751 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000752 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700753 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700754 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
755 * 0x04: ring 0 head pointer
756 * 0x05: ring 1 head pointer (915-class)
757 * 0x06: ring 2 head pointer (915-class)
758 * 0x10-0x1b: Context status DWords (GM45)
759 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700760 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700761 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000763#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000764#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700765#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000766#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000767
Jesse Barnes585fb112008-07-29 11:54:06 -0700768extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769
770#define IS_I830(dev) ((dev)->pci_device == 0x3577)
771#define IS_845G(dev) ((dev)->pci_device == 0x2562)
772#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
773#define IS_I855(dev) ((dev)->pci_device == 0x3582)
774#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
775
Carlos Martín4d1f7882008-01-23 16:41:17 +1000776#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
778#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700779#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
780 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000781#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
782 (dev)->pci_device == 0x2982 || \
783 (dev)->pci_device == 0x2992 || \
784 (dev)->pci_device == 0x29A2 || \
785 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000786 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000787 (dev)->pci_device == 0x2A42 || \
788 (dev)->pci_device == 0x2E02 || \
789 (dev)->pci_device == 0x2E12 || \
790 (dev)->pci_device == 0x2E22)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791
792#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
793
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700794#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000795
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000796#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
797 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800798 (dev)->pci_device == 0x2E22 || \
799 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000800
Shaohua Li21778322009-02-23 15:19:16 +0800801#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
802#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
803#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
804
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000805#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
806 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +0800807 (dev)->pci_device == 0x29D2 || \
808 (IS_IGD(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000809
810#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
811 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
812
813#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +0800814 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
815 IS_IGD(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000816
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700817#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800818/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
819 * rows, which changed the alignment requirements and fence programming.
820 */
821#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
822 IS_I915GM(dev)))
Eric Anholt7d573822009-01-02 13:33:00 -0800823#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev))
Jesse Barnes5ca58282009-03-31 14:11:15 -0700824#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000825
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000826#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +1100827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828#endif