Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #include "adreno_gpu.h" |
| 19 | #include "msm_gem.h" |
| 20 | |
| 21 | struct adreno_info { |
| 22 | struct adreno_rev rev; |
| 23 | uint32_t revn; |
| 24 | const char *name; |
| 25 | const char *pm4fw, *pfpfw; |
| 26 | uint32_t gmem; |
| 27 | }; |
| 28 | |
| 29 | #define ANY_ID 0xff |
| 30 | |
| 31 | static const struct adreno_info gpulist[] = { |
| 32 | { |
| 33 | .rev = ADRENO_REV(3, 0, 5, ANY_ID), |
| 34 | .revn = 305, |
| 35 | .name = "A305", |
| 36 | .pm4fw = "a300_pm4.fw", |
| 37 | .pfpfw = "a300_pfp.fw", |
| 38 | .gmem = SZ_256K, |
| 39 | }, { |
| 40 | .rev = ADRENO_REV(3, 2, ANY_ID, ANY_ID), |
| 41 | .revn = 320, |
| 42 | .name = "A320", |
| 43 | .pm4fw = "a300_pm4.fw", |
| 44 | .pfpfw = "a300_pfp.fw", |
| 45 | .gmem = SZ_512K, |
| 46 | }, { |
| 47 | .rev = ADRENO_REV(3, 3, 0, 0), |
| 48 | .revn = 330, |
| 49 | .name = "A330", |
| 50 | .pm4fw = "a330_pm4.fw", |
| 51 | .pfpfw = "a330_pfp.fw", |
| 52 | .gmem = SZ_1M, |
| 53 | }, |
| 54 | }; |
| 55 | |
Rob Clark | 3b57f23 | 2013-11-15 09:03:48 -0500 | [diff] [blame^] | 56 | MODULE_FIRMWARE("a300_pm4.fw"); |
| 57 | MODULE_FIRMWARE("a300_pfp.fw"); |
| 58 | MODULE_FIRMWARE("a330_pm4.fw"); |
| 59 | MODULE_FIRMWARE("a330_pfp.fw"); |
| 60 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 61 | #define RB_SIZE SZ_32K |
| 62 | #define RB_BLKSIZE 16 |
| 63 | |
| 64 | int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value) |
| 65 | { |
| 66 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 67 | |
| 68 | switch (param) { |
| 69 | case MSM_PARAM_GPU_ID: |
| 70 | *value = adreno_gpu->info->revn; |
| 71 | return 0; |
| 72 | case MSM_PARAM_GMEM_SIZE: |
| 73 | *value = adreno_gpu->info->gmem; |
| 74 | return 0; |
| 75 | default: |
| 76 | DBG("%s: invalid param: %u", gpu->name, param); |
| 77 | return -EINVAL; |
| 78 | } |
| 79 | } |
| 80 | |
| 81 | #define rbmemptr(adreno_gpu, member) \ |
| 82 | ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member)) |
| 83 | |
| 84 | int adreno_hw_init(struct msm_gpu *gpu) |
| 85 | { |
| 86 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 87 | |
| 88 | DBG("%s", gpu->name); |
| 89 | |
| 90 | /* Setup REG_CP_RB_CNTL: */ |
| 91 | gpu_write(gpu, REG_AXXX_CP_RB_CNTL, |
| 92 | /* size is log2(quad-words): */ |
| 93 | AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) | |
| 94 | AXXX_CP_RB_CNTL_BLKSZ(RB_BLKSIZE)); |
| 95 | |
| 96 | /* Setup ringbuffer address: */ |
| 97 | gpu_write(gpu, REG_AXXX_CP_RB_BASE, gpu->rb_iova); |
| 98 | gpu_write(gpu, REG_AXXX_CP_RB_RPTR_ADDR, rbmemptr(adreno_gpu, rptr)); |
| 99 | |
| 100 | /* Setup scratch/timestamp: */ |
| 101 | gpu_write(gpu, REG_AXXX_SCRATCH_ADDR, rbmemptr(adreno_gpu, fence)); |
| 102 | |
| 103 | gpu_write(gpu, REG_AXXX_SCRATCH_UMSK, 0x1); |
| 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | static uint32_t get_wptr(struct msm_ringbuffer *ring) |
| 109 | { |
| 110 | return ring->cur - ring->start; |
| 111 | } |
| 112 | |
| 113 | uint32_t adreno_last_fence(struct msm_gpu *gpu) |
| 114 | { |
| 115 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 116 | return adreno_gpu->memptrs->fence; |
| 117 | } |
| 118 | |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 119 | void adreno_recover(struct msm_gpu *gpu) |
| 120 | { |
| 121 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 122 | struct drm_device *dev = gpu->dev; |
| 123 | int ret; |
| 124 | |
| 125 | gpu->funcs->pm_suspend(gpu); |
| 126 | |
| 127 | /* reset ringbuffer: */ |
| 128 | gpu->rb->cur = gpu->rb->start; |
| 129 | |
| 130 | /* reset completed fence seqno, just discard anything pending: */ |
| 131 | adreno_gpu->memptrs->fence = gpu->submitted_fence; |
Rob Clark | 26791c4 | 2013-09-03 07:12:03 -0400 | [diff] [blame] | 132 | adreno_gpu->memptrs->rptr = 0; |
| 133 | adreno_gpu->memptrs->wptr = 0; |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 134 | |
| 135 | gpu->funcs->pm_resume(gpu); |
| 136 | ret = gpu->funcs->hw_init(gpu); |
| 137 | if (ret) { |
| 138 | dev_err(dev->dev, "gpu hw init failed: %d\n", ret); |
| 139 | /* hmm, oh well? */ |
| 140 | } |
| 141 | } |
| 142 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 143 | int adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit, |
| 144 | struct msm_file_private *ctx) |
| 145 | { |
| 146 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 147 | struct msm_drm_private *priv = gpu->dev->dev_private; |
| 148 | struct msm_ringbuffer *ring = gpu->rb; |
| 149 | unsigned i, ibs = 0; |
| 150 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 151 | for (i = 0; i < submit->nr_cmds; i++) { |
| 152 | switch (submit->cmd[i].type) { |
| 153 | case MSM_SUBMIT_CMD_IB_TARGET_BUF: |
| 154 | /* ignore IB-targets */ |
| 155 | break; |
| 156 | case MSM_SUBMIT_CMD_CTX_RESTORE_BUF: |
| 157 | /* ignore if there has not been a ctx switch: */ |
| 158 | if (priv->lastctx == ctx) |
| 159 | break; |
| 160 | case MSM_SUBMIT_CMD_BUF: |
| 161 | OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2); |
| 162 | OUT_RING(ring, submit->cmd[i].iova); |
| 163 | OUT_RING(ring, submit->cmd[i].size); |
| 164 | ibs++; |
| 165 | break; |
| 166 | } |
| 167 | } |
| 168 | |
| 169 | /* on a320, at least, we seem to need to pad things out to an |
| 170 | * even number of qwords to avoid issue w/ CP hanging on wrap- |
| 171 | * around: |
| 172 | */ |
| 173 | if (ibs % 2) |
| 174 | OUT_PKT2(ring); |
| 175 | |
| 176 | OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1); |
| 177 | OUT_RING(ring, submit->fence); |
| 178 | |
| 179 | if (adreno_is_a3xx(adreno_gpu)) { |
| 180 | /* Flush HLSQ lazy updates to make sure there is nothing |
| 181 | * pending for indirect loads after the timestamp has |
| 182 | * passed: |
| 183 | */ |
| 184 | OUT_PKT3(ring, CP_EVENT_WRITE, 1); |
| 185 | OUT_RING(ring, HLSQ_FLUSH); |
| 186 | |
| 187 | OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1); |
| 188 | OUT_RING(ring, 0x00000000); |
| 189 | } |
| 190 | |
| 191 | OUT_PKT3(ring, CP_EVENT_WRITE, 3); |
| 192 | OUT_RING(ring, CACHE_FLUSH_TS); |
| 193 | OUT_RING(ring, rbmemptr(adreno_gpu, fence)); |
| 194 | OUT_RING(ring, submit->fence); |
| 195 | |
| 196 | /* we could maybe be clever and only CP_COND_EXEC the interrupt: */ |
| 197 | OUT_PKT3(ring, CP_INTERRUPT, 1); |
| 198 | OUT_RING(ring, 0x80000000); |
| 199 | |
| 200 | #if 0 |
| 201 | if (adreno_is_a3xx(adreno_gpu)) { |
| 202 | /* Dummy set-constant to trigger context rollover */ |
| 203 | OUT_PKT3(ring, CP_SET_CONSTANT, 2); |
| 204 | OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG)); |
| 205 | OUT_RING(ring, 0x00000000); |
| 206 | } |
| 207 | #endif |
| 208 | |
| 209 | gpu->funcs->flush(gpu); |
| 210 | |
| 211 | return 0; |
| 212 | } |
| 213 | |
| 214 | void adreno_flush(struct msm_gpu *gpu) |
| 215 | { |
| 216 | uint32_t wptr = get_wptr(gpu->rb); |
| 217 | |
| 218 | /* ensure writes to ringbuffer have hit system memory: */ |
| 219 | mb(); |
| 220 | |
| 221 | gpu_write(gpu, REG_AXXX_CP_RB_WPTR, wptr); |
| 222 | } |
| 223 | |
| 224 | void adreno_idle(struct msm_gpu *gpu) |
| 225 | { |
| 226 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 227 | uint32_t rptr, wptr = get_wptr(gpu->rb); |
| 228 | unsigned long t; |
| 229 | |
| 230 | t = jiffies + ADRENO_IDLE_TIMEOUT; |
| 231 | |
| 232 | /* then wait for CP to drain ringbuffer: */ |
| 233 | do { |
| 234 | rptr = adreno_gpu->memptrs->rptr; |
| 235 | if (rptr == wptr) |
| 236 | return; |
| 237 | } while(time_before(jiffies, t)); |
| 238 | |
Rob Clark | 26791c4 | 2013-09-03 07:12:03 -0400 | [diff] [blame] | 239 | DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 240 | |
| 241 | /* TODO maybe we need to reset GPU here to recover from hang? */ |
| 242 | } |
| 243 | |
| 244 | #ifdef CONFIG_DEBUG_FS |
| 245 | void adreno_show(struct msm_gpu *gpu, struct seq_file *m) |
| 246 | { |
| 247 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 248 | |
| 249 | seq_printf(m, "revision: %d (%d.%d.%d.%d)\n", |
| 250 | adreno_gpu->info->revn, adreno_gpu->rev.core, |
| 251 | adreno_gpu->rev.major, adreno_gpu->rev.minor, |
| 252 | adreno_gpu->rev.patchid); |
| 253 | |
| 254 | seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence, |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 255 | gpu->submitted_fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 256 | seq_printf(m, "rptr: %d\n", adreno_gpu->memptrs->rptr); |
| 257 | seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr); |
| 258 | seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb)); |
| 259 | } |
| 260 | #endif |
| 261 | |
| 262 | void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords) |
| 263 | { |
| 264 | struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); |
| 265 | uint32_t freedwords; |
Rob Clark | 26791c4 | 2013-09-03 07:12:03 -0400 | [diff] [blame] | 266 | unsigned long t = jiffies + ADRENO_IDLE_TIMEOUT; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 267 | do { |
| 268 | uint32_t size = gpu->rb->size / 4; |
| 269 | uint32_t wptr = get_wptr(gpu->rb); |
| 270 | uint32_t rptr = adreno_gpu->memptrs->rptr; |
| 271 | freedwords = (rptr + (size - 1) - wptr) % size; |
Rob Clark | 26791c4 | 2013-09-03 07:12:03 -0400 | [diff] [blame] | 272 | |
| 273 | if (time_after(jiffies, t)) { |
| 274 | DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name); |
| 275 | break; |
| 276 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 277 | } while(freedwords < ndwords); |
| 278 | } |
| 279 | |
| 280 | static const char *iommu_ports[] = { |
| 281 | "gfx3d_user", "gfx3d_priv", |
| 282 | "gfx3d1_user", "gfx3d1_priv", |
| 283 | }; |
| 284 | |
| 285 | static inline bool _rev_match(uint8_t entry, uint8_t id) |
| 286 | { |
| 287 | return (entry == ANY_ID) || (entry == id); |
| 288 | } |
| 289 | |
| 290 | int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev, |
| 291 | struct adreno_gpu *gpu, const struct adreno_gpu_funcs *funcs, |
| 292 | struct adreno_rev rev) |
| 293 | { |
| 294 | int i, ret; |
| 295 | |
| 296 | /* identify gpu: */ |
| 297 | for (i = 0; i < ARRAY_SIZE(gpulist); i++) { |
| 298 | const struct adreno_info *info = &gpulist[i]; |
| 299 | if (_rev_match(info->rev.core, rev.core) && |
| 300 | _rev_match(info->rev.major, rev.major) && |
| 301 | _rev_match(info->rev.minor, rev.minor) && |
| 302 | _rev_match(info->rev.patchid, rev.patchid)) { |
| 303 | gpu->info = info; |
| 304 | gpu->revn = info->revn; |
| 305 | break; |
| 306 | } |
| 307 | } |
| 308 | |
| 309 | if (i == ARRAY_SIZE(gpulist)) { |
| 310 | dev_err(drm->dev, "Unknown GPU revision: %u.%u.%u.%u\n", |
| 311 | rev.core, rev.major, rev.minor, rev.patchid); |
| 312 | return -ENXIO; |
| 313 | } |
| 314 | |
| 315 | DBG("Found GPU: %s (%u.%u.%u.%u)", gpu->info->name, |
| 316 | rev.core, rev.major, rev.minor, rev.patchid); |
| 317 | |
| 318 | gpu->funcs = funcs; |
| 319 | gpu->rev = rev; |
| 320 | |
| 321 | ret = request_firmware(&gpu->pm4, gpu->info->pm4fw, drm->dev); |
| 322 | if (ret) { |
| 323 | dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n", |
| 324 | gpu->info->pm4fw, ret); |
| 325 | return ret; |
| 326 | } |
| 327 | |
| 328 | ret = request_firmware(&gpu->pfp, gpu->info->pfpfw, drm->dev); |
| 329 | if (ret) { |
| 330 | dev_err(drm->dev, "failed to load %s PFP firmware: %d\n", |
| 331 | gpu->info->pfpfw, ret); |
| 332 | return ret; |
| 333 | } |
| 334 | |
| 335 | ret = msm_gpu_init(drm, pdev, &gpu->base, &funcs->base, |
| 336 | gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq", |
| 337 | RB_SIZE); |
| 338 | if (ret) |
| 339 | return ret; |
| 340 | |
| 341 | ret = msm_iommu_attach(drm, gpu->base.iommu, |
| 342 | iommu_ports, ARRAY_SIZE(iommu_ports)); |
| 343 | if (ret) |
| 344 | return ret; |
| 345 | |
| 346 | gpu->memptrs_bo = msm_gem_new(drm, sizeof(*gpu->memptrs), |
| 347 | MSM_BO_UNCACHED); |
| 348 | if (IS_ERR(gpu->memptrs_bo)) { |
| 349 | ret = PTR_ERR(gpu->memptrs_bo); |
| 350 | gpu->memptrs_bo = NULL; |
| 351 | dev_err(drm->dev, "could not allocate memptrs: %d\n", ret); |
| 352 | return ret; |
| 353 | } |
| 354 | |
| 355 | gpu->memptrs = msm_gem_vaddr_locked(gpu->memptrs_bo); |
| 356 | if (!gpu->memptrs) { |
| 357 | dev_err(drm->dev, "could not vmap memptrs\n"); |
| 358 | return -ENOMEM; |
| 359 | } |
| 360 | |
| 361 | ret = msm_gem_get_iova_locked(gpu->memptrs_bo, gpu->base.id, |
| 362 | &gpu->memptrs_iova); |
| 363 | if (ret) { |
| 364 | dev_err(drm->dev, "could not map memptrs: %d\n", ret); |
| 365 | return ret; |
| 366 | } |
| 367 | |
| 368 | return 0; |
| 369 | } |
| 370 | |
| 371 | void adreno_gpu_cleanup(struct adreno_gpu *gpu) |
| 372 | { |
| 373 | if (gpu->memptrs_bo) { |
| 374 | if (gpu->memptrs_iova) |
| 375 | msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id); |
| 376 | drm_gem_object_unreference(gpu->memptrs_bo); |
| 377 | } |
| 378 | if (gpu->pm4) |
| 379 | release_firmware(gpu->pm4); |
| 380 | if (gpu->pfp) |
| 381 | release_firmware(gpu->pfp); |
| 382 | msm_gpu_cleanup(&gpu->base); |
| 383 | } |