blob: 1c9920b38fa1b15f8dd91b2e47c653e9f7cebe0b [file] [log] [blame]
Florian Fainelli755ccb92013-05-15 08:00:25 +00001#ifndef _LINUX_BRCMPHY_H
2#define _LINUX_BRCMPHY_H
3
Matt Carlson6a443a02010-02-17 15:17:04 +00004#define PHY_ID_BCM50610 0x0143bd60
5#define PHY_ID_BCM50610M 0x0143bd70
Dmitry Baryshkov7a938f82010-06-16 23:02:24 +00006#define PHY_ID_BCM5241 0x0143bc30
Matt Carlson6a443a02010-02-17 15:17:04 +00007#define PHY_ID_BCMAC131 0x0143bc70
Dmitry Baryshkovfcb26ec2010-06-16 23:02:23 +00008#define PHY_ID_BCM5481 0x0143bca0
9#define PHY_ID_BCM5482 0x0143bcb0
10#define PHY_ID_BCM5411 0x00206070
11#define PHY_ID_BCM5421 0x002060e0
12#define PHY_ID_BCM5464 0x002060b0
13#define PHY_ID_BCM5461 0x002060c0
Alessio Igor Bogani3bca4cf62015-04-08 12:15:18 +020014#define PHY_ID_BCM54616S 0x03625d10
Matt Carlson6a443a02010-02-17 15:17:04 +000015#define PHY_ID_BCM57780 0x03625d90
16
Florian Fainelli430ad682014-08-26 13:15:27 -070017#define PHY_ID_BCM7250 0xae025280
18#define PHY_ID_BCM7364 0xae025260
Florian Fainellib560a582014-02-13 16:08:45 -080019#define PHY_ID_BCM7366 0x600d8490
Petri Gyntherd068b022014-10-01 11:58:02 -070020#define PHY_ID_BCM7425 0x03625e60
21#define PHY_ID_BCM7429 0x600d8730
Florian Fainellib560a582014-02-13 16:08:45 -080022#define PHY_ID_BCM7439 0x600d8480
23#define PHY_ID_BCM7445 0x600d8510
Florian Fainellib560a582014-02-13 16:08:45 -080024
Matt Carlson6a443a02010-02-17 15:17:04 +000025#define PHY_BCM_OUI_MASK 0xfffffc00
26#define PHY_BCM_OUI_1 0x00206000
27#define PHY_BCM_OUI_2 0x0143bc00
28#define PHY_BCM_OUI_3 0x03625c00
Florian Fainelli97fdaab2014-08-26 13:15:25 -070029#define PHY_BCM_OUI_4 0x600d8400
Florian Fainellib560a582014-02-13 16:08:45 -080030#define PHY_BCM_OUI_5 0x03625e00
Florian Fainelli11bf2bb2014-08-26 13:15:26 -070031#define PHY_BCM_OUI_6 0xae025000
Matt Carlson6a443a02010-02-17 15:17:04 +000032
Matt Carlson8649f132009-11-02 14:30:00 +000033#define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
34#define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
35#define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
36#define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
37#define PHY_BRCM_WIRESPEED_ENABLE 0x00000100
38#define PHY_BRCM_AUTO_PWRDWN_ENABLE 0x00000200
Matt Carlson32e5a8d2009-11-02 14:31:39 +000039#define PHY_BRCM_RX_REFCLK_UNUSED 0x00000400
Matt Carlson8649f132009-11-02 14:30:00 +000040#define PHY_BRCM_STD_IBND_DISABLE 0x00000800
41#define PHY_BRCM_EXT_IBND_RX_ENABLE 0x00001000
42#define PHY_BRCM_EXT_IBND_TX_ENABLE 0x00002000
Matt Carlson63a14ce2009-11-02 14:30:40 +000043#define PHY_BRCM_CLEAR_RGMII_MODE 0x00004000
Matt Carlson52fae082009-11-02 14:32:38 +000044#define PHY_BRCM_DIS_TXCRXC_NOENRGY 0x00008000
Florian Fainellib560a582014-02-13 16:08:45 -080045/* Broadcom BCM7xxx specific workarounds */
Florian Fainellibb7d9342014-09-19 13:07:50 -070046#define PHY_BRCM_7XXX_REV(x) (((x) >> 8) & 0xff)
47#define PHY_BRCM_7XXX_PATCH(x) ((x) & 0xff)
Matt Carlson8649f132009-11-02 14:30:00 +000048#define PHY_BCM_FLAGS_VALID 0x80000000
Florian Fainelli755ccb92013-05-15 08:00:25 +000049
Florian Fainelli439d39a2014-02-13 16:08:44 -080050/* Broadcom BCM54XX register definitions, common to most Broadcom PHYs */
51#define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
52#define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
53#define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
54
55#define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
56#define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
57
58#define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
59#define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
60#define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
61#define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
62
63#define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
64#define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
65#define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
66#define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
67#define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
68#define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
69#define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
70#define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
71#define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
72#define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
73#define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
74#define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
75#define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
76#define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
77#define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
78#define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
79#define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
80#define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
81
82#define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
83#define MII_BCM54XX_SHD_WRITE 0x8000
84#define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
85#define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
86
87/*
88 * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
89 */
90#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
91#define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
92#define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
93
94#define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
95#define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
96#define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
97#define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
98
99#define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
100
Florian Fainelli3af20ef2014-08-22 18:55:39 -0700101/*
102 * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
103 * BCM5482, and possibly some others.
104 */
105#define BCM_LED_SRC_LINKSPD1 0x0
106#define BCM_LED_SRC_LINKSPD2 0x1
107#define BCM_LED_SRC_XMITLED 0x2
108#define BCM_LED_SRC_ACTIVITYLED 0x3
109#define BCM_LED_SRC_FDXLED 0x4
110#define BCM_LED_SRC_SLAVE 0x5
111#define BCM_LED_SRC_INTR 0x6
112#define BCM_LED_SRC_QUALITY 0x7
113#define BCM_LED_SRC_RCVLED 0x8
114#define BCM_LED_SRC_MULTICOLOR1 0xa
115#define BCM_LED_SRC_OPENSHORT 0xb
116#define BCM_LED_SRC_OFF 0xe /* Tied high */
117#define BCM_LED_SRC_ON 0xf /* Tied low */
118
119
120/*
121 * BCM5482: Shadow registers
122 * Shadow values go into bits [14:10] of register 0x1c to select a shadow
123 * register to access.
124 */
125/* 00101: Spare Control Register 3 */
126#define BCM54XX_SHD_SCR3 0x05
127#define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
128#define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002
129#define BCM54XX_SHD_SCR3_TRDDAPD 0x0004
130
131/* 01010: Auto Power-Down */
132#define BCM54XX_SHD_APD 0x0a
133#define BCM54XX_SHD_APD_EN 0x0020
134
135#define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
136 /* LED3 / ~LINKSPD[2] selector */
137#define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
138 /* LED1 / ~LINKSPD[1] selector */
139#define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
140#define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
141#define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
142#define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
143#define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
144#define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
145#define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
146
147
148/*
149 * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
150 */
151#define MII_BCM54XX_EXP_AADJ1CH0 0x001f
152#define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
153#define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
154#define MII_BCM54XX_EXP_AADJ1CH3 0x601f
155#define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
156#define MII_BCM54XX_EXP_EXP08 0x0F08
157#define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
158#define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
159#define MII_BCM54XX_EXP_EXP75 0x0f75
160#define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
161#define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
162#define MII_BCM54XX_EXP_EXP96 0x0f96
163#define MII_BCM54XX_EXP_EXP96_MYST 0x0010
164#define MII_BCM54XX_EXP_EXP97 0x0f97
165#define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
166
167/*
168 * BCM5482: Secondary SerDes registers
169 */
170#define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
171#define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
172#define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
173#define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
174#define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
175
176
177/*****************************************************************************/
178/* Fast Ethernet Transceiver definitions. */
179/*****************************************************************************/
180
181#define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
182#define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
183#define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
184#define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
185#define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
186#define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
187
188#define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
189#define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
190
191
192/*** Shadow register definitions ***/
193
194#define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
195#define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
196
197#define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
198#define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
199#define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
200
201#define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
202#define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
203
Florian Fainelli70531472014-08-22 18:55:40 -0700204/*
205 * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
206 * 0x1c shadow registers.
207 */
208static inline int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
209{
210 phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
211 return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
212}
213
214static inline int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow,
215 u16 val)
216{
217 return phy_write(phydev, MII_BCM54XX_SHD,
218 MII_BCM54XX_SHD_WRITE |
219 MII_BCM54XX_SHD_VAL(shadow) |
220 MII_BCM54XX_SHD_DATA(val));
221}
222
Florian Fainellib8f9a022014-08-22 18:55:45 -0700223#define BRCM_CL45VEN_EEE_CONTROL 0x803d
224#define LPI_FEATURE_EN 0x8000
225#define LPI_FEATURE_EN_DIG1000X 0x4000
Florian Fainelli70531472014-08-22 18:55:40 -0700226
Florian Fainelli755ccb92013-05-15 08:00:25 +0000227#endif /* _LINUX_BRCMPHY_H */