blob: e190b8dc11a2eba5d197e948c17b44f393bc458c [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Single-step support.
3 *
4 * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11#include <linux/kernel.h>
Gui,Jian0d69a052006-11-01 10:50:15 +080012#include <linux/kprobes.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100013#include <linux/ptrace.h>
Linus Torvalds268bb0c2011-05-20 12:50:29 -070014#include <linux/prefetch.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015#include <asm/sstep.h>
16#include <asm/processor.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080017#include <linux/uaccess.h>
Michael Ellerman5e9d0e32016-11-18 11:51:14 +110018#include <asm/cpu_has_feature.h>
Paul Mackerras0016a4c2010-06-15 14:48:58 +100019#include <asm/cputable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
21extern char system_call_common[];
22
Paul Mackerrasc0325242005-10-28 22:48:08 +100023#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024/* Bits in SRR1 that are copied from MSR */
Stephen Rothwellaf308372006-03-23 17:38:10 +110025#define MSR_MASK 0xffffffff87c0ffffUL
Paul Mackerrasc0325242005-10-28 22:48:08 +100026#else
27#define MSR_MASK 0x87c0ffff
28#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029
Paul Mackerras0016a4c2010-06-15 14:48:58 +100030/* Bits in XER */
31#define XER_SO 0x80000000U
32#define XER_OV 0x40000000U
33#define XER_CA 0x20000000U
34
Sean MacLennancd64d162010-09-01 07:21:21 +000035#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +100036/*
37 * Functions in ldstfp.S
38 */
39extern int do_lfs(int rn, unsigned long ea);
40extern int do_lfd(int rn, unsigned long ea);
41extern int do_stfs(int rn, unsigned long ea);
42extern int do_stfd(int rn, unsigned long ea);
43extern int do_lvx(int rn, unsigned long ea);
44extern int do_stvx(int rn, unsigned long ea);
45extern int do_lxvd2x(int rn, unsigned long ea);
46extern int do_stxvd2x(int rn, unsigned long ea);
Sean MacLennancd64d162010-09-01 07:21:21 +000047#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +100048
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049/*
Michael Ellermanb91e1362011-04-07 21:56:04 +000050 * Emulate the truncation of 64 bit values in 32-bit mode.
51 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +053052static nokprobe_inline unsigned long truncate_if_32bit(unsigned long msr,
53 unsigned long val)
Michael Ellermanb91e1362011-04-07 21:56:04 +000054{
55#ifdef __powerpc64__
56 if ((msr & MSR_64BIT) == 0)
57 val &= 0xffffffffUL;
58#endif
59 return val;
60}
61
62/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +100063 * Determine whether a conditional branch instruction would branch.
64 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +100065static nokprobe_inline int branch_taken(unsigned int instr,
66 const struct pt_regs *regs,
67 struct instruction_op *op)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100068{
69 unsigned int bo = (instr >> 21) & 0x1f;
70 unsigned int bi;
71
72 if ((bo & 4) == 0) {
73 /* decrement counter */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +100074 op->type |= DECCTR;
75 if (((bo >> 1) & 1) ^ (regs->ctr == 1))
Paul Mackerras14cf11a2005-09-26 16:04:21 +100076 return 0;
77 }
78 if ((bo & 0x10) == 0) {
79 /* check bit from CR */
80 bi = (instr >> 16) & 0x1f;
81 if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
82 return 0;
83 }
84 return 1;
85}
86
Naveen N. Rao71f6e582017-04-12 16:48:51 +053087static nokprobe_inline long address_ok(struct pt_regs *regs, unsigned long ea, int nb)
Paul Mackerras0016a4c2010-06-15 14:48:58 +100088{
89 if (!user_mode(regs))
90 return 1;
91 return __access_ok(ea, nb, USER_DS);
92}
93
Paul Mackerras14cf11a2005-09-26 16:04:21 +100094/*
Paul Mackerras0016a4c2010-06-15 14:48:58 +100095 * Calculate effective address for a D-form instruction
96 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +100097static nokprobe_inline unsigned long dform_ea(unsigned int instr,
98 const struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +100099{
100 int ra;
101 unsigned long ea;
102
103 ra = (instr >> 16) & 0x1f;
104 ea = (signed short) instr; /* sign-extend */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000105 if (ra)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000106 ea += regs->gpr[ra];
Michael Ellermanb91e1362011-04-07 21:56:04 +0000107
108 return truncate_if_32bit(regs->msr, ea);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000109}
110
111#ifdef __powerpc64__
112/*
113 * Calculate effective address for a DS-form instruction
114 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000115static nokprobe_inline unsigned long dsform_ea(unsigned int instr,
116 const struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000117{
118 int ra;
119 unsigned long ea;
120
121 ra = (instr >> 16) & 0x1f;
122 ea = (signed short) (instr & ~3); /* sign-extend */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000123 if (ra)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000124 ea += regs->gpr[ra];
Michael Ellermanb91e1362011-04-07 21:56:04 +0000125
126 return truncate_if_32bit(regs->msr, ea);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000127}
128#endif /* __powerpc64 */
129
130/*
131 * Calculate effective address for an X-form instruction
132 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530133static nokprobe_inline unsigned long xform_ea(unsigned int instr,
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000134 const struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000135{
136 int ra, rb;
137 unsigned long ea;
138
139 ra = (instr >> 16) & 0x1f;
140 rb = (instr >> 11) & 0x1f;
141 ea = regs->gpr[rb];
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000142 if (ra)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000143 ea += regs->gpr[ra];
Michael Ellermanb91e1362011-04-07 21:56:04 +0000144
145 return truncate_if_32bit(regs->msr, ea);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000146}
147
148/*
149 * Return the largest power of 2, not greater than sizeof(unsigned long),
150 * such that x is a multiple of it.
151 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530152static nokprobe_inline unsigned long max_align(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000153{
154 x |= sizeof(unsigned long);
155 return x & -x; /* isolates rightmost bit */
156}
157
158
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530159static nokprobe_inline unsigned long byterev_2(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000160{
161 return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
162}
163
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530164static nokprobe_inline unsigned long byterev_4(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000165{
166 return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
167 ((x & 0xff00) << 8) | ((x & 0xff) << 24);
168}
169
170#ifdef __powerpc64__
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530171static nokprobe_inline unsigned long byterev_8(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000172{
173 return (byterev_4(x) << 32) | byterev_4(x >> 32);
174}
175#endif
176
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530177static nokprobe_inline int read_mem_aligned(unsigned long *dest,
178 unsigned long ea, int nb)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000179{
180 int err = 0;
181 unsigned long x = 0;
182
183 switch (nb) {
184 case 1:
185 err = __get_user(x, (unsigned char __user *) ea);
186 break;
187 case 2:
188 err = __get_user(x, (unsigned short __user *) ea);
189 break;
190 case 4:
191 err = __get_user(x, (unsigned int __user *) ea);
192 break;
193#ifdef __powerpc64__
194 case 8:
195 err = __get_user(x, (unsigned long __user *) ea);
196 break;
197#endif
198 }
199 if (!err)
200 *dest = x;
201 return err;
202}
203
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530204static nokprobe_inline int read_mem_unaligned(unsigned long *dest,
205 unsigned long ea, int nb, struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000206{
207 int err;
208 unsigned long x, b, c;
Tom Musta6506b472013-10-18 14:42:08 -0500209#ifdef __LITTLE_ENDIAN__
210 int len = nb; /* save a copy of the length for byte reversal */
211#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000212
213 /* unaligned, do this in pieces */
214 x = 0;
215 for (; nb > 0; nb -= c) {
Tom Musta6506b472013-10-18 14:42:08 -0500216#ifdef __LITTLE_ENDIAN__
217 c = 1;
218#endif
219#ifdef __BIG_ENDIAN__
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000220 c = max_align(ea);
Tom Musta6506b472013-10-18 14:42:08 -0500221#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000222 if (c > nb)
223 c = max_align(nb);
224 err = read_mem_aligned(&b, ea, c);
225 if (err)
226 return err;
227 x = (x << (8 * c)) + b;
228 ea += c;
229 }
Tom Musta6506b472013-10-18 14:42:08 -0500230#ifdef __LITTLE_ENDIAN__
231 switch (len) {
232 case 2:
233 *dest = byterev_2(x);
234 break;
235 case 4:
236 *dest = byterev_4(x);
237 break;
238#ifdef __powerpc64__
239 case 8:
240 *dest = byterev_8(x);
241 break;
242#endif
243 }
244#endif
245#ifdef __BIG_ENDIAN__
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000246 *dest = x;
Tom Musta6506b472013-10-18 14:42:08 -0500247#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000248 return 0;
249}
250
251/*
252 * Read memory at address ea for nb bytes, return 0 for success
253 * or -EFAULT if an error occurred.
254 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530255static int read_mem(unsigned long *dest, unsigned long ea, int nb,
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000256 struct pt_regs *regs)
257{
258 if (!address_ok(regs, ea, nb))
259 return -EFAULT;
260 if ((ea & (nb - 1)) == 0)
261 return read_mem_aligned(dest, ea, nb);
262 return read_mem_unaligned(dest, ea, nb, regs);
263}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530264NOKPROBE_SYMBOL(read_mem);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000265
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530266static nokprobe_inline int write_mem_aligned(unsigned long val,
267 unsigned long ea, int nb)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000268{
269 int err = 0;
270
271 switch (nb) {
272 case 1:
273 err = __put_user(val, (unsigned char __user *) ea);
274 break;
275 case 2:
276 err = __put_user(val, (unsigned short __user *) ea);
277 break;
278 case 4:
279 err = __put_user(val, (unsigned int __user *) ea);
280 break;
281#ifdef __powerpc64__
282 case 8:
283 err = __put_user(val, (unsigned long __user *) ea);
284 break;
285#endif
286 }
287 return err;
288}
289
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530290static nokprobe_inline int write_mem_unaligned(unsigned long val,
291 unsigned long ea, int nb, struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000292{
293 int err;
294 unsigned long c;
295
Tom Musta6506b472013-10-18 14:42:08 -0500296#ifdef __LITTLE_ENDIAN__
297 switch (nb) {
298 case 2:
299 val = byterev_2(val);
300 break;
301 case 4:
302 val = byterev_4(val);
303 break;
304#ifdef __powerpc64__
305 case 8:
306 val = byterev_8(val);
307 break;
308#endif
309 }
310#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000311 /* unaligned or little-endian, do this in pieces */
312 for (; nb > 0; nb -= c) {
Tom Musta6506b472013-10-18 14:42:08 -0500313#ifdef __LITTLE_ENDIAN__
314 c = 1;
315#endif
316#ifdef __BIG_ENDIAN__
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000317 c = max_align(ea);
Tom Musta6506b472013-10-18 14:42:08 -0500318#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000319 if (c > nb)
320 c = max_align(nb);
321 err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
322 if (err)
323 return err;
Tom Musta17e8de72013-08-22 09:25:28 -0500324 ea += c;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000325 }
326 return 0;
327}
328
329/*
330 * Write memory at address ea for nb bytes, return 0 for success
331 * or -EFAULT if an error occurred.
332 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530333static int write_mem(unsigned long val, unsigned long ea, int nb,
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000334 struct pt_regs *regs)
335{
336 if (!address_ok(regs, ea, nb))
337 return -EFAULT;
338 if ((ea & (nb - 1)) == 0)
339 return write_mem_aligned(val, ea, nb);
340 return write_mem_unaligned(val, ea, nb, regs);
341}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530342NOKPROBE_SYMBOL(write_mem);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000343
Sean MacLennancd64d162010-09-01 07:21:21 +0000344#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000345/*
346 * Check the address and alignment, and call func to do the actual
347 * load or store.
348 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530349static int do_fp_load(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000350 unsigned long ea, int nb,
351 struct pt_regs *regs)
352{
353 int err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500354 union {
355 double dbl;
356 unsigned long ul[2];
357 struct {
358#ifdef __BIG_ENDIAN__
359 unsigned _pad_;
360 unsigned word;
361#endif
362#ifdef __LITTLE_ENDIAN__
363 unsigned word;
364 unsigned _pad_;
365#endif
366 } single;
367 } data;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000368 unsigned long ptr;
369
370 if (!address_ok(regs, ea, nb))
371 return -EFAULT;
372 if ((ea & 3) == 0)
373 return (*func)(rn, ea);
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500374 ptr = (unsigned long) &data.ul;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000375 if (sizeof(unsigned long) == 8 || nb == 4) {
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500376 err = read_mem_unaligned(&data.ul[0], ea, nb, regs);
377 if (nb == 4)
378 ptr = (unsigned long)&(data.single.word);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000379 } else {
380 /* reading a double on 32-bit */
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500381 err = read_mem_unaligned(&data.ul[0], ea, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000382 if (!err)
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500383 err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000384 }
385 if (err)
386 return err;
387 return (*func)(rn, ptr);
388}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530389NOKPROBE_SYMBOL(do_fp_load);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000390
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530391static int do_fp_store(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000392 unsigned long ea, int nb,
393 struct pt_regs *regs)
394{
395 int err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500396 union {
397 double dbl;
398 unsigned long ul[2];
399 struct {
400#ifdef __BIG_ENDIAN__
401 unsigned _pad_;
402 unsigned word;
403#endif
404#ifdef __LITTLE_ENDIAN__
405 unsigned word;
406 unsigned _pad_;
407#endif
408 } single;
409 } data;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000410 unsigned long ptr;
411
412 if (!address_ok(regs, ea, nb))
413 return -EFAULT;
414 if ((ea & 3) == 0)
415 return (*func)(rn, ea);
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500416 ptr = (unsigned long) &data.ul[0];
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000417 if (sizeof(unsigned long) == 8 || nb == 4) {
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500418 if (nb == 4)
419 ptr = (unsigned long)&(data.single.word);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000420 err = (*func)(rn, ptr);
421 if (err)
422 return err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500423 err = write_mem_unaligned(data.ul[0], ea, nb, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000424 } else {
425 /* writing a double on 32-bit */
426 err = (*func)(rn, ptr);
427 if (err)
428 return err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500429 err = write_mem_unaligned(data.ul[0], ea, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000430 if (!err)
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500431 err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000432 }
433 return err;
434}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530435NOKPROBE_SYMBOL(do_fp_store);
Sean MacLennancd64d162010-09-01 07:21:21 +0000436#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000437
438#ifdef CONFIG_ALTIVEC
439/* For Altivec/VMX, no need to worry about alignment */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530440static nokprobe_inline int do_vec_load(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000441 unsigned long ea, struct pt_regs *regs)
442{
443 if (!address_ok(regs, ea & ~0xfUL, 16))
444 return -EFAULT;
445 return (*func)(rn, ea);
446}
447
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530448static nokprobe_inline int do_vec_store(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000449 unsigned long ea, struct pt_regs *regs)
450{
451 if (!address_ok(regs, ea & ~0xfUL, 16))
452 return -EFAULT;
453 return (*func)(rn, ea);
454}
455#endif /* CONFIG_ALTIVEC */
456
457#ifdef CONFIG_VSX
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530458static nokprobe_inline int do_vsx_load(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000459 unsigned long ea, struct pt_regs *regs)
460{
461 int err;
462 unsigned long val[2];
463
464 if (!address_ok(regs, ea, 16))
465 return -EFAULT;
466 if ((ea & 3) == 0)
467 return (*func)(rn, ea);
468 err = read_mem_unaligned(&val[0], ea, 8, regs);
469 if (!err)
470 err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
471 if (!err)
472 err = (*func)(rn, (unsigned long) &val[0]);
473 return err;
474}
475
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530476static nokprobe_inline int do_vsx_store(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000477 unsigned long ea, struct pt_regs *regs)
478{
479 int err;
480 unsigned long val[2];
481
482 if (!address_ok(regs, ea, 16))
483 return -EFAULT;
484 if ((ea & 3) == 0)
485 return (*func)(rn, ea);
486 err = (*func)(rn, (unsigned long) &val[0]);
487 if (err)
488 return err;
489 err = write_mem_unaligned(val[0], ea, 8, regs);
490 if (!err)
491 err = write_mem_unaligned(val[1], ea + 8, 8, regs);
492 return err;
493}
494#endif /* CONFIG_VSX */
495
496#define __put_user_asmx(x, addr, err, op, cr) \
497 __asm__ __volatile__( \
498 "1: " op " %2,0,%3\n" \
499 " mfcr %1\n" \
500 "2:\n" \
501 ".section .fixup,\"ax\"\n" \
502 "3: li %0,%4\n" \
503 " b 2b\n" \
504 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100505 EX_TABLE(1b, 3b) \
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000506 : "=r" (err), "=r" (cr) \
507 : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
508
509#define __get_user_asmx(x, addr, err, op) \
510 __asm__ __volatile__( \
511 "1: "op" %1,0,%2\n" \
512 "2:\n" \
513 ".section .fixup,\"ax\"\n" \
514 "3: li %0,%3\n" \
515 " b 2b\n" \
516 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100517 EX_TABLE(1b, 3b) \
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000518 : "=r" (err), "=r" (x) \
519 : "r" (addr), "i" (-EFAULT), "0" (err))
520
521#define __cacheop_user_asmx(addr, err, op) \
522 __asm__ __volatile__( \
523 "1: "op" 0,%1\n" \
524 "2:\n" \
525 ".section .fixup,\"ax\"\n" \
526 "3: li %0,%3\n" \
527 " b 2b\n" \
528 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100529 EX_TABLE(1b, 3b) \
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000530 : "=r" (err) \
531 : "r" (addr), "i" (-EFAULT), "0" (err))
532
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000533static nokprobe_inline void set_cr0(const struct pt_regs *regs,
534 struct instruction_op *op, int rd)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000535{
536 long val = regs->gpr[rd];
537
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000538 op->type |= SETCC;
539 op->ccval = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000540#ifdef __powerpc64__
Michael Ellermanb91e1362011-04-07 21:56:04 +0000541 if (!(regs->msr & MSR_64BIT))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000542 val = (int) val;
543#endif
544 if (val < 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000545 op->ccval |= 0x80000000;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000546 else if (val > 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000547 op->ccval |= 0x40000000;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000548 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000549 op->ccval |= 0x20000000;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000550}
551
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000552static nokprobe_inline void add_with_carry(const struct pt_regs *regs,
553 struct instruction_op *op, int rd,
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000554 unsigned long val1, unsigned long val2,
555 unsigned long carry_in)
556{
557 unsigned long val = val1 + val2;
558
559 if (carry_in)
560 ++val;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000561 op->type = COMPUTE + SETREG + SETXER;
562 op->reg = rd;
563 op->val = val;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000564#ifdef __powerpc64__
Michael Ellermanb91e1362011-04-07 21:56:04 +0000565 if (!(regs->msr & MSR_64BIT)) {
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000566 val = (unsigned int) val;
567 val1 = (unsigned int) val1;
568 }
569#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000570 op->xerval = regs->xer;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000571 if (val < val1 || (carry_in && val == val1))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000572 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000573 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000574 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000575}
576
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000577static nokprobe_inline void do_cmp_signed(const struct pt_regs *regs,
578 struct instruction_op *op,
579 long v1, long v2, int crfld)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000580{
581 unsigned int crval, shift;
582
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000583 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000584 crval = (regs->xer >> 31) & 1; /* get SO bit */
585 if (v1 < v2)
586 crval |= 8;
587 else if (v1 > v2)
588 crval |= 4;
589 else
590 crval |= 2;
591 shift = (7 - crfld) * 4;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000592 op->ccval = (regs->ccr & ~(0xf << shift)) | (crval << shift);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000593}
594
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000595static nokprobe_inline void do_cmp_unsigned(const struct pt_regs *regs,
596 struct instruction_op *op,
597 unsigned long v1,
598 unsigned long v2, int crfld)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000599{
600 unsigned int crval, shift;
601
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000602 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000603 crval = (regs->xer >> 31) & 1; /* get SO bit */
604 if (v1 < v2)
605 crval |= 8;
606 else if (v1 > v2)
607 crval |= 4;
608 else
609 crval |= 2;
610 shift = (7 - crfld) * 4;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000611 op->ccval = (regs->ccr & ~(0xf << shift)) | (crval << shift);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000612}
613
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000614static nokprobe_inline void do_cmpb(const struct pt_regs *regs,
615 struct instruction_op *op,
616 unsigned long v1, unsigned long v2)
Matt Brown02c0f622017-07-31 10:58:22 +1000617{
618 unsigned long long out_val, mask;
619 int i;
620
621 out_val = 0;
622 for (i = 0; i < 8; i++) {
623 mask = 0xffUL << (i * 8);
624 if ((v1 & mask) == (v2 & mask))
625 out_val |= mask;
626 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000627 op->val = out_val;
Matt Brown02c0f622017-07-31 10:58:22 +1000628}
629
Matt Browndcbd19b2017-07-31 10:58:23 +1000630/*
631 * The size parameter is used to adjust the equivalent popcnt instruction.
632 * popcntb = 8, popcntw = 32, popcntd = 64
633 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000634static nokprobe_inline void do_popcnt(const struct pt_regs *regs,
635 struct instruction_op *op,
636 unsigned long v1, int size)
Matt Browndcbd19b2017-07-31 10:58:23 +1000637{
638 unsigned long long out = v1;
639
640 out -= (out >> 1) & 0x5555555555555555;
641 out = (0x3333333333333333 & out) + (0x3333333333333333 & (out >> 2));
642 out = (out + (out >> 4)) & 0x0f0f0f0f0f0f0f0f;
643
644 if (size == 8) { /* popcntb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000645 op->val = out;
Matt Browndcbd19b2017-07-31 10:58:23 +1000646 return;
647 }
648 out += out >> 8;
649 out += out >> 16;
650 if (size == 32) { /* popcntw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000651 op->val = out & 0x0000003f0000003f;
Matt Browndcbd19b2017-07-31 10:58:23 +1000652 return;
653 }
654
655 out = (out + (out >> 32)) & 0x7f;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000656 op->val = out; /* popcntd */
Matt Browndcbd19b2017-07-31 10:58:23 +1000657}
658
Matt Brownf3127932017-07-31 10:58:24 +1000659#ifdef CONFIG_PPC64
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000660static nokprobe_inline void do_bpermd(const struct pt_regs *regs,
661 struct instruction_op *op,
662 unsigned long v1, unsigned long v2)
Matt Brownf3127932017-07-31 10:58:24 +1000663{
664 unsigned char perm, idx;
665 unsigned int i;
666
667 perm = 0;
668 for (i = 0; i < 8; i++) {
669 idx = (v1 >> (i * 8)) & 0xff;
670 if (idx < 64)
671 if (v2 & PPC_BIT(idx))
672 perm |= 1 << i;
673 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000674 op->val = perm;
Matt Brownf3127932017-07-31 10:58:24 +1000675}
676#endif /* CONFIG_PPC64 */
Matt Brown2c979c42017-07-31 10:58:25 +1000677/*
678 * The size parameter adjusts the equivalent prty instruction.
679 * prtyw = 32, prtyd = 64
680 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000681static nokprobe_inline void do_prty(const struct pt_regs *regs,
682 struct instruction_op *op,
683 unsigned long v, int size)
Matt Brown2c979c42017-07-31 10:58:25 +1000684{
685 unsigned long long res = v ^ (v >> 8);
686
687 res ^= res >> 16;
688 if (size == 32) { /* prtyw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000689 op->val = res & 0x0000000100000001;
Matt Brown2c979c42017-07-31 10:58:25 +1000690 return;
691 }
692
693 res ^= res >> 32;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000694 op->val = res & 1; /*prtyd */
Matt Brown2c979c42017-07-31 10:58:25 +1000695}
Matt Brownf3127932017-07-31 10:58:24 +1000696
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530697static nokprobe_inline int trap_compare(long v1, long v2)
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000698{
699 int ret = 0;
700
701 if (v1 < v2)
702 ret |= 0x10;
703 else if (v1 > v2)
704 ret |= 0x08;
705 else
706 ret |= 0x04;
707 if ((unsigned long)v1 < (unsigned long)v2)
708 ret |= 0x02;
709 else if ((unsigned long)v1 > (unsigned long)v2)
710 ret |= 0x01;
711 return ret;
712}
713
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000714/*
715 * Elements of 32-bit rotate and mask instructions.
716 */
717#define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
718 ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
719#ifdef __powerpc64__
720#define MASK64_L(mb) (~0UL >> (mb))
721#define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
722#define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
723#define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
724#else
725#define DATA32(x) (x)
726#endif
727#define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
728
729/*
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000730 * Decode an instruction, and return information about it in *op
731 * without changing *regs.
732 * Integer arithmetic and logical instructions, branches, and barrier
733 * instructions can be emulated just using the information in *op.
734 *
735 * Return value is 1 if the instruction can be emulated just by
736 * updating *regs with the information in *op, -1 if we need the
737 * GPRs but *regs doesn't contain the full register set, or 0
738 * otherwise.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000739 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000740int analyse_instr(struct instruction_op *op, const struct pt_regs *regs,
741 unsigned int instr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000742{
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000743 unsigned int opcode, ra, rb, rd, spr, u;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744 unsigned long int imm;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000745 unsigned long int val, val2;
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000746 unsigned int mb, me, sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000747 long ival;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000748
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000749 op->type = COMPUTE;
750
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000751 opcode = instr >> 26;
752 switch (opcode) {
753 case 16: /* bc */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000754 op->type = BRANCH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000755 imm = (signed short)(instr & 0xfffc);
756 if ((instr & 2) == 0)
757 imm += regs->nip;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000758 op->val = truncate_if_32bit(regs->msr, imm);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000759 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000760 op->type |= SETLK;
761 if (branch_taken(instr, regs, op))
762 op->type |= BRTAKEN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000763 return 1;
Paul Mackerrasc0325242005-10-28 22:48:08 +1000764#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000765 case 17: /* sc */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000766 if ((instr & 0xfe2) == 2)
767 op->type = SYSCALL;
768 else
769 op->type = UNKNOWN;
770 return 0;
Paul Mackerrasc0325242005-10-28 22:48:08 +1000771#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000772 case 18: /* b */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000773 op->type = BRANCH | BRTAKEN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000774 imm = instr & 0x03fffffc;
775 if (imm & 0x02000000)
776 imm -= 0x04000000;
777 if ((instr & 2) == 0)
778 imm += regs->nip;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000779 op->val = truncate_if_32bit(regs->msr, imm);
Michael Ellermanb91e1362011-04-07 21:56:04 +0000780 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000781 op->type |= SETLK;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782 return 1;
783 case 19:
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000784 switch ((instr >> 1) & 0x3ff) {
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000785 case 0: /* mcrf */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000786 op->type = COMPUTE + SETCC;
Anton Blanchard87c4b83e2017-06-15 09:46:38 +1000787 rd = 7 - ((instr >> 23) & 0x7);
788 ra = 7 - ((instr >> 18) & 0x7);
789 rd *= 4;
790 ra *= 4;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000791 val = (regs->ccr >> ra) & 0xf;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000792 op->ccval = (regs->ccr & ~(0xfUL << rd)) | (val << rd);
793 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000794
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000795 case 16: /* bclr */
796 case 528: /* bcctr */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000797 op->type = BRANCH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000798 imm = (instr & 0x400)? regs->ctr: regs->link;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000799 op->val = truncate_if_32bit(regs->msr, imm);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000801 op->type |= SETLK;
802 if (branch_taken(instr, regs, op))
803 op->type |= BRTAKEN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000804 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000805
806 case 18: /* rfid, scary */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000807 if (regs->msr & MSR_PR)
808 goto priv;
809 op->type = RFI;
810 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000811
812 case 150: /* isync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000813 op->type = BARRIER | BARRIER_ISYNC;
814 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000815
816 case 33: /* crnor */
817 case 129: /* crandc */
818 case 193: /* crxor */
819 case 225: /* crnand */
820 case 257: /* crand */
821 case 289: /* creqv */
822 case 417: /* crorc */
823 case 449: /* cror */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000824 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000825 ra = (instr >> 16) & 0x1f;
826 rb = (instr >> 11) & 0x1f;
827 rd = (instr >> 21) & 0x1f;
828 ra = (regs->ccr >> (31 - ra)) & 1;
829 rb = (regs->ccr >> (31 - rb)) & 1;
830 val = (instr >> (6 + ra * 2 + rb)) & 1;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000831 op->ccval = (regs->ccr & ~(1UL << (31 - rd))) |
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000832 (val << (31 - rd));
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000833 return 1;
834 default:
835 op->type = UNKNOWN;
836 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000837 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000838 break;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000839 case 31:
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000840 switch ((instr >> 1) & 0x3ff) {
841 case 598: /* sync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000842 op->type = BARRIER + BARRIER_SYNC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000843#ifdef __powerpc64__
844 switch ((instr >> 21) & 3) {
845 case 1: /* lwsync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000846 op->type = BARRIER + BARRIER_LWSYNC;
847 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000848 case 2: /* ptesync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000849 op->type = BARRIER + BARRIER_PTESYNC;
850 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000851 }
852#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000853 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000854
855 case 854: /* eieio */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000856 op->type = BARRIER + BARRIER_EIEIO;
857 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000858 }
859 break;
860 }
861
862 /* Following cases refer to regs->gpr[], so we need all regs */
863 if (!FULL_REGS(regs))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000864 return -1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000865
866 rd = (instr >> 21) & 0x1f;
867 ra = (instr >> 16) & 0x1f;
868 rb = (instr >> 11) & 0x1f;
869
870 switch (opcode) {
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000871#ifdef __powerpc64__
872 case 2: /* tdi */
873 if (rd & trap_compare(regs->gpr[ra], (short) instr))
874 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000875 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000876#endif
877 case 3: /* twi */
878 if (rd & trap_compare((int)regs->gpr[ra], (short) instr))
879 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000880 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000881
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000882 case 7: /* mulli */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000883 op->val = regs->gpr[ra] * (short) instr;
884 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000885
886 case 8: /* subfic */
887 imm = (short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000888 add_with_carry(regs, op, rd, ~regs->gpr[ra], imm, 1);
889 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000890
891 case 10: /* cmpli */
892 imm = (unsigned short) instr;
893 val = regs->gpr[ra];
894#ifdef __powerpc64__
895 if ((rd & 1) == 0)
896 val = (unsigned int) val;
897#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000898 do_cmp_unsigned(regs, op, val, imm, rd >> 2);
899 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000900
901 case 11: /* cmpi */
902 imm = (short) instr;
903 val = regs->gpr[ra];
904#ifdef __powerpc64__
905 if ((rd & 1) == 0)
906 val = (int) val;
907#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000908 do_cmp_signed(regs, op, val, imm, rd >> 2);
909 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000910
911 case 12: /* addic */
912 imm = (short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000913 add_with_carry(regs, op, rd, regs->gpr[ra], imm, 0);
914 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000915
916 case 13: /* addic. */
917 imm = (short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000918 add_with_carry(regs, op, rd, regs->gpr[ra], imm, 0);
919 set_cr0(regs, op, rd);
920 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000921
922 case 14: /* addi */
923 imm = (short) instr;
924 if (ra)
925 imm += regs->gpr[ra];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000926 op->val = imm;
927 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000928
929 case 15: /* addis */
930 imm = ((short) instr) << 16;
931 if (ra)
932 imm += regs->gpr[ra];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000933 op->val = imm;
934 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000935
936 case 20: /* rlwimi */
937 mb = (instr >> 6) & 0x1f;
938 me = (instr >> 1) & 0x1f;
939 val = DATA32(regs->gpr[rd]);
940 imm = MASK32(mb, me);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000941 op->val = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000942 goto logical_done;
943
944 case 21: /* rlwinm */
945 mb = (instr >> 6) & 0x1f;
946 me = (instr >> 1) & 0x1f;
947 val = DATA32(regs->gpr[rd]);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000948 op->val = ROTATE(val, rb) & MASK32(mb, me);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000949 goto logical_done;
950
951 case 23: /* rlwnm */
952 mb = (instr >> 6) & 0x1f;
953 me = (instr >> 1) & 0x1f;
954 rb = regs->gpr[rb] & 0x1f;
955 val = DATA32(regs->gpr[rd]);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000956 op->val = ROTATE(val, rb) & MASK32(mb, me);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000957 goto logical_done;
958
959 case 24: /* ori */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000960 op->val = regs->gpr[rd] | (unsigned short) instr;
961 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000962
963 case 25: /* oris */
964 imm = (unsigned short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000965 op->val = regs->gpr[rd] | (imm << 16);
966 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000967
968 case 26: /* xori */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000969 op->val = regs->gpr[rd] ^ (unsigned short) instr;
970 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000971
972 case 27: /* xoris */
973 imm = (unsigned short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000974 op->val = regs->gpr[rd] ^ (imm << 16);
975 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000976
977 case 28: /* andi. */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000978 op->val = regs->gpr[rd] & (unsigned short) instr;
979 set_cr0(regs, op, ra);
980 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000981
982 case 29: /* andis. */
983 imm = (unsigned short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000984 op->val = regs->gpr[rd] & (imm << 16);
985 set_cr0(regs, op, ra);
986 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000987
988#ifdef __powerpc64__
989 case 30: /* rld* */
990 mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
991 val = regs->gpr[rd];
992 if ((instr & 0x10) == 0) {
993 sh = rb | ((instr & 2) << 4);
994 val = ROTATE(val, sh);
995 switch ((instr >> 2) & 3) {
996 case 0: /* rldicl */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000997 val &= MASK64_L(mb);
998 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000999 case 1: /* rldicr */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001000 val &= MASK64_R(mb);
1001 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001002 case 2: /* rldic */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001003 val &= MASK64(mb, 63 - sh);
1004 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001005 case 3: /* rldimi */
1006 imm = MASK64(mb, 63 - sh);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001007 val = (regs->gpr[ra] & ~imm) |
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001008 (val & imm);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001009 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001010 op->val = val;
1011 goto logical_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001012 } else {
1013 sh = regs->gpr[rb] & 0x3f;
1014 val = ROTATE(val, sh);
1015 switch ((instr >> 1) & 7) {
1016 case 0: /* rldcl */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001017 op->val = val & MASK64_L(mb);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001018 goto logical_done;
1019 case 1: /* rldcr */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001020 op->val = val & MASK64_R(mb);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001021 goto logical_done;
1022 }
1023 }
1024#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001025 op->type = UNKNOWN; /* illegal instruction */
1026 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001027
1028 case 31:
1029 switch ((instr >> 1) & 0x3ff) {
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001030 case 4: /* tw */
1031 if (rd == 0x1f ||
1032 (rd & trap_compare((int)regs->gpr[ra],
1033 (int)regs->gpr[rb])))
1034 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001035 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001036#ifdef __powerpc64__
1037 case 68: /* td */
1038 if (rd & trap_compare(regs->gpr[ra], regs->gpr[rb]))
1039 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001040 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001041#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001042 case 83: /* mfmsr */
1043 if (regs->msr & MSR_PR)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001044 goto priv;
1045 op->type = MFMSR;
1046 op->reg = rd;
1047 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001048 case 146: /* mtmsr */
1049 if (regs->msr & MSR_PR)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001050 goto priv;
1051 op->type = MTMSR;
1052 op->reg = rd;
1053 op->val = 0xffffffff & ~(MSR_ME | MSR_LE);
1054 return 0;
Paul Mackerrasc0325242005-10-28 22:48:08 +10001055#ifdef CONFIG_PPC64
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001056 case 178: /* mtmsrd */
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001057 if (regs->msr & MSR_PR)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001058 goto priv;
1059 op->type = MTMSR;
1060 op->reg = rd;
1061 /* only MSR_EE and MSR_RI get changed if bit 15 set */
1062 /* mtmsrd doesn't change MSR_HV, MSR_ME or MSR_LE */
1063 imm = (instr & 0x10000)? 0x8002: 0xefffffffffffeffeUL;
1064 op->val = imm;
1065 return 0;
Paul Mackerrasc0325242005-10-28 22:48:08 +10001066#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001067
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001068 case 19: /* mfcr */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001069 imm = 0xffffffffUL;
Anton Blanchard64e756c2017-06-15 09:46:39 +10001070 if ((instr >> 20) & 1) {
1071 imm = 0xf0000000UL;
1072 for (sh = 0; sh < 8; ++sh) {
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001073 if (instr & (0x80000 >> sh))
Anton Blanchard64e756c2017-06-15 09:46:39 +10001074 break;
Anton Blanchard64e756c2017-06-15 09:46:39 +10001075 imm >>= 4;
1076 }
Anton Blanchard64e756c2017-06-15 09:46:39 +10001077 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001078 op->val = regs->ccr & imm;
1079 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001080
1081 case 144: /* mtcrf */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001082 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001083 imm = 0xf0000000UL;
1084 val = regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001085 op->val = regs->ccr;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001086 for (sh = 0; sh < 8; ++sh) {
1087 if (instr & (0x80000 >> sh))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001088 op->val = (op->val & ~imm) |
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001089 (val & imm);
1090 imm >>= 4;
1091 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001092 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001093
1094 case 339: /* mfspr */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001095 spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001096 op->type = MFSPR;
1097 op->reg = rd;
1098 op->spr = spr;
1099 if (spr == SPRN_XER || spr == SPRN_LR ||
1100 spr == SPRN_CTR)
1101 return 1;
1102 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001103
1104 case 467: /* mtspr */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001105 spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001106 op->type = MTSPR;
1107 op->val = regs->gpr[rd];
1108 op->spr = spr;
1109 if (spr == SPRN_XER || spr == SPRN_LR ||
1110 spr == SPRN_CTR)
1111 return 1;
1112 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001113
1114/*
1115 * Compare instructions
1116 */
1117 case 0: /* cmp */
1118 val = regs->gpr[ra];
1119 val2 = regs->gpr[rb];
1120#ifdef __powerpc64__
1121 if ((rd & 1) == 0) {
1122 /* word (32-bit) compare */
1123 val = (int) val;
1124 val2 = (int) val2;
1125 }
1126#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001127 do_cmp_signed(regs, op, val, val2, rd >> 2);
1128 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001129
1130 case 32: /* cmpl */
1131 val = regs->gpr[ra];
1132 val2 = regs->gpr[rb];
1133#ifdef __powerpc64__
1134 if ((rd & 1) == 0) {
1135 /* word (32-bit) compare */
1136 val = (unsigned int) val;
1137 val2 = (unsigned int) val2;
1138 }
1139#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001140 do_cmp_unsigned(regs, op, val, val2, rd >> 2);
1141 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001142
Matt Brown02c0f622017-07-31 10:58:22 +10001143 case 508: /* cmpb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001144 do_cmpb(regs, op, regs->gpr[rd], regs->gpr[rb]);
1145 goto logical_done_nocc;
Matt Brown02c0f622017-07-31 10:58:22 +10001146
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001147/*
1148 * Arithmetic instructions
1149 */
1150 case 8: /* subfc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001151 add_with_carry(regs, op, rd, ~regs->gpr[ra],
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001152 regs->gpr[rb], 1);
1153 goto arith_done;
1154#ifdef __powerpc64__
1155 case 9: /* mulhdu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001156 asm("mulhdu %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001157 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1158 goto arith_done;
1159#endif
1160 case 10: /* addc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001161 add_with_carry(regs, op, rd, regs->gpr[ra],
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001162 regs->gpr[rb], 0);
1163 goto arith_done;
1164
1165 case 11: /* mulhwu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001166 asm("mulhwu %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001167 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1168 goto arith_done;
1169
1170 case 40: /* subf */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001171 op->val = regs->gpr[rb] - regs->gpr[ra];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001172 goto arith_done;
1173#ifdef __powerpc64__
1174 case 73: /* mulhd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001175 asm("mulhd %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001176 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1177 goto arith_done;
1178#endif
1179 case 75: /* mulhw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001180 asm("mulhw %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001181 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1182 goto arith_done;
1183
1184 case 104: /* neg */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001185 op->val = -regs->gpr[ra];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001186 goto arith_done;
1187
1188 case 136: /* subfe */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001189 add_with_carry(regs, op, rd, ~regs->gpr[ra],
1190 regs->gpr[rb], regs->xer & XER_CA);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001191 goto arith_done;
1192
1193 case 138: /* adde */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001194 add_with_carry(regs, op, rd, regs->gpr[ra],
1195 regs->gpr[rb], regs->xer & XER_CA);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001196 goto arith_done;
1197
1198 case 200: /* subfze */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001199 add_with_carry(regs, op, rd, ~regs->gpr[ra], 0L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001200 regs->xer & XER_CA);
1201 goto arith_done;
1202
1203 case 202: /* addze */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001204 add_with_carry(regs, op, rd, regs->gpr[ra], 0L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001205 regs->xer & XER_CA);
1206 goto arith_done;
1207
1208 case 232: /* subfme */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001209 add_with_carry(regs, op, rd, ~regs->gpr[ra], -1L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001210 regs->xer & XER_CA);
1211 goto arith_done;
1212#ifdef __powerpc64__
1213 case 233: /* mulld */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001214 op->val = regs->gpr[ra] * regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001215 goto arith_done;
1216#endif
1217 case 234: /* addme */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001218 add_with_carry(regs, op, rd, regs->gpr[ra], -1L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001219 regs->xer & XER_CA);
1220 goto arith_done;
1221
1222 case 235: /* mullw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001223 op->val = (unsigned int) regs->gpr[ra] *
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001224 (unsigned int) regs->gpr[rb];
1225 goto arith_done;
1226
1227 case 266: /* add */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001228 op->val = regs->gpr[ra] + regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001229 goto arith_done;
1230#ifdef __powerpc64__
1231 case 457: /* divdu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001232 op->val = regs->gpr[ra] / regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001233 goto arith_done;
1234#endif
1235 case 459: /* divwu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001236 op->val = (unsigned int) regs->gpr[ra] /
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001237 (unsigned int) regs->gpr[rb];
1238 goto arith_done;
1239#ifdef __powerpc64__
1240 case 489: /* divd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001241 op->val = (long int) regs->gpr[ra] /
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001242 (long int) regs->gpr[rb];
1243 goto arith_done;
1244#endif
1245 case 491: /* divw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001246 op->val = (int) regs->gpr[ra] /
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001247 (int) regs->gpr[rb];
1248 goto arith_done;
1249
1250
1251/*
1252 * Logical instructions
1253 */
Matt Browne27f71e2017-07-31 10:58:26 +10001254 case 15: /* isel */
1255 mb = (instr >> 6) & 0x1f; /* bc */
1256 val = (regs->ccr >> (31 - mb)) & 1;
1257 val2 = (ra) ? regs->gpr[ra] : 0;
1258
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001259 op->val = (val) ? val2 : regs->gpr[rb];
1260 goto compute_done;
Matt Browne27f71e2017-07-31 10:58:26 +10001261
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001262 case 26: /* cntlzw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001263 op->val = __builtin_clz((unsigned int) regs->gpr[rd]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001264 goto logical_done;
1265#ifdef __powerpc64__
1266 case 58: /* cntlzd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001267 op->val = __builtin_clzl(regs->gpr[rd]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001268 goto logical_done;
1269#endif
1270 case 28: /* and */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001271 op->val = regs->gpr[rd] & regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001272 goto logical_done;
1273
1274 case 60: /* andc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001275 op->val = regs->gpr[rd] & ~regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001276 goto logical_done;
1277
Matt Browndcbd19b2017-07-31 10:58:23 +10001278 case 122: /* popcntb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001279 do_popcnt(regs, op, regs->gpr[rd], 8);
Matt Browndcbd19b2017-07-31 10:58:23 +10001280 goto logical_done;
1281
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001282 case 124: /* nor */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001283 op->val = ~(regs->gpr[rd] | regs->gpr[rb]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001284 goto logical_done;
Matt Brown2c979c42017-07-31 10:58:25 +10001285
1286 case 154: /* prtyw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001287 do_prty(regs, op, regs->gpr[rd], 32);
Matt Brown2c979c42017-07-31 10:58:25 +10001288 goto logical_done;
1289
1290 case 186: /* prtyd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001291 do_prty(regs, op, regs->gpr[rd], 64);
Matt Brown2c979c42017-07-31 10:58:25 +10001292 goto logical_done;
Matt Brownf3127932017-07-31 10:58:24 +10001293#ifdef CONFIG_PPC64
1294 case 252: /* bpermd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001295 do_bpermd(regs, op, regs->gpr[rd], regs->gpr[rb]);
Matt Brownf3127932017-07-31 10:58:24 +10001296 goto logical_done;
1297#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001298 case 284: /* xor */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001299 op->val = ~(regs->gpr[rd] ^ regs->gpr[rb]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001300 goto logical_done;
1301
1302 case 316: /* xor */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001303 op->val = regs->gpr[rd] ^ regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001304 goto logical_done;
1305
Matt Browndcbd19b2017-07-31 10:58:23 +10001306 case 378: /* popcntw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001307 do_popcnt(regs, op, regs->gpr[rd], 32);
Matt Browndcbd19b2017-07-31 10:58:23 +10001308 goto logical_done;
1309
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001310 case 412: /* orc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001311 op->val = regs->gpr[rd] | ~regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001312 goto logical_done;
1313
1314 case 444: /* or */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001315 op->val = regs->gpr[rd] | regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001316 goto logical_done;
1317
1318 case 476: /* nand */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001319 op->val = ~(regs->gpr[rd] & regs->gpr[rb]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001320 goto logical_done;
Matt Browndcbd19b2017-07-31 10:58:23 +10001321#ifdef CONFIG_PPC64
1322 case 506: /* popcntd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001323 do_popcnt(regs, op, regs->gpr[rd], 64);
Matt Browndcbd19b2017-07-31 10:58:23 +10001324 goto logical_done;
1325#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001326 case 922: /* extsh */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001327 op->val = (signed short) regs->gpr[rd];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001328 goto logical_done;
1329
1330 case 954: /* extsb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001331 op->val = (signed char) regs->gpr[rd];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001332 goto logical_done;
1333#ifdef __powerpc64__
1334 case 986: /* extsw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001335 op->val = (signed int) regs->gpr[rd];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001336 goto logical_done;
1337#endif
1338
1339/*
1340 * Shift instructions
1341 */
1342 case 24: /* slw */
1343 sh = regs->gpr[rb] & 0x3f;
1344 if (sh < 32)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001345 op->val = (regs->gpr[rd] << sh) & 0xffffffffUL;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001346 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001347 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001348 goto logical_done;
1349
1350 case 536: /* srw */
1351 sh = regs->gpr[rb] & 0x3f;
1352 if (sh < 32)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001353 op->val = (regs->gpr[rd] & 0xffffffffUL) >> sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001354 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001355 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001356 goto logical_done;
1357
1358 case 792: /* sraw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001359 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001360 sh = regs->gpr[rb] & 0x3f;
1361 ival = (signed int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001362 op->val = ival >> (sh < 32 ? sh : 31);
1363 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001364 if (ival < 0 && (sh >= 32 || (ival & ((1ul << sh) - 1)) != 0))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001365 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001366 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001367 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001368 goto logical_done;
1369
1370 case 824: /* srawi */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001371 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001372 sh = rb;
1373 ival = (signed int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001374 op->val = ival >> sh;
1375 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001376 if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001377 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001378 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001379 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001380 goto logical_done;
1381
1382#ifdef __powerpc64__
1383 case 27: /* sld */
Paul Mackerrase698b962014-07-19 17:47:57 +10001384 sh = regs->gpr[rb] & 0x7f;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001385 if (sh < 64)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001386 op->val = regs->gpr[rd] << sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001387 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001388 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001389 goto logical_done;
1390
1391 case 539: /* srd */
1392 sh = regs->gpr[rb] & 0x7f;
1393 if (sh < 64)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001394 op->val = regs->gpr[rd] >> sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001395 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001396 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001397 goto logical_done;
1398
1399 case 794: /* srad */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001400 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001401 sh = regs->gpr[rb] & 0x7f;
1402 ival = (signed long int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001403 op->val = ival >> (sh < 64 ? sh : 63);
1404 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001405 if (ival < 0 && (sh >= 64 || (ival & ((1ul << sh) - 1)) != 0))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001406 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001407 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001408 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001409 goto logical_done;
1410
1411 case 826: /* sradi with sh_5 = 0 */
1412 case 827: /* sradi with sh_5 = 1 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001413 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001414 sh = rb | ((instr & 2) << 4);
1415 ival = (signed long int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001416 op->val = ival >> sh;
1417 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001418 if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001419 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001420 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001421 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001422 goto logical_done;
1423#endif /* __powerpc64__ */
1424
1425/*
1426 * Cache instructions
1427 */
1428 case 54: /* dcbst */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001429 op->type = MKOP(CACHEOP, DCBST, 0);
1430 op->ea = xform_ea(instr, regs);
1431 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001432
1433 case 86: /* dcbf */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001434 op->type = MKOP(CACHEOP, DCBF, 0);
1435 op->ea = xform_ea(instr, regs);
1436 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001437
1438 case 246: /* dcbtst */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001439 op->type = MKOP(CACHEOP, DCBTST, 0);
1440 op->ea = xform_ea(instr, regs);
1441 op->reg = rd;
1442 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001443
1444 case 278: /* dcbt */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001445 op->type = MKOP(CACHEOP, DCBTST, 0);
1446 op->ea = xform_ea(instr, regs);
1447 op->reg = rd;
1448 return 0;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001449
1450 case 982: /* icbi */
1451 op->type = MKOP(CACHEOP, ICBI, 0);
1452 op->ea = xform_ea(instr, regs);
1453 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001454 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001455 break;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001457
1458 /*
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001459 * Loads and stores.
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001460 */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001461 op->type = UNKNOWN;
1462 op->update_reg = ra;
1463 op->reg = rd;
1464 op->val = regs->gpr[rd];
1465 u = (instr >> 20) & UPDATE;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001466
1467 switch (opcode) {
1468 case 31:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001469 u = instr & UPDATE;
1470 op->ea = xform_ea(instr, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001471 switch ((instr >> 1) & 0x3ff) {
1472 case 20: /* lwarx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001473 op->type = MKOP(LARX, 0, 4);
1474 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001475
1476 case 150: /* stwcx. */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001477 op->type = MKOP(STCX, 0, 4);
1478 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001479
1480#ifdef __powerpc64__
1481 case 84: /* ldarx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001482 op->type = MKOP(LARX, 0, 8);
1483 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001484
1485 case 214: /* stdcx. */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001486 op->type = MKOP(STCX, 0, 8);
1487 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001488
1489 case 21: /* ldx */
1490 case 53: /* ldux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001491 op->type = MKOP(LOAD, u, 8);
1492 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001493#endif
1494
1495 case 23: /* lwzx */
1496 case 55: /* lwzux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001497 op->type = MKOP(LOAD, u, 4);
1498 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001499
1500 case 87: /* lbzx */
1501 case 119: /* lbzux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001502 op->type = MKOP(LOAD, u, 1);
1503 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001504
1505#ifdef CONFIG_ALTIVEC
1506 case 103: /* lvx */
1507 case 359: /* lvxl */
1508 if (!(regs->msr & MSR_VEC))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001509 goto vecunavail;
1510 op->type = MKOP(LOAD_VMX, 0, 16);
1511 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001512
1513 case 231: /* stvx */
1514 case 487: /* stvxl */
1515 if (!(regs->msr & MSR_VEC))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001516 goto vecunavail;
1517 op->type = MKOP(STORE_VMX, 0, 16);
1518 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001519#endif /* CONFIG_ALTIVEC */
1520
1521#ifdef __powerpc64__
1522 case 149: /* stdx */
1523 case 181: /* stdux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001524 op->type = MKOP(STORE, u, 8);
1525 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001526#endif
1527
1528 case 151: /* stwx */
1529 case 183: /* stwux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001530 op->type = MKOP(STORE, u, 4);
1531 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001532
1533 case 215: /* stbx */
1534 case 247: /* stbux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001535 op->type = MKOP(STORE, u, 1);
1536 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001537
1538 case 279: /* lhzx */
1539 case 311: /* lhzux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001540 op->type = MKOP(LOAD, u, 2);
1541 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001542
1543#ifdef __powerpc64__
1544 case 341: /* lwax */
1545 case 373: /* lwaux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001546 op->type = MKOP(LOAD, SIGNEXT | u, 4);
1547 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001548#endif
1549
1550 case 343: /* lhax */
1551 case 375: /* lhaux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001552 op->type = MKOP(LOAD, SIGNEXT | u, 2);
1553 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001554
1555 case 407: /* sthx */
1556 case 439: /* sthux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001557 op->type = MKOP(STORE, u, 2);
1558 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001559
1560#ifdef __powerpc64__
1561 case 532: /* ldbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001562 op->type = MKOP(LOAD, BYTEREV, 8);
1563 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001564
1565#endif
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001566 case 533: /* lswx */
1567 op->type = MKOP(LOAD_MULTI, 0, regs->xer & 0x7f);
1568 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001569
1570 case 534: /* lwbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001571 op->type = MKOP(LOAD, BYTEREV, 4);
1572 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001573
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001574 case 597: /* lswi */
1575 if (rb == 0)
1576 rb = 32; /* # bytes to load */
1577 op->type = MKOP(LOAD_MULTI, 0, rb);
1578 op->ea = 0;
1579 if (ra)
1580 op->ea = truncate_if_32bit(regs->msr,
1581 regs->gpr[ra]);
1582 break;
1583
Paul Bolleb69a1da2014-05-20 21:59:42 +02001584#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001585 case 535: /* lfsx */
1586 case 567: /* lfsux */
1587 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001588 goto fpunavail;
1589 op->type = MKOP(LOAD_FP, u, 4);
1590 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001591
1592 case 599: /* lfdx */
1593 case 631: /* lfdux */
1594 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001595 goto fpunavail;
1596 op->type = MKOP(LOAD_FP, u, 8);
1597 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001598
1599 case 663: /* stfsx */
1600 case 695: /* stfsux */
1601 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001602 goto fpunavail;
1603 op->type = MKOP(STORE_FP, u, 4);
1604 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001605
1606 case 727: /* stfdx */
1607 case 759: /* stfdux */
1608 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001609 goto fpunavail;
1610 op->type = MKOP(STORE_FP, u, 8);
1611 break;
Sean MacLennancd64d162010-09-01 07:21:21 +00001612#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001613
1614#ifdef __powerpc64__
1615 case 660: /* stdbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001616 op->type = MKOP(STORE, BYTEREV, 8);
1617 op->val = byterev_8(regs->gpr[rd]);
1618 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001619
1620#endif
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001621 case 661: /* stswx */
1622 op->type = MKOP(STORE_MULTI, 0, regs->xer & 0x7f);
1623 break;
1624
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001625 case 662: /* stwbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001626 op->type = MKOP(STORE, BYTEREV, 4);
1627 op->val = byterev_4(regs->gpr[rd]);
1628 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001629
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001630 case 725:
1631 if (rb == 0)
1632 rb = 32; /* # bytes to store */
1633 op->type = MKOP(STORE_MULTI, 0, rb);
1634 op->ea = 0;
1635 if (ra)
1636 op->ea = truncate_if_32bit(regs->msr,
1637 regs->gpr[ra]);
1638 break;
1639
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001640 case 790: /* lhbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001641 op->type = MKOP(LOAD, BYTEREV, 2);
1642 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001643
1644 case 918: /* sthbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001645 op->type = MKOP(STORE, BYTEREV, 2);
1646 op->val = byterev_2(regs->gpr[rd]);
1647 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001648
1649#ifdef CONFIG_VSX
1650 case 844: /* lxvd2x */
1651 case 876: /* lxvd2ux */
1652 if (!(regs->msr & MSR_VSX))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001653 goto vsxunavail;
1654 op->reg = rd | ((instr & 1) << 5);
1655 op->type = MKOP(LOAD_VSX, u, 16);
1656 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001657
1658 case 972: /* stxvd2x */
1659 case 1004: /* stxvd2ux */
1660 if (!(regs->msr & MSR_VSX))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001661 goto vsxunavail;
1662 op->reg = rd | ((instr & 1) << 5);
1663 op->type = MKOP(STORE_VSX, u, 16);
1664 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001665
1666#endif /* CONFIG_VSX */
1667 }
1668 break;
1669
1670 case 32: /* lwz */
1671 case 33: /* lwzu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001672 op->type = MKOP(LOAD, u, 4);
1673 op->ea = dform_ea(instr, regs);
1674 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001675
1676 case 34: /* lbz */
1677 case 35: /* lbzu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001678 op->type = MKOP(LOAD, u, 1);
1679 op->ea = dform_ea(instr, regs);
1680 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001681
1682 case 36: /* stw */
Tiejun Chen8e9f6932012-09-16 23:54:31 +00001683 case 37: /* stwu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001684 op->type = MKOP(STORE, u, 4);
1685 op->ea = dform_ea(instr, regs);
1686 break;
Tiejun Chen8e9f6932012-09-16 23:54:31 +00001687
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001688 case 38: /* stb */
1689 case 39: /* stbu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001690 op->type = MKOP(STORE, u, 1);
1691 op->ea = dform_ea(instr, regs);
1692 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001693
1694 case 40: /* lhz */
1695 case 41: /* lhzu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001696 op->type = MKOP(LOAD, u, 2);
1697 op->ea = dform_ea(instr, regs);
1698 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001699
1700 case 42: /* lha */
1701 case 43: /* lhau */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001702 op->type = MKOP(LOAD, SIGNEXT | u, 2);
1703 op->ea = dform_ea(instr, regs);
1704 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001705
1706 case 44: /* sth */
1707 case 45: /* sthu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001708 op->type = MKOP(STORE, u, 2);
1709 op->ea = dform_ea(instr, regs);
1710 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001711
1712 case 46: /* lmw */
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001713 if (ra >= rd)
1714 break; /* invalid form, ra in range to load */
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001715 op->type = MKOP(LOAD_MULTI, 0, 4 * (32 - rd));
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001716 op->ea = dform_ea(instr, regs);
1717 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001718
1719 case 47: /* stmw */
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001720 op->type = MKOP(STORE_MULTI, 0, 4 * (32 - rd));
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001721 op->ea = dform_ea(instr, regs);
1722 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001723
Sean MacLennancd64d162010-09-01 07:21:21 +00001724#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001725 case 48: /* lfs */
1726 case 49: /* lfsu */
1727 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001728 goto fpunavail;
1729 op->type = MKOP(LOAD_FP, u, 4);
1730 op->ea = dform_ea(instr, regs);
1731 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001732
1733 case 50: /* lfd */
1734 case 51: /* lfdu */
1735 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001736 goto fpunavail;
1737 op->type = MKOP(LOAD_FP, u, 8);
1738 op->ea = dform_ea(instr, regs);
1739 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001740
1741 case 52: /* stfs */
1742 case 53: /* stfsu */
1743 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001744 goto fpunavail;
1745 op->type = MKOP(STORE_FP, u, 4);
1746 op->ea = dform_ea(instr, regs);
1747 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001748
1749 case 54: /* stfd */
1750 case 55: /* stfdu */
1751 if (!(regs->msr & MSR_FP))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001752 goto fpunavail;
1753 op->type = MKOP(STORE_FP, u, 8);
1754 op->ea = dform_ea(instr, regs);
1755 break;
Sean MacLennancd64d162010-09-01 07:21:21 +00001756#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001757
1758#ifdef __powerpc64__
1759 case 58: /* ld[u], lwa */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001760 op->ea = dsform_ea(instr, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001761 switch (instr & 3) {
1762 case 0: /* ld */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001763 op->type = MKOP(LOAD, 0, 8);
1764 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001765 case 1: /* ldu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001766 op->type = MKOP(LOAD, UPDATE, 8);
1767 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001768 case 2: /* lwa */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001769 op->type = MKOP(LOAD, SIGNEXT, 4);
1770 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001771 }
1772 break;
1773
1774 case 62: /* std[u] */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001775 op->ea = dsform_ea(instr, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001776 switch (instr & 3) {
1777 case 0: /* std */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001778 op->type = MKOP(STORE, 0, 8);
1779 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001780 case 1: /* stdu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001781 op->type = MKOP(STORE, UPDATE, 8);
1782 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001783 }
1784 break;
1785#endif /* __powerpc64__ */
1786
1787 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001788 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001789
1790 logical_done:
1791 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001792 set_cr0(regs, op, ra);
1793 logical_done_nocc:
1794 op->reg = ra;
1795 op->type |= SETREG;
1796 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001797
1798 arith_done:
1799 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001800 set_cr0(regs, op, rd);
1801 compute_done:
1802 op->reg = rd;
1803 op->type |= SETREG;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001804 return 1;
1805
1806 priv:
1807 op->type = INTERRUPT | 0x700;
1808 op->val = SRR1_PROGPRIV;
1809 return 0;
1810
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001811 trap:
1812 op->type = INTERRUPT | 0x700;
1813 op->val = SRR1_PROGTRAP;
1814 return 0;
1815
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001816#ifdef CONFIG_PPC_FPU
1817 fpunavail:
1818 op->type = INTERRUPT | 0x800;
1819 return 0;
1820#endif
1821
1822#ifdef CONFIG_ALTIVEC
1823 vecunavail:
1824 op->type = INTERRUPT | 0xf20;
1825 return 0;
1826#endif
1827
1828#ifdef CONFIG_VSX
1829 vsxunavail:
1830 op->type = INTERRUPT | 0xf40;
1831 return 0;
1832#endif
1833}
1834EXPORT_SYMBOL_GPL(analyse_instr);
Naveen N. Rao71f6e582017-04-12 16:48:51 +05301835NOKPROBE_SYMBOL(analyse_instr);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001836
1837/*
1838 * For PPC32 we always use stwu with r1 to change the stack pointer.
1839 * So this emulated store may corrupt the exception frame, now we
1840 * have to provide the exception frame trampoline, which is pushed
1841 * below the kprobed function stack. So we only update gpr[1] but
1842 * don't emulate the real store operation. We will do real store
1843 * operation safely in exception return code by checking this flag.
1844 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +05301845static nokprobe_inline int handle_stack_update(unsigned long ea, struct pt_regs *regs)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001846{
1847#ifdef CONFIG_PPC32
1848 /*
1849 * Check if we will touch kernel stack overflow
1850 */
1851 if (ea - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
1852 printk(KERN_CRIT "Can't kprobe this since kernel stack would overflow.\n");
1853 return -EINVAL;
1854 }
1855#endif /* CONFIG_PPC32 */
1856 /*
1857 * Check if we already set since that means we'll
1858 * lose the previous value.
1859 */
1860 WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
1861 set_thread_flag(TIF_EMULATE_STACK_STORE);
1862 return 0;
1863}
1864
Naveen N. Rao71f6e582017-04-12 16:48:51 +05301865static nokprobe_inline void do_signext(unsigned long *valp, int size)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001866{
1867 switch (size) {
1868 case 2:
1869 *valp = (signed short) *valp;
1870 break;
1871 case 4:
1872 *valp = (signed int) *valp;
1873 break;
1874 }
1875}
1876
Naveen N. Rao71f6e582017-04-12 16:48:51 +05301877static nokprobe_inline void do_byterev(unsigned long *valp, int size)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001878{
1879 switch (size) {
1880 case 2:
1881 *valp = byterev_2(*valp);
1882 break;
1883 case 4:
1884 *valp = byterev_4(*valp);
1885 break;
1886#ifdef __powerpc64__
1887 case 8:
1888 *valp = byterev_8(*valp);
1889 break;
1890#endif
1891 }
1892}
1893
1894/*
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001895 * Emulate an instruction that can be executed just by updating
1896 * fields in *regs.
1897 */
1898void emulate_update_regs(struct pt_regs *regs, struct instruction_op *op)
1899{
1900 unsigned long next_pc;
1901
1902 next_pc = truncate_if_32bit(regs->msr, regs->nip + 4);
1903 switch (op->type & INSTR_TYPE_MASK) {
1904 case COMPUTE:
1905 if (op->type & SETREG)
1906 regs->gpr[op->reg] = op->val;
1907 if (op->type & SETCC)
1908 regs->ccr = op->ccval;
1909 if (op->type & SETXER)
1910 regs->xer = op->xerval;
1911 break;
1912
1913 case BRANCH:
1914 if (op->type & SETLK)
1915 regs->link = next_pc;
1916 if (op->type & BRTAKEN)
1917 next_pc = op->val;
1918 if (op->type & DECCTR)
1919 --regs->ctr;
1920 break;
1921
1922 case BARRIER:
1923 switch (op->type & BARRIER_MASK) {
1924 case BARRIER_SYNC:
1925 mb();
1926 break;
1927 case BARRIER_ISYNC:
1928 isync();
1929 break;
1930 case BARRIER_EIEIO:
1931 eieio();
1932 break;
1933 case BARRIER_LWSYNC:
1934 asm volatile("lwsync" : : : "memory");
1935 break;
1936 case BARRIER_PTESYNC:
1937 asm volatile("ptesync" : : : "memory");
1938 break;
1939 }
1940 break;
1941
1942 case MFSPR:
1943 switch (op->spr) {
1944 case SPRN_XER:
1945 regs->gpr[op->reg] = regs->xer & 0xffffffffUL;
1946 break;
1947 case SPRN_LR:
1948 regs->gpr[op->reg] = regs->link;
1949 break;
1950 case SPRN_CTR:
1951 regs->gpr[op->reg] = regs->ctr;
1952 break;
1953 default:
1954 WARN_ON_ONCE(1);
1955 }
1956 break;
1957
1958 case MTSPR:
1959 switch (op->spr) {
1960 case SPRN_XER:
1961 regs->xer = op->val & 0xffffffffUL;
1962 break;
1963 case SPRN_LR:
1964 regs->link = op->val;
1965 break;
1966 case SPRN_CTR:
1967 regs->ctr = op->val;
1968 break;
1969 default:
1970 WARN_ON_ONCE(1);
1971 }
1972 break;
1973
1974 default:
1975 WARN_ON_ONCE(1);
1976 }
1977 regs->nip = next_pc;
1978}
1979
1980/*
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001981 * Emulate instructions that cause a transfer of control,
1982 * loads and stores, and a few other instructions.
1983 * Returns 1 if the step was emulated, 0 if not,
1984 * or -1 if the instruction is one that should not be stepped,
1985 * such as an rfid, or a mtmsrd that would clear MSR_RI.
1986 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +05301987int emulate_step(struct pt_regs *regs, unsigned int instr)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001988{
1989 struct instruction_op op;
1990 int r, err, size;
1991 unsigned long val;
1992 unsigned int cr;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001993 int i, rd, nb;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001994
1995 r = analyse_instr(&op, regs, instr);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001996 if (r < 0)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001997 return r;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001998 if (r > 0) {
1999 emulate_update_regs(regs, &op);
2000 return 1;
2001 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002002
2003 err = 0;
2004 size = GETSIZE(op.type);
2005 switch (op.type & INSTR_TYPE_MASK) {
2006 case CACHEOP:
2007 if (!address_ok(regs, op.ea, 8))
2008 return 0;
2009 switch (op.type & CACHEOP_MASK) {
2010 case DCBST:
2011 __cacheop_user_asmx(op.ea, err, "dcbst");
2012 break;
2013 case DCBF:
2014 __cacheop_user_asmx(op.ea, err, "dcbf");
2015 break;
2016 case DCBTST:
2017 if (op.reg == 0)
2018 prefetchw((void *) op.ea);
2019 break;
2020 case DCBT:
2021 if (op.reg == 0)
2022 prefetch((void *) op.ea);
2023 break;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10002024 case ICBI:
2025 __cacheop_user_asmx(op.ea, err, "icbi");
2026 break;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002027 }
2028 if (err)
2029 return 0;
2030 goto instr_done;
2031
2032 case LARX:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002033 if (op.ea & (size - 1))
2034 break; /* can't handle misaligned */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002035 if (!address_ok(regs, op.ea, size))
Markus Elfring3c4b66a2017-01-21 15:30:15 +01002036 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002037 err = 0;
2038 switch (size) {
2039 case 4:
2040 __get_user_asmx(val, op.ea, err, "lwarx");
2041 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002042#ifdef __powerpc64__
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002043 case 8:
2044 __get_user_asmx(val, op.ea, err, "ldarx");
2045 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002046#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002047 default:
2048 return 0;
2049 }
2050 if (!err)
2051 regs->gpr[op.reg] = val;
2052 goto ldst_done;
2053
2054 case STCX:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002055 if (op.ea & (size - 1))
2056 break; /* can't handle misaligned */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002057 if (!address_ok(regs, op.ea, size))
Markus Elfring3c4b66a2017-01-21 15:30:15 +01002058 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002059 err = 0;
2060 switch (size) {
2061 case 4:
2062 __put_user_asmx(op.val, op.ea, err, "stwcx.", cr);
2063 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002064#ifdef __powerpc64__
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002065 case 8:
2066 __put_user_asmx(op.val, op.ea, err, "stdcx.", cr);
2067 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002068#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002069 default:
2070 return 0;
2071 }
2072 if (!err)
2073 regs->ccr = (regs->ccr & 0x0fffffff) |
2074 (cr & 0xe0000000) |
2075 ((regs->xer >> 3) & 0x10000000);
2076 goto ldst_done;
2077
2078 case LOAD:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002079 err = read_mem(&regs->gpr[op.reg], op.ea, size, regs);
2080 if (!err) {
2081 if (op.type & SIGNEXT)
2082 do_signext(&regs->gpr[op.reg], size);
2083 if (op.type & BYTEREV)
2084 do_byterev(&regs->gpr[op.reg], size);
2085 }
2086 goto ldst_done;
2087
Paul Mackerras7048c842014-11-03 15:46:43 +11002088#ifdef CONFIG_PPC_FPU
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002089 case LOAD_FP:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002090 if (size == 4)
2091 err = do_fp_load(op.reg, do_lfs, op.ea, size, regs);
2092 else
2093 err = do_fp_load(op.reg, do_lfd, op.ea, size, regs);
2094 goto ldst_done;
Paul Mackerras7048c842014-11-03 15:46:43 +11002095#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002096#ifdef CONFIG_ALTIVEC
2097 case LOAD_VMX:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002098 err = do_vec_load(op.reg, do_lvx, op.ea & ~0xfUL, regs);
2099 goto ldst_done;
2100#endif
2101#ifdef CONFIG_VSX
2102 case LOAD_VSX:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002103 err = do_vsx_load(op.reg, do_lxvd2x, op.ea, regs);
2104 goto ldst_done;
2105#endif
2106 case LOAD_MULTI:
2107 if (regs->msr & MSR_LE)
2108 return 0;
2109 rd = op.reg;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002110 for (i = 0; i < size; i += 4) {
2111 nb = size - i;
2112 if (nb > 4)
2113 nb = 4;
2114 err = read_mem(&regs->gpr[rd], op.ea, nb, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002115 if (err)
2116 return 0;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002117 if (nb < 4) /* left-justify last bytes */
2118 regs->gpr[rd] <<= 32 - 8 * nb;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002119 op.ea += 4;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002120 ++rd;
2121 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002122 goto instr_done;
2123
2124 case STORE:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002125 if ((op.type & UPDATE) && size == sizeof(long) &&
2126 op.reg == 1 && op.update_reg == 1 &&
2127 !(regs->msr & MSR_PR) &&
2128 op.ea >= regs->gpr[1] - STACK_INT_FRAME_SIZE) {
2129 err = handle_stack_update(op.ea, regs);
2130 goto ldst_done;
2131 }
2132 err = write_mem(op.val, op.ea, size, regs);
2133 goto ldst_done;
2134
Paul Mackerras7048c842014-11-03 15:46:43 +11002135#ifdef CONFIG_PPC_FPU
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002136 case STORE_FP:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002137 if (size == 4)
2138 err = do_fp_store(op.reg, do_stfs, op.ea, size, regs);
2139 else
2140 err = do_fp_store(op.reg, do_stfd, op.ea, size, regs);
2141 goto ldst_done;
Paul Mackerras7048c842014-11-03 15:46:43 +11002142#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002143#ifdef CONFIG_ALTIVEC
2144 case STORE_VMX:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002145 err = do_vec_store(op.reg, do_stvx, op.ea & ~0xfUL, regs);
2146 goto ldst_done;
2147#endif
2148#ifdef CONFIG_VSX
2149 case STORE_VSX:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002150 err = do_vsx_store(op.reg, do_stxvd2x, op.ea, regs);
2151 goto ldst_done;
2152#endif
2153 case STORE_MULTI:
2154 if (regs->msr & MSR_LE)
2155 return 0;
2156 rd = op.reg;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002157 for (i = 0; i < size; i += 4) {
2158 val = regs->gpr[rd];
2159 nb = size - i;
2160 if (nb > 4)
2161 nb = 4;
2162 else
2163 val >>= 32 - 8 * nb;
2164 err = write_mem(val, op.ea, nb, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002165 if (err)
2166 return 0;
2167 op.ea += 4;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002168 ++rd;
2169 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002170 goto instr_done;
2171
2172 case MFMSR:
2173 regs->gpr[op.reg] = regs->msr & MSR_MASK;
2174 goto instr_done;
2175
2176 case MTMSR:
2177 val = regs->gpr[op.reg];
2178 if ((val & MSR_RI) == 0)
2179 /* can't step mtmsr[d] that would clear MSR_RI */
2180 return -1;
2181 /* here op.val is the mask of bits to change */
2182 regs->msr = (regs->msr & ~op.val) | (val & op.val);
2183 goto instr_done;
2184
2185#ifdef CONFIG_PPC64
2186 case SYSCALL: /* sc */
2187 /*
2188 * N.B. this uses knowledge about how the syscall
2189 * entry code works. If that is changed, this will
2190 * need to be changed also.
2191 */
2192 if (regs->gpr[0] == 0x1ebe &&
2193 cpu_has_feature(CPU_FTR_REAL_LE)) {
2194 regs->msr ^= MSR_LE;
2195 goto instr_done;
2196 }
2197 regs->gpr[9] = regs->gpr[13];
2198 regs->gpr[10] = MSR_KERNEL;
2199 regs->gpr[11] = regs->nip + 4;
2200 regs->gpr[12] = regs->msr & MSR_MASK;
2201 regs->gpr[13] = (unsigned long) get_paca();
2202 regs->nip = (unsigned long) &system_call_common;
2203 regs->msr = MSR_KERNEL;
2204 return 1;
2205
2206 case RFI:
2207 return -1;
2208#endif
2209 }
2210 return 0;
2211
2212 ldst_done:
2213 if (err)
2214 return 0;
2215 if (op.type & UPDATE)
2216 regs->gpr[op.update_reg] = op.ea;
2217
2218 instr_done:
2219 regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
2220 return 1;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002221}
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302222NOKPROBE_SYMBOL(emulate_step);