blob: 7a861cb960d2fd0ab67624981764343f37e00d66 [file] [log] [blame]
Arnd Bergmannae209cf2005-06-23 09:43:54 +10001/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05002 * IOMMU implementation for Cell Broadband Processor Architecture
Arnd Bergmannae209cf2005-06-23 09:43:54 +10003 *
Michael Ellerman99e139122008-01-30 11:03:44 +11004 * (C) Copyright IBM Corporation 2006-2008
Arnd Bergmannae209cf2005-06-23 09:43:54 +10005 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11006 * Author: Jeremy Kerr <jk@ozlabs.org>
Arnd Bergmannae209cf2005-06-23 09:43:54 +10007 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
Arnd Bergmannae209cf2005-06-23 09:43:54 +100021 */
22
23#undef DEBUG
24
25#include <linux/kernel.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100026#include <linux/init.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110027#include <linux/interrupt.h>
28#include <linux/notifier.h>
Michael Ellermanccd05d02008-02-08 16:37:02 +110029#include <linux/of.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060030#include <linux/of_platform.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100031
Arnd Bergmannae209cf2005-06-23 09:43:54 +100032#include <asm/prom.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110033#include <asm/iommu.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100034#include <asm/machdep.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110035#include <asm/pci-bridge.h>
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +010036#include <asm/udbg.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110037#include <asm/lmb.h>
Ishizaki Kou9858ee82007-12-04 19:38:24 +110038#include <asm/firmware.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100039#include <asm/cell-regs.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100040
Jeremy Kerr165785e2006-11-11 17:25:18 +110041#include "interrupt.h"
Arnd Bergmannae209cf2005-06-23 09:43:54 +100042
Jeremy Kerr165785e2006-11-11 17:25:18 +110043/* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
44 * instead of leaving them mapped to some dummy page. This can be
45 * enabled once the appropriate workarounds for spider bugs have
46 * been enabled
47 */
48#define CELL_IOMMU_REAL_UNMAP
Arnd Bergmannae209cf2005-06-23 09:43:54 +100049
Jeremy Kerr165785e2006-11-11 17:25:18 +110050/* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
51 * IO PTEs based on the transfer direction. That can be enabled
52 * once spider-net has been fixed to pass the correct direction
53 * to the DMA mapping functions
54 */
55#define CELL_IOMMU_STRICT_PROTECTION
Arnd Bergmannae209cf2005-06-23 09:43:54 +100056
Arnd Bergmannae209cf2005-06-23 09:43:54 +100057
Jeremy Kerr165785e2006-11-11 17:25:18 +110058#define NR_IOMMUS 2
Arnd Bergmannae209cf2005-06-23 09:43:54 +100059
Jeremy Kerr165785e2006-11-11 17:25:18 +110060/* IOC mmap registers */
61#define IOC_Reg_Size 0x2000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100062
Jeremy Kerr165785e2006-11-11 17:25:18 +110063#define IOC_IOPT_CacheInvd 0x908
64#define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
65#define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
66#define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100067
Jeremy Kerr165785e2006-11-11 17:25:18 +110068#define IOC_IOST_Origin 0x918
69#define IOC_IOST_Origin_E 0x8000000000000000ul
70#define IOC_IOST_Origin_HW 0x0000000000000800ul
71#define IOC_IOST_Origin_HL 0x0000000000000400ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100072
Jeremy Kerr165785e2006-11-11 17:25:18 +110073#define IOC_IO_ExcpStat 0x920
74#define IOC_IO_ExcpStat_V 0x8000000000000000ul
75#define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
76#define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
77#define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
78#define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
79#define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
80#define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
Arnd Bergmannae209cf2005-06-23 09:43:54 +100081
Jeremy Kerr165785e2006-11-11 17:25:18 +110082#define IOC_IO_ExcpMask 0x928
83#define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
84#define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100085
Jeremy Kerr165785e2006-11-11 17:25:18 +110086#define IOC_IOCmd_Offset 0x1000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100087
Jeremy Kerr165785e2006-11-11 17:25:18 +110088#define IOC_IOCmd_Cfg 0xc00
89#define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100090
Arnd Bergmannae209cf2005-06-23 09:43:54 +100091
Jeremy Kerr165785e2006-11-11 17:25:18 +110092/* Segment table entries */
93#define IOSTE_V 0x8000000000000000ul /* valid */
94#define IOSTE_H 0x4000000000000000ul /* cache hint */
95#define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
96#define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
97#define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
98#define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
99#define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
100#define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
101#define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000102
Jeremy Kerr165785e2006-11-11 17:25:18 +1100103/* Page table entries */
104#define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
105#define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
106#define IOPTE_M 0x2000000000000000ul /* coherency required */
107#define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
108#define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
109#define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
110#define IOPTE_H 0x0000000000000800ul /* cache hint */
111#define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000112
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000113
Jeremy Kerr165785e2006-11-11 17:25:18 +1100114/* IOMMU sizing */
115#define IO_SEGMENT_SHIFT 28
116#define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000117
Jeremy Kerr165785e2006-11-11 17:25:18 +1100118/* The high bit needs to be set on every DMA address */
119#define SPIDER_DMA_OFFSET 0x80000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000120
Jeremy Kerr165785e2006-11-11 17:25:18 +1100121struct iommu_window {
122 struct list_head list;
123 struct cbe_iommu *iommu;
124 unsigned long offset;
125 unsigned long size;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100126 unsigned int ioid;
127 struct iommu_table table;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100128};
129
Jeremy Kerr165785e2006-11-11 17:25:18 +1100130#define NAMESIZE 8
131struct cbe_iommu {
132 int nid;
133 char name[NAMESIZE];
134 void __iomem *xlate_regs;
135 void __iomem *cmd_regs;
136 unsigned long *stab;
137 unsigned long *ptab;
138 void *pad_page;
139 struct list_head windows;
140};
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000141
Jeremy Kerr165785e2006-11-11 17:25:18 +1100142/* Static array of iommus, one per node
143 * each contains a list of windows, keyed from dma_window property
144 * - on bus setup, look for a matching window, or create one
145 * - on dev setup, assign iommu_table ptr
146 */
147static struct cbe_iommu iommus[NR_IOMMUS];
148static int cbe_nr_iommus;
149
150static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
151 long n_ptes)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000152{
Al Viro9340b0d2007-02-09 16:38:15 +0000153 unsigned long __iomem *reg;
154 unsigned long val;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100155 long n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000156
Jeremy Kerr165785e2006-11-11 17:25:18 +1100157 reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000158
Jeremy Kerr165785e2006-11-11 17:25:18 +1100159 while (n_ptes > 0) {
160 /* we can invalidate up to 1 << 11 PTEs at once */
161 n = min(n_ptes, 1l << 11);
162 val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
163 | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
164 | IOC_IOPT_CacheInvd_Busy;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000165
Jeremy Kerr165785e2006-11-11 17:25:18 +1100166 out_be64(reg, val);
167 while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
168 ;
169
170 n_ptes -= n;
171 pte += n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000172 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000173}
174
Jeremy Kerr165785e2006-11-11 17:25:18 +1100175static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
176 unsigned long uaddr, enum dma_data_direction direction)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100177{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100178 int i;
179 unsigned long *io_pte, base_pte;
180 struct iommu_window *window =
181 container_of(tbl, struct iommu_window, table);
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100182
Jeremy Kerr165785e2006-11-11 17:25:18 +1100183 /* implementing proper protection causes problems with the spidernet
184 * driver - check mapping directions later, but allow read & write by
185 * default for now.*/
186#ifdef CELL_IOMMU_STRICT_PROTECTION
187 /* to avoid referencing a global, we use a trick here to setup the
188 * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
189 * together for each of the 3 supported direction values. It is then
190 * shifted left so that the fields matching the desired direction
191 * lands on the appropriate bits, and other bits are masked out.
192 */
193 const unsigned long prot = 0xc48;
194 base_pte =
195 ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
196 | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
197#else
198 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
199 (window->ioid & IOPTE_IOID_Mask);
200#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100201
Michael Ellerman0d7386e2008-02-29 18:33:23 +1100202 io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100203
Jeremy Kerr165785e2006-11-11 17:25:18 +1100204 for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
205 io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100206
Jeremy Kerr165785e2006-11-11 17:25:18 +1100207 mb();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100208
Jeremy Kerr165785e2006-11-11 17:25:18 +1100209 invalidate_tce_cache(window->iommu, io_pte, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100210
Jeremy Kerr165785e2006-11-11 17:25:18 +1100211 pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
212 index, npages, direction, base_pte);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100213}
214
Jeremy Kerr165785e2006-11-11 17:25:18 +1100215static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100216{
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100217
Jeremy Kerr165785e2006-11-11 17:25:18 +1100218 int i;
219 unsigned long *io_pte, pte;
220 struct iommu_window *window =
221 container_of(tbl, struct iommu_window, table);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100222
Jeremy Kerr165785e2006-11-11 17:25:18 +1100223 pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100224
Jeremy Kerr165785e2006-11-11 17:25:18 +1100225#ifdef CELL_IOMMU_REAL_UNMAP
226 pte = 0;
227#else
228 /* spider bridge does PCI reads after freeing - insert a mapping
229 * to a scratch page instead of an invalid entry */
230 pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
231 | (window->ioid & IOPTE_IOID_Mask);
232#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100233
Michael Ellerman0d7386e2008-02-29 18:33:23 +1100234 io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100235
Jeremy Kerr165785e2006-11-11 17:25:18 +1100236 for (i = 0; i < npages; i++)
237 io_pte[i] = pte;
238
239 mb();
240
241 invalidate_tce_cache(window->iommu, io_pte, npages);
242}
243
244static irqreturn_t ioc_interrupt(int irq, void *data)
245{
246 unsigned long stat;
247 struct cbe_iommu *iommu = data;
248
249 stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
250
251 /* Might want to rate limit it */
252 printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
253 printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
254 !!(stat & IOC_IO_ExcpStat_V),
255 (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
256 (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
257 (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
258 (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
259 printk(KERN_ERR " page=0x%016lx\n",
260 stat & IOC_IO_ExcpStat_ADDR_Mask);
261
262 /* clear interrupt */
263 stat &= ~IOC_IO_ExcpStat_V;
264 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
265
266 return IRQ_HANDLED;
267}
268
269static int cell_iommu_find_ioc(int nid, unsigned long *base)
270{
271 struct device_node *np;
272 struct resource r;
273
274 *base = 0;
275
276 /* First look for new style /be nodes */
277 for_each_node_by_name(np, "ioc") {
278 if (of_node_to_nid(np) != nid)
279 continue;
280 if (of_address_to_resource(np, 0, &r)) {
281 printk(KERN_ERR "iommu: can't get address for %s\n",
282 np->full_name);
283 continue;
284 }
285 *base = r.start;
286 of_node_put(np);
287 return 0;
288 }
289
290 /* Ok, let's try the old way */
291 for_each_node_by_type(np, "cpu") {
292 const unsigned int *nidp;
293 const unsigned long *tmp;
294
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000295 nidp = of_get_property(np, "node-id", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100296 if (nidp && *nidp == nid) {
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000297 tmp = of_get_property(np, "ioc-translation", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100298 if (tmp) {
299 *base = *tmp;
300 of_node_put(np);
301 return 0;
302 }
303 }
304 }
305
306 return -ENODEV;
307}
308
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100309static void cell_iommu_setup_stab(struct cbe_iommu *iommu,
Michael Ellerman41347912008-01-30 01:14:01 +1100310 unsigned long dbase, unsigned long dsize,
311 unsigned long fbase, unsigned long fsize)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100312{
313 struct page *page;
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100314 unsigned long segments, stab_size;
Michael Ellerman41347912008-01-30 01:14:01 +1100315
316 segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100317
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100318 pr_debug("%s: iommu[%d]: segments: %lu\n",
319 __FUNCTION__, iommu->nid, segments);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100320
321 /* set up the segment table */
Michael Ellerman3ca66442008-01-21 18:01:43 +1100322 stab_size = segments * sizeof(unsigned long);
323 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100324 BUG_ON(!page);
325 iommu->stab = page_address(page);
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100326 memset(iommu->stab, 0, stab_size);
327}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100328
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100329static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu *iommu,
330 unsigned long base, unsigned long size, unsigned long gap_base,
331 unsigned long gap_size)
332{
333 struct page *page;
334 int i;
335 unsigned long reg, segments, pages_per_segment, ptab_size,
336 n_pte_pages, start_seg, *ptab;
337
338 start_seg = base >> IO_SEGMENT_SHIFT;
339 segments = size >> IO_SEGMENT_SHIFT;
340 pages_per_segment = 1ull << IO_PAGENO_BITS;
341
Jeremy Kerr165785e2006-11-11 17:25:18 +1100342 ptab_size = segments * pages_per_segment * sizeof(unsigned long);
343 pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__,
344 iommu->nid, ptab_size, get_order(ptab_size));
345 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
346 BUG_ON(!page);
347
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100348 ptab = page_address(page);
349 memset(ptab, 0, ptab_size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100350
Michael Ellerman3d3e6da2008-02-29 18:33:26 +1100351 /* number of 4K pages needed for a page table */
352 n_pte_pages = (pages_per_segment * sizeof(unsigned long)) >> 12;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100353
354 pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100355 __FUNCTION__, iommu->nid, iommu->stab, ptab,
Jeremy Kerr165785e2006-11-11 17:25:18 +1100356 n_pte_pages);
357
358 /* initialise the STEs */
359 reg = IOSTE_V | ((n_pte_pages - 1) << 5);
360
361 if (IOMMU_PAGE_SIZE == 0x1000)
362 reg |= IOSTE_PS_4K;
363 else if (IOMMU_PAGE_SIZE == 0x10000)
364 reg |= IOSTE_PS_64K;
365 else {
366 extern void __unknown_page_size_error(void);
367 __unknown_page_size_error();
368 }
369
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100370 gap_base = gap_base >> IO_SEGMENT_SHIFT;
371 gap_size = gap_size >> IO_SEGMENT_SHIFT;
372
Jeremy Kerr165785e2006-11-11 17:25:18 +1100373 pr_debug("Setting up IOMMU stab:\n");
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100374 for (i = start_seg; i < (start_seg + segments); i++) {
375 if (i >= gap_base && i < (gap_base + gap_size)) {
376 pr_debug("\toverlap at %d, skipping\n", i);
377 continue;
378 }
Michael Ellerman3d3e6da2008-02-29 18:33:26 +1100379 iommu->stab[i] = reg | (__pa(ptab) + (n_pte_pages << 12) *
380 (i - start_seg));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100381 pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
382 }
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100383
384 return ptab;
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100385}
386
387static void cell_iommu_enable_hardware(struct cbe_iommu *iommu)
388{
389 int ret;
390 unsigned long reg, xlate_base;
391 unsigned int virq;
392
393 if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
394 panic("%s: missing IOC register mappings for node %d\n",
395 __FUNCTION__, iommu->nid);
396
397 iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
398 iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100399
400 /* ensure that the STEs have updated */
401 mb();
402
403 /* setup interrupts for the iommu. */
404 reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
405 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
406 reg & ~IOC_IO_ExcpStat_V);
407 out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
408 IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
409
410 virq = irq_create_mapping(NULL,
411 IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
412 BUG_ON(virq == NO_IRQ);
413
414 ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
415 iommu->name, iommu);
416 BUG_ON(ret);
417
418 /* set the IOC segment table origin register (and turn on the iommu) */
419 reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
420 out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
421 in_be64(iommu->xlate_regs + IOC_IOST_Origin);
422
423 /* turn on IO translation */
424 reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
425 out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
426}
427
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100428static void cell_iommu_setup_hardware(struct cbe_iommu *iommu,
429 unsigned long base, unsigned long size)
430{
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100431 cell_iommu_setup_stab(iommu, base, size, 0, 0);
432 iommu->ptab = cell_iommu_alloc_ptab(iommu, base, size, 0, 0);
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100433 cell_iommu_enable_hardware(iommu);
434}
435
Jeremy Kerr165785e2006-11-11 17:25:18 +1100436#if 0/* Unused for now */
437static struct iommu_window *find_window(struct cbe_iommu *iommu,
438 unsigned long offset, unsigned long size)
439{
440 struct iommu_window *window;
441
442 /* todo: check for overlapping (but not equal) windows) */
443
444 list_for_each_entry(window, &(iommu->windows), list) {
445 if (window->offset == offset && window->size == size)
446 return window;
447 }
448
449 return NULL;
450}
451#endif
452
Michael Ellermanc96b5122008-01-30 01:14:02 +1100453static inline u32 cell_iommu_get_ioid(struct device_node *np)
454{
455 const u32 *ioid;
456
457 ioid = of_get_property(np, "ioid", NULL);
458 if (ioid == NULL) {
459 printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
460 np->full_name);
461 return 0;
462 }
463
464 return *ioid;
465}
466
Jeremy Kerr165785e2006-11-11 17:25:18 +1100467static struct iommu_window * __init
468cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
469 unsigned long offset, unsigned long size,
470 unsigned long pte_offset)
471{
472 struct iommu_window *window;
Michael Ellermanedf441f2008-02-29 18:33:24 +1100473 struct page *page;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100474 u32 ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100475
Michael Ellermanc96b5122008-01-30 01:14:02 +1100476 ioid = cell_iommu_get_ioid(np);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100477
478 window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
479 BUG_ON(window == NULL);
480
481 window->offset = offset;
482 window->size = size;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100483 window->ioid = ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100484 window->iommu = iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100485
486 window->table.it_blocksize = 16;
487 window->table.it_base = (unsigned long)iommu->ptab;
488 window->table.it_index = iommu->nid;
Michael Ellerman08e024272008-02-29 18:33:23 +1100489 window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) + pte_offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100490 window->table.it_size = size >> IOMMU_PAGE_SHIFT;
491
492 iommu_init_table(&window->table, iommu->nid);
493
494 pr_debug("\tioid %d\n", window->ioid);
495 pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
496 pr_debug("\tbase 0x%016lx\n", window->table.it_base);
497 pr_debug("\toffset 0x%lx\n", window->table.it_offset);
498 pr_debug("\tsize %ld\n", window->table.it_size);
499
500 list_add(&window->list, &iommu->windows);
501
502 if (offset != 0)
503 return window;
504
505 /* We need to map and reserve the first IOMMU page since it's used
506 * by the spider workaround. In theory, we only need to do that when
507 * running on spider but it doesn't really matter.
508 *
509 * This code also assumes that we have a window that starts at 0,
510 * which is the case on all spider based blades.
511 */
Michael Ellermanedf441f2008-02-29 18:33:24 +1100512 page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
513 BUG_ON(!page);
514 iommu->pad_page = page_address(page);
515 clear_page(iommu->pad_page);
516
Jeremy Kerr165785e2006-11-11 17:25:18 +1100517 __set_bit(0, window->table.it_map);
518 tce_build_cell(&window->table, window->table.it_offset, 1,
519 (unsigned long)iommu->pad_page, DMA_TO_DEVICE);
520 window->table.it_hint = window->table.it_blocksize;
521
522 return window;
523}
524
525static struct cbe_iommu *cell_iommu_for_node(int nid)
526{
527 int i;
528
529 for (i = 0; i < cbe_nr_iommus; i++)
530 if (iommus[i].nid == nid)
531 return &iommus[i];
532 return NULL;
533}
534
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100535static unsigned long cell_dma_direct_offset;
536
Michael Ellerman99e139122008-01-30 11:03:44 +1100537static unsigned long dma_iommu_fixed_base;
538struct dma_mapping_ops dma_iommu_fixed_ops;
539
Michael Ellerman86865772008-01-30 01:14:01 +1100540static void cell_dma_dev_setup_iommu(struct device *dev)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100541{
542 struct iommu_window *window;
543 struct cbe_iommu *iommu;
544 struct dev_archdata *archdata = &dev->archdata;
545
Jeremy Kerr165785e2006-11-11 17:25:18 +1100546 /* Current implementation uses the first window available in that
547 * node's iommu. We -might- do something smarter later though it may
548 * never be necessary
549 */
550 iommu = cell_iommu_for_node(archdata->numa_node);
551 if (iommu == NULL || list_empty(&iommu->windows)) {
552 printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
553 archdata->of_node ? archdata->of_node->full_name : "?",
554 archdata->numa_node);
555 return;
556 }
557 window = list_entry(iommu->windows.next, struct iommu_window, list);
558
559 archdata->dma_data = &window->table;
560}
561
Michael Ellermanf9660e82008-02-29 18:33:22 +1100562static void cell_dma_dev_setup_fixed(struct device *dev);
Michael Ellerman99e139122008-01-30 11:03:44 +1100563
Michael Ellerman86865772008-01-30 01:14:01 +1100564static void cell_dma_dev_setup(struct device *dev)
565{
566 struct dev_archdata *archdata = &dev->archdata;
567
Michael Ellerman99e139122008-01-30 11:03:44 +1100568 /* Order is important here, these are not mutually exclusive */
569 if (get_dma_ops(dev) == &dma_iommu_fixed_ops)
Michael Ellermanf9660e82008-02-29 18:33:22 +1100570 cell_dma_dev_setup_fixed(dev);
Michael Ellerman99e139122008-01-30 11:03:44 +1100571 else if (get_pci_dma_ops() == &dma_iommu_ops)
Michael Ellerman86865772008-01-30 01:14:01 +1100572 cell_dma_dev_setup_iommu(dev);
573 else if (get_pci_dma_ops() == &dma_direct_ops)
574 archdata->dma_data = (void *)cell_dma_direct_offset;
575 else
576 BUG();
577}
578
Jeremy Kerr165785e2006-11-11 17:25:18 +1100579static void cell_pci_dma_dev_setup(struct pci_dev *dev)
580{
581 cell_dma_dev_setup(&dev->dev);
582}
583
584static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
585 void *data)
586{
587 struct device *dev = data;
588
589 /* We are only intereted in device addition */
590 if (action != BUS_NOTIFY_ADD_DEVICE)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100591 return 0;
592
Jeremy Kerr165785e2006-11-11 17:25:18 +1100593 /* We use the PCI DMA ops */
Stephen Rothwell57190702007-03-04 17:02:41 +1100594 dev->archdata.dma_ops = get_pci_dma_ops();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100595
Jeremy Kerr165785e2006-11-11 17:25:18 +1100596 cell_dma_dev_setup(dev);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100597
598 return 0;
599}
600
Jeremy Kerr165785e2006-11-11 17:25:18 +1100601static struct notifier_block cell_of_bus_notifier = {
602 .notifier_call = cell_of_bus_notify
603};
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100604
Jeremy Kerr165785e2006-11-11 17:25:18 +1100605static int __init cell_iommu_get_window(struct device_node *np,
606 unsigned long *base,
607 unsigned long *size)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100608{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100609 const void *dma_window;
610 unsigned long index;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100611
Jeremy Kerr165785e2006-11-11 17:25:18 +1100612 /* Use ibm,dma-window if available, else, hard code ! */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000613 dma_window = of_get_property(np, "ibm,dma-window", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100614 if (dma_window == NULL) {
615 *base = 0;
616 *size = 0x80000000u;
617 return -ENODEV;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100618 }
619
Jeremy Kerr165785e2006-11-11 17:25:18 +1100620 of_parse_dma_window(np, dma_window, &index, base, size);
621 return 0;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100622}
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000623
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100624static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000625{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100626 struct cbe_iommu *iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100627 int nid, i;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000628
Jeremy Kerr165785e2006-11-11 17:25:18 +1100629 /* Get node ID */
630 nid = of_node_to_nid(np);
631 if (nid < 0) {
632 printk(KERN_ERR "iommu: failed to get node for %s\n",
633 np->full_name);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100634 return NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100635 }
636 pr_debug("iommu: setting up iommu for node %d (%s)\n",
637 nid, np->full_name);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100638
Jeremy Kerr165785e2006-11-11 17:25:18 +1100639 /* XXX todo: If we can have multiple windows on the same IOMMU, which
640 * isn't the case today, we probably want here to check wether the
641 * iommu for that node is already setup.
642 * However, there might be issue with getting the size right so let's
643 * ignore that for now. We might want to completely get rid of the
644 * multiple window support since the cell iommu supports per-page ioids
645 */
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100646
Jeremy Kerr165785e2006-11-11 17:25:18 +1100647 if (cbe_nr_iommus >= NR_IOMMUS) {
648 printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
649 np->full_name);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100650 return NULL;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100651 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000652
Jeremy Kerr165785e2006-11-11 17:25:18 +1100653 /* Init base fields */
654 i = cbe_nr_iommus++;
655 iommu = &iommus[i];
Al Viro9340b0d2007-02-09 16:38:15 +0000656 iommu->stab = NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100657 iommu->nid = nid;
658 snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
659 INIT_LIST_HEAD(&iommu->windows);
660
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100661 return iommu;
662}
663
664static void __init cell_iommu_init_one(struct device_node *np,
665 unsigned long offset)
666{
667 struct cbe_iommu *iommu;
668 unsigned long base, size;
669
670 iommu = cell_iommu_alloc(np);
671 if (!iommu)
672 return;
673
Jeremy Kerr165785e2006-11-11 17:25:18 +1100674 /* Obtain a window for it */
675 cell_iommu_get_window(np, &base, &size);
676
677 pr_debug("\ttranslating window 0x%lx...0x%lx\n",
678 base, base + size - 1);
679
680 /* Initialize the hardware */
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100681 cell_iommu_setup_hardware(iommu, base, size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100682
683 /* Setup the iommu_table */
684 cell_iommu_setup_window(iommu, np, base, size,
685 offset >> IOMMU_PAGE_SHIFT);
686}
687
688static void __init cell_disable_iommus(void)
689{
690 int node;
691 unsigned long base, val;
692 void __iomem *xregs, *cregs;
693
694 /* Make sure IOC translation is disabled on all nodes */
695 for_each_online_node(node) {
696 if (cell_iommu_find_ioc(node, &base))
697 continue;
698 xregs = ioremap(base, IOC_Reg_Size);
699 if (xregs == NULL)
700 continue;
701 cregs = xregs + IOC_IOCmd_Offset;
702
703 pr_debug("iommu: cleaning up iommu on node %d\n", node);
704
705 out_be64(xregs + IOC_IOST_Origin, 0);
706 (void)in_be64(xregs + IOC_IOST_Origin);
707 val = in_be64(cregs + IOC_IOCmd_Cfg);
708 val &= ~IOC_IOCmd_Cfg_TE;
709 out_be64(cregs + IOC_IOCmd_Cfg, val);
710 (void)in_be64(cregs + IOC_IOCmd_Cfg);
711
712 iounmap(xregs);
713 }
714}
715
716static int __init cell_iommu_init_disabled(void)
717{
718 struct device_node *np = NULL;
719 unsigned long base = 0, size;
720
721 /* When no iommu is present, we use direct DMA ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100722 set_pci_dma_ops(&dma_direct_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100723
724 /* First make sure all IOC translation is turned off */
725 cell_disable_iommus();
726
727 /* If we have no Axon, we set up the spider DMA magic offset */
728 if (of_find_node_by_name(NULL, "axon") == NULL)
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100729 cell_dma_direct_offset = SPIDER_DMA_OFFSET;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100730
731 /* Now we need to check to see where the memory is mapped
732 * in PCI space. We assume that all busses use the same dma
733 * window which is always the case so far on Cell, thus we
734 * pick up the first pci-internal node we can find and check
735 * the DMA window from there.
736 */
737 for_each_node_by_name(np, "axon") {
738 if (np->parent == NULL || np->parent->parent != NULL)
739 continue;
740 if (cell_iommu_get_window(np, &base, &size) == 0)
741 break;
742 }
743 if (np == NULL) {
744 for_each_node_by_name(np, "pci-internal") {
745 if (np->parent == NULL || np->parent->parent != NULL)
746 continue;
747 if (cell_iommu_get_window(np, &base, &size) == 0)
748 break;
749 }
750 }
751 of_node_put(np);
752
753 /* If we found a DMA window, we check if it's big enough to enclose
754 * all of physical memory. If not, we force enable IOMMU
755 */
756 if (np && size < lmb_end_of_DRAM()) {
757 printk(KERN_WARNING "iommu: force-enabled, dma window"
758 " (%ldMB) smaller than total memory (%ldMB)\n",
759 size >> 20, lmb_end_of_DRAM() >> 20);
760 return -ENODEV;
761 }
762
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100763 cell_dma_direct_offset += base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100764
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100765 if (cell_dma_direct_offset != 0)
Michael Ellerman110f95c2008-01-21 16:42:41 +1100766 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
767
Jeremy Kerr165785e2006-11-11 17:25:18 +1100768 printk("iommu: disabled, direct DMA offset is 0x%lx\n",
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100769 cell_dma_direct_offset);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100770
771 return 0;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000772}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100773
Michael Ellerman99e139122008-01-30 11:03:44 +1100774/*
775 * Fixed IOMMU mapping support
776 *
777 * This code adds support for setting up a fixed IOMMU mapping on certain
778 * cell machines. For 64-bit devices this avoids the performance overhead of
779 * mapping and unmapping pages at runtime. 32-bit devices are unable to use
780 * the fixed mapping.
781 *
782 * The fixed mapping is established at boot, and maps all of physical memory
783 * 1:1 into device space at some offset. On machines with < 30 GB of memory
784 * we setup the fixed mapping immediately above the normal IOMMU window.
785 *
786 * For example a machine with 4GB of memory would end up with the normal
787 * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
788 * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
789 * 3GB, plus any offset required by firmware. The firmware offset is encoded
790 * in the "dma-ranges" property.
791 *
792 * On machines with 30GB or more of memory, we are unable to place the fixed
793 * mapping above the normal IOMMU window as we would run out of address space.
794 * Instead we move the normal IOMMU window to coincide with the hash page
795 * table, this region does not need to be part of the fixed mapping as no
796 * device should ever be DMA'ing to it. We then setup the fixed mapping
797 * from 0 to 32GB.
798 */
799
800static u64 cell_iommu_get_fixed_address(struct device *dev)
801{
802 u64 cpu_addr, size, best_size, pci_addr = OF_BAD_ADDR;
Michael Ellermanccd05d02008-02-08 16:37:02 +1100803 struct device_node *np;
Michael Ellerman99e139122008-01-30 11:03:44 +1100804 const u32 *ranges = NULL;
805 int i, len, best;
806
Michael Ellermanccd05d02008-02-08 16:37:02 +1100807 np = of_node_get(dev->archdata.of_node);
808 while (np) {
Michael Ellerman99e139122008-01-30 11:03:44 +1100809 ranges = of_get_property(np, "dma-ranges", &len);
Michael Ellermanccd05d02008-02-08 16:37:02 +1100810 if (ranges)
811 break;
812 np = of_get_next_parent(np);
Michael Ellerman99e139122008-01-30 11:03:44 +1100813 }
814
815 if (!ranges) {
816 dev_dbg(dev, "iommu: no dma-ranges found\n");
817 goto out;
818 }
819
820 len /= sizeof(u32);
821
822 /* dma-ranges format:
823 * 1 cell: pci space
824 * 2 cells: pci address
825 * 2 cells: parent address
826 * 2 cells: size
827 */
828 for (i = 0, best = -1, best_size = 0; i < len; i += 7) {
829 cpu_addr = of_translate_dma_address(np, ranges +i + 3);
830 size = of_read_number(ranges + i + 5, 2);
831
832 if (cpu_addr == 0 && size > best_size) {
833 best = i;
834 best_size = size;
835 }
836 }
837
838 if (best >= 0)
839 pci_addr = of_read_number(ranges + best + 1, 2);
840 else
841 dev_dbg(dev, "iommu: no suitable range found!\n");
842
843out:
844 of_node_put(np);
845
846 return pci_addr;
847}
848
849static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask)
850{
851 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
852 return -EIO;
853
Michael Ellerman4a8df152008-02-08 16:37:04 +1100854 if (dma_mask == DMA_BIT_MASK(64) &&
855 cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR)
856 {
857 dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n");
858 set_dma_ops(dev, &dma_iommu_fixed_ops);
Michael Ellerman99e139122008-01-30 11:03:44 +1100859 } else {
860 dev_dbg(dev, "iommu: not 64-bit, using default ops\n");
861 set_dma_ops(dev, get_pci_dma_ops());
862 }
863
Michael Ellerman4a8df152008-02-08 16:37:04 +1100864 cell_dma_dev_setup(dev);
865
Michael Ellerman99e139122008-01-30 11:03:44 +1100866 *dev->dma_mask = dma_mask;
867
868 return 0;
869}
870
Michael Ellermanf9660e82008-02-29 18:33:22 +1100871static void cell_dma_dev_setup_fixed(struct device *dev)
Michael Ellerman99e139122008-01-30 11:03:44 +1100872{
873 struct dev_archdata *archdata = &dev->archdata;
874 u64 addr;
875
876 addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base;
877 archdata->dma_data = (void *)addr;
878
879 dev_dbg(dev, "iommu: fixed addr = %lx\n", addr);
880}
881
882static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu,
883 struct device_node *np, unsigned long dbase, unsigned long dsize,
884 unsigned long fbase, unsigned long fsize)
885{
Michael Ellerman99e139122008-01-30 11:03:44 +1100886 int i;
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100887 unsigned long base_pte, uaddr, *io_pte, *ptab;
888
889 ptab = cell_iommu_alloc_ptab(iommu, fbase, fsize, dbase, dsize);
Michael Ellerman99e139122008-01-30 11:03:44 +1100890
891 dma_iommu_fixed_base = fbase;
892
893 /* convert from bytes into page table indices */
894 dbase = dbase >> IOMMU_PAGE_SHIFT;
895 dsize = dsize >> IOMMU_PAGE_SHIFT;
896 fbase = fbase >> IOMMU_PAGE_SHIFT;
897 fsize = fsize >> IOMMU_PAGE_SHIFT;
898
899 pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase);
900
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100901 io_pte = ptab;
Michael Ellerman99e139122008-01-30 11:03:44 +1100902 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW
903 | (cell_iommu_get_ioid(np) & IOPTE_IOID_Mask);
904
905 uaddr = 0;
906 for (i = fbase; i < fbase + fsize; i++, uaddr += IOMMU_PAGE_SIZE) {
907 /* Don't touch the dynamic region */
908 if (i >= dbase && i < (dbase + dsize)) {
Michael Ellermanf9660e82008-02-29 18:33:22 +1100909 pr_debug("iommu: fixed/dynamic overlap, skipping\n");
Michael Ellerman99e139122008-01-30 11:03:44 +1100910 continue;
911 }
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100912 io_pte[i - fbase] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
Michael Ellerman99e139122008-01-30 11:03:44 +1100913 }
914
915 mb();
916}
917
918static int __init cell_iommu_fixed_mapping_init(void)
919{
920 unsigned long dbase, dsize, fbase, fsize, hbase, hend;
921 struct cbe_iommu *iommu;
922 struct device_node *np;
923
924 /* The fixed mapping is only supported on axon machines */
925 np = of_find_node_by_name(NULL, "axon");
926 if (!np) {
927 pr_debug("iommu: fixed mapping disabled, no axons found\n");
928 return -1;
929 }
930
Michael Ellerman0e0b47a2008-02-08 16:37:03 +1100931 /* We must have dma-ranges properties for fixed mapping to work */
932 for (np = NULL; (np = of_find_all_nodes(np));) {
933 if (of_find_property(np, "dma-ranges", NULL))
934 break;
935 }
936 of_node_put(np);
937
938 if (!np) {
939 pr_debug("iommu: no dma-ranges found, no fixed mapping\n");
940 return -1;
941 }
942
Michael Ellerman99e139122008-01-30 11:03:44 +1100943 /* The default setup is to have the fixed mapping sit after the
944 * dynamic region, so find the top of the largest IOMMU window
945 * on any axon, then add the size of RAM and that's our max value.
946 * If that is > 32GB we have to do other shennanigans.
947 */
948 fbase = 0;
949 for_each_node_by_name(np, "axon") {
950 cell_iommu_get_window(np, &dbase, &dsize);
951 fbase = max(fbase, dbase + dsize);
952 }
953
954 fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT);
955 fsize = lmb_phys_mem_size();
956
957 if ((fbase + fsize) <= 0x800000000)
958 hbase = 0; /* use the device tree window */
959 else {
960 /* If we're over 32 GB we need to cheat. We can't map all of
961 * RAM with the fixed mapping, and also fit the dynamic
962 * region. So try to place the dynamic region where the hash
963 * table sits, drivers never need to DMA to it, we don't
964 * need a fixed mapping for that area.
965 */
966 if (!htab_address) {
967 pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
968 return -1;
969 }
970 hbase = __pa(htab_address);
971 hend = hbase + htab_size_bytes;
972
973 /* The window must start and end on a segment boundary */
974 if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) ||
975 (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) {
976 pr_debug("iommu: hash window not segment aligned\n");
977 return -1;
978 }
979
980 /* Check the hash window fits inside the real DMA window */
981 for_each_node_by_name(np, "axon") {
982 cell_iommu_get_window(np, &dbase, &dsize);
983
984 if (hbase < dbase || (hend > (dbase + dsize))) {
985 pr_debug("iommu: hash window doesn't fit in"
986 "real DMA window\n");
987 return -1;
988 }
989 }
990
991 fbase = 0;
992 }
993
994 /* Setup the dynamic regions */
995 for_each_node_by_name(np, "axon") {
996 iommu = cell_iommu_alloc(np);
997 BUG_ON(!iommu);
998
999 if (hbase == 0)
1000 cell_iommu_get_window(np, &dbase, &dsize);
1001 else {
1002 dbase = hbase;
1003 dsize = htab_size_bytes;
1004 }
1005
Michael Ellerman44621be2008-02-08 16:37:04 +11001006 printk(KERN_DEBUG "iommu: node %d, dynamic window 0x%lx-0x%lx "
1007 "fixed window 0x%lx-0x%lx\n", iommu->nid, dbase,
Michael Ellerman99e139122008-01-30 11:03:44 +11001008 dbase + dsize, fbase, fbase + fsize);
1009
Michael Ellerman7d432ff2008-02-29 18:33:25 +11001010 cell_iommu_setup_stab(iommu, dbase, dsize, fbase, fsize);
1011 iommu->ptab = cell_iommu_alloc_ptab(iommu, dbase, dsize, 0, 0);
Michael Ellerman99e139122008-01-30 11:03:44 +11001012 cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize,
1013 fbase, fsize);
1014 cell_iommu_enable_hardware(iommu);
1015 cell_iommu_setup_window(iommu, np, dbase, dsize, 0);
1016 }
1017
1018 dma_iommu_fixed_ops = dma_direct_ops;
1019 dma_iommu_fixed_ops.set_dma_mask = dma_set_mask_and_switch;
1020
1021 dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch;
1022 set_pci_dma_ops(&dma_iommu_ops);
1023
Michael Ellerman99e139122008-01-30 11:03:44 +11001024 return 0;
1025}
1026
1027static int iommu_fixed_disabled;
1028
1029static int __init setup_iommu_fixed(char *str)
1030{
1031 if (strcmp(str, "off") == 0)
1032 iommu_fixed_disabled = 1;
1033
1034 return 1;
1035}
1036__setup("iommu_fixed=", setup_iommu_fixed);
1037
Jeremy Kerr165785e2006-11-11 17:25:18 +11001038static int __init cell_iommu_init(void)
1039{
1040 struct device_node *np;
1041
Jeremy Kerr165785e2006-11-11 17:25:18 +11001042 /* If IOMMU is disabled or we have little enough RAM to not need
1043 * to enable it, we setup a direct mapping.
1044 *
1045 * Note: should we make sure we have the IOMMU actually disabled ?
1046 */
1047 if (iommu_is_off ||
1048 (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
1049 if (cell_iommu_init_disabled() == 0)
1050 goto bail;
1051
1052 /* Setup various ppc_md. callbacks */
1053 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
1054 ppc_md.tce_build = tce_build_cell;
1055 ppc_md.tce_free = tce_free_cell;
1056
Michael Ellerman99e139122008-01-30 11:03:44 +11001057 if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0)
1058 goto bail;
1059
Jeremy Kerr165785e2006-11-11 17:25:18 +11001060 /* Create an iommu for each /axon node. */
1061 for_each_node_by_name(np, "axon") {
1062 if (np->parent == NULL || np->parent->parent != NULL)
1063 continue;
1064 cell_iommu_init_one(np, 0);
1065 }
1066
1067 /* Create an iommu for each toplevel /pci-internal node for
1068 * old hardware/firmware
1069 */
1070 for_each_node_by_name(np, "pci-internal") {
1071 if (np->parent == NULL || np->parent->parent != NULL)
1072 continue;
1073 cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
1074 }
1075
1076 /* Setup default PCI iommu ops */
Stephen Rothwell98747772007-03-04 16:58:39 +11001077 set_pci_dma_ops(&dma_iommu_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001078
1079 bail:
1080 /* Register callbacks on OF platform device addition/removal
1081 * to handle linking them to the right DMA operations
1082 */
1083 bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
1084
1085 return 0;
1086}
Grant Likelye25c47f2008-01-03 06:14:36 +11001087machine_arch_initcall(cell, cell_iommu_init);
1088machine_arch_initcall(celleb_native, cell_iommu_init);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001089