blob: 8e0c125c59a112cbf691ee750b2039cfd1dbf903 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <cpu-feature-overrides.h>
15
Ralf Baechle10cc3522007-10-11 23:46:15 +010016#ifndef current_cpu_type
Ralf Baechle70342282013-01-22 12:59:30 +010017#define current_cpu_type() current_cpu_data.cputype
Ralf Baechle10cc3522007-10-11 23:46:15 +010018#endif
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/*
21 * SMP assumption: Options of CPU 0 are a superset of all processors.
22 * This is true for all known MIPS systems.
23 */
24#ifndef cpu_has_tlb
25#define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
26#endif
Ralf Baechle1990e542013-06-26 17:06:34 +020027
28/*
29 * For the moment we don't consider R6000 and R8000 so we can assume that
30 * anything that doesn't support R4000-style exceptions and interrupts is
31 * R3000-like. Users should still treat these two macro definitions as
32 * opaque.
33 */
34#ifndef cpu_has_3kex
35#define cpu_has_3kex (!cpu_has_4kex)
36#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#ifndef cpu_has_4kex
38#define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
39#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +010040#ifndef cpu_has_3k_cache
41#define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
42#endif
43#define cpu_has_6k_cache 0
44#define cpu_has_8k_cache 0
45#ifndef cpu_has_4k_cache
46#define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
47#endif
48#ifndef cpu_has_tx39_cache
49#define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
50#endif
David Daney47d979e2008-12-11 15:33:27 -080051#ifndef cpu_has_octeon_cache
52#define cpu_has_octeon_cache 0
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#ifndef cpu_has_fpu
Ralf Baechlef088fc82006-04-05 09:45:47 +010055#define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090056#define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
57#else
58#define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60#ifndef cpu_has_32fpr
61#define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
62#endif
63#ifndef cpu_has_counter
64#define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
65#endif
66#ifndef cpu_has_watch
67#define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
68#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#ifndef cpu_has_divec
70#define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
71#endif
72#ifndef cpu_has_vce
73#define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
74#endif
75#ifndef cpu_has_cache_cdex_p
76#define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
77#endif
78#ifndef cpu_has_cache_cdex_s
79#define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
80#endif
81#ifndef cpu_has_prefetch
82#define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
83#endif
84#ifndef cpu_has_mcheck
85#define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
86#endif
87#ifndef cpu_has_ejtag
88#define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
89#endif
90#ifndef cpu_has_llsc
91#define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
92#endif
David Daneyb791d112009-07-13 11:15:19 -070093#ifndef kernel_uses_llsc
94#define kernel_uses_llsc cpu_has_llsc
95#endif
Ralf Baechle41943182005-05-05 16:45:59 +000096#ifndef cpu_has_mips16
97#define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
98#endif
99#ifndef cpu_has_mdmx
Ralf Baechle70342282013-01-22 12:59:30 +0100100#define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +0000101#endif
102#ifndef cpu_has_mips3d
Ralf Baechle70342282013-01-22 12:59:30 +0100103#define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +0000104#endif
105#ifndef cpu_has_smartmips
106#define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
107#endif
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500108#ifndef cpu_has_rixi
109#define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
110#endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000111#ifndef cpu_has_mmips
David Daney3ddc14a2013-05-24 20:54:10 +0000112# ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
113# define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
114# else
115# define cpu_has_mmips 0
116# endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000117#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#ifndef cpu_has_vtag_icache
119#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
120#endif
121#ifndef cpu_has_dc_aliases
122#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
123#endif
124#ifndef cpu_has_ic_fills_f_dc
125#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
126#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900127#ifndef cpu_has_pindexed_dcache
Ralf Baechle70342282013-01-22 12:59:30 +0100128#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900129#endif
Huacai Chen87599342013-03-17 11:49:38 +0000130#ifndef cpu_has_local_ebase
131#define cpu_has_local_ebase 1
132#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134/*
Ralf Baechle70342282013-01-22 12:59:30 +0100135 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
137 * don't. For maintaining I-cache coherency this means we need to flush the
138 * D-cache all the way back to whever the I-cache does refills from, so the
139 * I-cache has a chance to see the new data at all. Then we have to flush the
140 * I-cache also.
141 * Note we may have been rescheduled and may no longer be running on the CPU
142 * that did the store so we can't optimize this into only doing the flush on
143 * the local CPU.
144 */
145#ifndef cpu_icache_snoops_remote_store
146#ifdef CONFIG_SMP
147#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
148#else
149#define cpu_icache_snoops_remote_store 1
150#endif
151#endif
152
Steven J. Hilla96102b2012-12-07 04:31:36 +0000153#ifndef cpu_has_mips_2
154# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
155#endif
156#ifndef cpu_has_mips_3
157# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
158#endif
159#ifndef cpu_has_mips_4
160# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
161#endif
162#ifndef cpu_has_mips_5
163# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
164#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000165# ifndef cpu_has_mips32r1
166# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
167# endif
168# ifndef cpu_has_mips32r2
169# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
170# endif
171# ifndef cpu_has_mips64r1
172# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
173# endif
174# ifndef cpu_has_mips64r2
175# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
176# endif
177
178/*
179 * Shortcuts ...
180 */
181#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
182#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle70342282013-01-22 12:59:30 +0100183#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
184#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000185#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
186 cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle04015722005-12-09 12:20:49 +0000187
David Daney41f0e4d2009-05-12 12:41:53 -0700188#ifndef cpu_has_mips_r2_exec_hazard
189#define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
190#endif
191
Ralf Baechle47740eb2009-04-19 03:21:22 +0200192/*
193 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Ralf Baechle70342282013-01-22 12:59:30 +0100194 * pre-MIPS32/MIPS53 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100195 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200196 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
197 */
198# ifndef cpu_has_clo_clz
199# define cpu_has_clo_clz cpu_has_mips_r
200# endif
201
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000202#ifndef cpu_has_dsp
203#define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
204#endif
205
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500206#ifndef cpu_has_dsp2
207#define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
208#endif
209
Ralf Baechle8f406112005-07-14 07:34:18 +0000210#ifndef cpu_has_mipsmt
Chris Dearman2e128de2006-06-30 12:32:37 +0100211#define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000212#endif
213
Ralf Baechlea3692022007-07-10 17:33:02 +0100214#ifndef cpu_has_userlocal
215#define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
216#endif
217
Ralf Baechle875d43e2005-09-03 15:56:16 -0700218#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219# ifndef cpu_has_nofpuex
220# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
221# endif
222# ifndef cpu_has_64bits
223# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
224# endif
225# ifndef cpu_has_64bit_zero_reg
Ralf Baechle70342282013-01-22 12:59:30 +0100226# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227# endif
228# ifndef cpu_has_64bit_gp_regs
229# define cpu_has_64bit_gp_regs 0
230# endif
231# ifndef cpu_has_64bit_addresses
232# define cpu_has_64bit_addresses 0
233# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800234# ifndef cpu_vmbits
235# define cpu_vmbits 31
236# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#endif
238
Ralf Baechle875d43e2005-09-03 15:56:16 -0700239#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240# ifndef cpu_has_nofpuex
241# define cpu_has_nofpuex 0
242# endif
243# ifndef cpu_has_64bits
244# define cpu_has_64bits 1
245# endif
246# ifndef cpu_has_64bit_zero_reg
247# define cpu_has_64bit_zero_reg 1
248# endif
249# ifndef cpu_has_64bit_gp_regs
250# define cpu_has_64bit_gp_regs 1
251# endif
252# ifndef cpu_has_64bit_addresses
253# define cpu_has_64bit_addresses 1
254# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800255# ifndef cpu_vmbits
256# define cpu_vmbits cpu_data[0].vmbits
257# define __NEED_VMBITS_PROBE
258# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259#endif
260
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100261#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
262# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
263#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000264# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100265#endif
266
267#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
268# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
269#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000270# define cpu_has_veic 0
271#endif
272
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100273#ifndef cpu_has_inclusive_pcaches
274#define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275#endif
276
277#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300278#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279#endif
280#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300281#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282#endif
283#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300284#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285#endif
286
David Daneyfbeda192009-05-13 15:59:55 -0700287#ifndef cpu_hwrena_impl_bits
288#define cpu_hwrena_impl_bits 0
289#endif
290
Al Cooperda4b62c2012-07-13 16:44:51 -0400291#ifndef cpu_has_perf_cntr_intr_bit
292#define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
293#endif
294
David Daney1e7decd2013-02-16 23:42:43 +0100295#ifndef cpu_has_vz
296#define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
297#endif
298
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299#endif /* __ASM_CPU_FEATURES_H */