blob: 6f299c2fd3e4ea40370b60a3757f98ea189800c2 [file] [log] [blame]
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001/* Copyright 2008-2011 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
17#ifndef BNX2X_LINK_H
18#define BNX2X_LINK_H
19
20
21
22/***********************************************************/
23/* Defines */
24/***********************************************************/
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000025#define DEFAULT_PHY_DEV_ADDR 3
26#define E2_DEFAULT_PHY_DEV_ADDR 5
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027
28
29
David S. Millerc0700f92008-12-16 23:53:20 -080030#define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
31#define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
32#define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
33#define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
34#define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070035
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000036#define NET_SERDES_IF_XFI 1
37#define NET_SERDES_IF_SFI 2
38#define NET_SERDES_IF_KR 3
39#define NET_SERDES_IF_DXGXS 4
40
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000041#define SPEED_AUTO_NEG 0
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000042#define SPEED_20000 20000
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070043
Eilon Greenstein4d295db2009-07-21 05:47:47 +000044#define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
45#define SFP_EEPROM_VENDOR_NAME_SIZE 16
46#define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
47#define SFP_EEPROM_VENDOR_OUI_SIZE 3
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000048#define SFP_EEPROM_PART_NO_ADDR 0x28
49#define SFP_EEPROM_PART_NO_SIZE 16
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000050#define SFP_EEPROM_REVISION_ADDR 0x38
51#define SFP_EEPROM_REVISION_SIZE 4
52#define SFP_EEPROM_SERIAL_ADDR 0x44
53#define SFP_EEPROM_SERIAL_SIZE 16
54#define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
55#define SFP_EEPROM_DATE_SIZE 6
Eilon Greenstein4d295db2009-07-21 05:47:47 +000056#define PWR_FLT_ERR_MSG_LEN 250
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000057
58#define XGXS_EXT_PHY_TYPE(ext_phy_config) \
59 ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
60#define XGXS_EXT_PHY_ADDR(ext_phy_config) \
61 (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
62 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
63#define SERDES_EXT_PHY_TYPE(ext_phy_config) \
64 ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
65
Yaniv Rosnere10bc842010-09-07 11:40:50 +000066/* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
67#define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
68/* Single Media board contains single external phy */
69#define SINGLE_MEDIA(params) (params->num_phys == 2)
Yaniv Rosnera22f0782010-09-07 11:41:20 +000070/* Dual Media board contains two external phy with different media */
71#define DUAL_MEDIA(params) (params->num_phys == 3)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000072
73#define FW_PARAM_PHY_ADDR_MASK 0x000000FF
74#define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
75#define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000076#define FW_PARAM_MDIO_CTRL_OFFSET 16
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000077#define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
78 FW_PARAM_PHY_ADDR_MASK)
79#define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
80 FW_PARAM_PHY_TYPE_MASK)
81#define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
82 FW_PARAM_MDIO_CTRL_MASK) >> \
83 FW_PARAM_MDIO_CTRL_OFFSET)
Yaniv Rosnera22f0782010-09-07 11:41:20 +000084#define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
85 (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +000086
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +000087
88#define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
89#define PFC_BRB_FULL_LB_XON_THRESHOLD 250
90
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030091#define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070092/***********************************************************/
93/* Structs */
94/***********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +000095#define INT_PHY 0
96#define EXT_PHY1 1
Yaniv Rosnera22f0782010-09-07 11:41:20 +000097#define EXT_PHY2 2
98#define MAX_PHYS 3
Yaniv Rosnere10bc842010-09-07 11:40:50 +000099
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000100/* Same configuration is shared between the XGXS and the first external phy */
101#define LINK_CONFIG_SIZE (MAX_PHYS - 1)
102#define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
103 0 : (_phy_idx - 1))
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000104/***********************************************************/
105/* bnx2x_phy struct */
106/* Defines the required arguments and function per phy */
107/***********************************************************/
108struct link_vars;
109struct link_params;
110struct bnx2x_phy;
111
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000112typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
113 struct link_vars *vars);
114typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
115 struct link_vars *vars);
116typedef void (*link_reset_t)(struct bnx2x_phy *phy,
117 struct link_params *params);
118typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
119 struct link_params *params);
120typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
121typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
122typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
123 struct link_params *params, u8 mode);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000124typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
125 struct link_params *params, u32 action);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000126
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000127struct bnx2x_phy {
128 u32 type;
129
130 /* Loaded during init */
131 u8 addr;
Yaniv Rosner9045f6b2011-05-31 21:28:27 +0000132 u8 def_md_devad;
133 u16 flags;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000134 /* Require HW lock */
135#define FLAGS_HW_LOCK_REQUIRED (1<<0)
136 /* No Over-Current detection */
137#define FLAGS_NOC (1<<1)
138 /* Fan failure detection required */
139#define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
140 /* Initialize first the XGXS and only then the phy itself */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000141#define FLAGS_INIT_XGXS_FIRST (1<<3)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000142#define FLAGS_WC_DUAL_MODE (1<<4)
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000143#define FLAGS_4_PORT_MODE (1<<5)
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000144#define FLAGS_REARM_LATCH_SIGNAL (1<<6)
145#define FLAGS_SFP_NOT_APPROVED (1<<7)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000146#define FLAGS_MDC_MDIO_WA (1<<8)
147#define FLAGS_DUMMY_READ (1<<9)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000148
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000149 /* preemphasis values for the rx side */
150 u16 rx_preemphasis[4];
151
152 /* preemphasis values for the tx side */
153 u16 tx_preemphasis[4];
154
155 /* EMAC address for access MDIO */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000156 u32 mdio_ctrl;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000157
158 u32 supported;
159
160 u32 media_type;
161#define ETH_PHY_UNSPECIFIED 0x0
162#define ETH_PHY_SFP_FIBER 0x1
163#define ETH_PHY_XFP_FIBER 0x2
164#define ETH_PHY_DA_TWINAX 0x3
165#define ETH_PHY_BASE_T 0x4
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000166#define ETH_PHY_KR 0xf0
167#define ETH_PHY_CX4 0xf1
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000168#define ETH_PHY_NOT_PRESENT 0xff
169
170 /* The address in which version is located*/
171 u32 ver_addr;
172
173 u16 req_flow_ctrl;
174
175 u16 req_line_speed;
176
177 u32 speed_cap_mask;
178
179 u16 req_duplex;
180 u16 rsrv;
181 /* Called per phy/port init, and it configures LASI, speed, autoneg,
182 duplex, flow control negotiation, etc. */
183 config_init_t config_init;
184
185 /* Called due to interrupt. It determines the link, speed */
186 read_status_t read_status;
187
188 /* Called when driver is unloading. Should reset the phy */
189 link_reset_t link_reset;
190
191 /* Set the loopback configuration for the phy */
192 config_loopback_t config_loopback;
193
194 /* Format the given raw number into str up to len */
195 format_fw_ver_t format_fw_ver;
196
197 /* Reset the phy (both ports) */
198 hw_reset_t hw_reset;
199
200 /* Set link led mode (on/off/oper)*/
201 set_link_led_t set_link_led;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000202
203 /* PHY Specific tasks */
204 phy_specific_func_t phy_specific_func;
205#define DISABLE_TX 1
206#define ENABLE_TX 2
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000207};
208
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700209/* Inputs parameters to the CLC */
210struct link_params {
211
212 u8 port;
213
214 /* Default / User Configuration */
215 u8 loopback_mode;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000216#define LOOPBACK_NONE 0
217#define LOOPBACK_EMAC 1
218#define LOOPBACK_BMAC 2
Yaniv Rosnerde6eae12010-09-07 11:41:13 +0000219#define LOOPBACK_XGXS 3
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700220#define LOOPBACK_EXT_PHY 4
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000221#define LOOPBACK_EXT 5
222#define LOOPBACK_UMAC 6
223#define LOOPBACK_XMAC 7
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700224
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700225 /* Device parameters */
226 u8 mac_addr[6];
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700227
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000228 u16 req_duplex[LINK_CONFIG_SIZE];
229 u16 req_flow_ctrl[LINK_CONFIG_SIZE];
230
231 u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
232
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700233 /* shmem parameters */
234 u32 shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000235 u32 shmem2_base;
236 u32 speed_cap_mask[LINK_CONFIG_SIZE];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700237 u32 switch_cfg;
238#define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
239#define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
240#define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
241
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700242 u32 lane_config;
Eilon Greenstein659bc5c2009-08-12 08:24:02 +0000243
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700244 /* Phy register parameter */
245 u32 chip_id;
246
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000247 /* features */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000248 u32 feature_config_flags;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000249#define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
250#define FEATURE_CONFIG_PFC_ENABLED (1<<1)
251#define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000252#define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000253 /* Will be populated during common init */
254 struct bnx2x_phy phy[MAX_PHYS];
255
256 /* Will be populated during common init */
257 u8 num_phys;
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000258
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000259 u8 rsrv;
260 u16 hw_led_mode; /* part of the hw_config read from the shmem */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000261 u32 multi_phy_config;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000262
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700263 /* Device pointer passed to all callback functions */
264 struct bnx2x *bp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000265 u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
266 req_flow_ctrl is set to AUTO */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700267};
268
269/* Output parameters */
270struct link_vars {
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000271 u8 phy_flags;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000272#define PHY_XGXS_FLAG (1<<0)
273#define PHY_SGMII_FLAG (1<<1)
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000274#define PHY_PHYSICAL_LINK_FLAG (1<<2)
275#define PHY_HALF_OPEN_CONN_FLAG (1<<3)
276#define PHY_OVER_CURRENT_FLAG (1<<4)
277#define PHY_TX_ERROR_CHECK_FLAG (1<<5)
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000278
279 u8 mac_type;
280#define MAC_TYPE_NONE 0
281#define MAC_TYPE_EMAC 1
282#define MAC_TYPE_BMAC 2
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300283#define MAC_TYPE_UMAC 3
284#define MAC_TYPE_XMAC 4
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000285
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700286 u8 phy_link_up; /* internal phy link indication */
287 u8 link_up;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700288
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700289 u16 line_speed;
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000290 u16 duplex;
291
292 u16 flow_ctrl;
293 u16 ieee_fc;
294
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700295 /* The same definitions as the shmem parameter */
296 u32 link_status;
Yaniv Rosnerc688fe22011-05-31 21:27:06 +0000297 u8 fault_detected;
298 u8 rsrv1;
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000299 u16 periodic_flags;
300#define PERIODIC_FLAGS_LINK_EVENT 0x0001
301
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000302 u32 aeu_int_mask;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700303};
304
305/***********************************************************/
306/* Functions */
307/***********************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000308int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700309
Eilon Greenstein589abe32009-02-12 08:36:55 +0000310/* Reset the link. Should be called when driver or interface goes down
311 Before calling phy firmware upgrade, the reset_ext_phy should be set
312 to 0 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000313int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
314 u8 reset_ext_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700315
316/* bnx2x_link_update should be called upon link interrupt */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000317int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700318
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000319/* use the following phy functions to read/write from external_phy
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700320 In order to use it to read/write internal phy registers, use
321 DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700322 the register */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000323int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
324 u8 devad, u16 reg, u16 *ret_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700325
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000326int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
327 u8 devad, u16 reg, u16 val);
328
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700329/* Reads the link_status from the shmem,
Eilon Greenstein33471622008-08-13 15:59:08 -0700330 and update the link vars accordingly */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700331void bnx2x_link_status_update(struct link_params *input,
332 struct link_vars *output);
333/* returns string representing the fw_version of the external phy */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000334int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
335 u8 *version, u16 len);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700336
337/* Set/Unset the led
338 Basically, the CLC takes care of the led for the link, but in case one needs
Eilon Greenstein33471622008-08-13 15:59:08 -0700339 to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700340 blink the led, and LED_MODE_OFF to set the led off.*/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000341int bnx2x_set_led(struct link_params *params,
342 struct link_vars *vars, u8 mode, u32 speed);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +0000343#define LED_MODE_OFF 0
344#define LED_MODE_ON 1
345#define LED_MODE_OPER 2
346#define LED_MODE_FRONT_PANEL_OFF 3
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700347
Eilon Greenstein589abe32009-02-12 08:36:55 +0000348/* bnx2x_handle_module_detect_int should be called upon module detection
349 interrupt */
350void bnx2x_handle_module_detect_int(struct link_params *params);
351
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700352/* Get the actual link status. In case it returns 0, link is up,
353 otherwise link is down*/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000354int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
355 u8 is_serdes);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700356
Yaniv Rosner6bbca912008-08-13 15:57:28 -0700357/* One-time initialization for external phy after power up */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000358int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
359 u32 shmem2_base_path[], u32 chip_id);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700360
Eilon Greensteinf57a6022009-08-12 08:23:11 +0000361/* Reset the external PHY using GPIO */
362void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
363
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000364/* Reset the external of SFX7101 */
365void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
Eilon Greenstein356e2382009-02-12 08:38:32 +0000366
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000367/* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000368int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
369 struct link_params *params, u16 addr,
370 u8 byte_cnt, u8 *o_buf);
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000371
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000372void bnx2x_hw_reset_phy(struct link_params *params);
373
374/* Checks if HW lock is required for this phy/board type */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000375u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
376 u32 shmem2_base);
377
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000378/* Check swap bit and adjust PHY order */
379u32 bnx2x_phy_selection(struct link_params *params);
380
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000381/* Probe the phys on board, and populate them in "params" */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000382int bnx2x_phy_probe(struct link_params *params);
383
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000384/* Checks if fan failure detection is required on one of the phys on board */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000385u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
386 u32 shmem2_base, u8 port);
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000387
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000388
389
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300390/* DCBX structs */
391
392/* Number of maximum COS per chip */
393#define DCBX_E2E3_MAX_NUM_COS (2)
394#define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
395#define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
396#define DCBX_E3B0_MAX_NUM_COS ( \
397 MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
398 DCBX_E3B0_MAX_NUM_COS_PORT1))
399
400#define DCBX_MAX_NUM_COS ( \
401 MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
402 DCBX_E2E3_MAX_NUM_COS))
403
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000404/* PFC port configuration params */
405struct bnx2x_nig_brb_pfc_port_params {
406 /* NIG */
407 u32 pause_enable;
408 u32 llfc_out_en;
409 u32 llfc_enable;
410 u32 pkt_priority_to_cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300411 u8 num_of_rx_cos_priority_mask;
412 u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000413 u32 llfc_high_priority_classes;
414 u32 llfc_low_priority_classes;
415 /* BRB */
416 u32 cos0_pauseable;
417 u32 cos1_pauseable;
418};
419
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000420
421/* ETS port configuration params */
422struct bnx2x_ets_bw_params {
423 u8 bw;
424};
425
426struct bnx2x_ets_sp_params {
427 /**
428 * valid values are 0 - 5. 0 is highest strict priority.
429 * There can't be two COS's with the same pri.
430 */
431 u8 pri;
432};
433
434enum bnx2x_cos_state {
435 bnx2x_cos_state_strict = 0,
436 bnx2x_cos_state_bw = 1,
437};
438
439struct bnx2x_ets_cos_params {
440 enum bnx2x_cos_state state ;
441 union {
442 struct bnx2x_ets_bw_params bw_params;
443 struct bnx2x_ets_sp_params sp_params;
444 } params;
445};
446
447struct bnx2x_ets_params {
448 u8 num_of_cos; /* Number of valid COS entries*/
449 struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
450};
451
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000452/**
453 * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
454 * when link is already up
455 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000456int bnx2x_update_pfc(struct link_params *params,
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000457 struct link_vars *vars,
458 struct bnx2x_nig_brb_pfc_port_params *pfc_params);
459
460
461/* Used to configure the ETS to disable */
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000462int bnx2x_ets_disabled(struct link_params *params,
463 struct link_vars *vars);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000464
465/* Used to configure the ETS to BW limited */
466void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000467 const u32 cos1_bw);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000468
469/* Used to configure the ETS to strict */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000470int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000471
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000472
473/* Configure the COS to ETS according to BW and SP settings.*/
474int bnx2x_ets_e3b0_config(const struct link_params *params,
475 const struct link_vars *vars,
476 const struct bnx2x_ets_params *ets_params);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000477/* Read pfc statistic*/
478void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
479 u32 pfc_frames_sent[2],
480 u32 pfc_frames_received[2]);
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000481void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
482 u32 chip_id, u32 shmem_base, u32 shmem2_base,
483 u8 port);
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000484
485int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
486 struct link_params *params);
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000487
488void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
489
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700490#endif /* BNX2X_LINK_H */