blob: c96f9bbb760d54d79b2c0cc7208bf4e37964de9c [file] [log] [blame]
Chris Metcalf867e3592010-05-28 23:09:12 -04001/*
2 * Copyright 2010 Tilera Corporation. All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation, version 2.
7 *
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
11 * NON INFRINGEMENT. See the GNU General Public License for
12 * more details.
13 */
14
15#ifndef _ASM_TILE_IRQFLAGS_H
16#define _ASM_TILE_IRQFLAGS_H
17
Chris Metcalf867e3592010-05-28 23:09:12 -040018#include <arch/interrupts.h>
19#include <arch/chip.h>
20
21/*
22 * The set of interrupts we want to allow when interrupts are nominally
23 * disabled. The remainder are effectively "NMI" interrupts from
24 * the point of view of the generic Linux code. Note that synchronous
25 * interrupts (aka "non-queued") are not blocked by the mask in any case.
26 */
Chris Metcalf867e3592010-05-28 23:09:12 -040027#define LINUX_MASKABLE_INTERRUPTS \
Chris Metcalf7f04f082013-02-01 13:01:36 -050028 (~((_AC(1,ULL) << INT_PERF_COUNT) | (_AC(1,ULL) << INT_AUX_PERF_COUNT)))
Chris Metcalf867e3592010-05-28 23:09:12 -040029
Chris Metcalf7f04f082013-02-01 13:01:36 -050030#if CHIP_HAS_SPLIT_INTR_MASK()
31/* The same macro, but for the two 32-bit SPRs separately. */
32#define LINUX_MASKABLE_INTERRUPTS_LO (-1)
33#define LINUX_MASKABLE_INTERRUPTS_HI \
34 (~((1 << (INT_PERF_COUNT - 32)) | (1 << (INT_AUX_PERF_COUNT - 32))))
Chris Metcalf0dccb042011-03-17 14:32:06 -040035#endif
36
Chris Metcalf867e3592010-05-28 23:09:12 -040037#ifndef __ASSEMBLY__
38
39/* NOTE: we can't include <linux/percpu.h> due to #include dependencies. */
40#include <asm/percpu.h>
41#include <arch/spr_def.h>
42
Chris Metcalf3e2e0d22013-04-09 12:33:07 -040043/*
44 * Set and clear kernel interrupt masks.
45 *
46 * NOTE: __insn_mtspr() is a compiler builtin marked as a memory
47 * clobber. We rely on it being equivalent to a compiler barrier in
48 * this code since arch_local_irq_save() and friends must act as
49 * compiler barriers. This compiler semantic is baked into enough
50 * places that the compiler will maintain it going forward.
51 */
Chris Metcalf867e3592010-05-28 23:09:12 -040052#if CHIP_HAS_SPLIT_INTR_MASK()
53#if INT_PERF_COUNT < 32 || INT_AUX_PERF_COUNT < 32 || INT_MEM_ERROR >= 32
54# error Fix assumptions about which word various interrupts are in
55#endif
56#define interrupt_mask_set(n) do { \
57 int __n = (n); \
58 int __mask = 1 << (__n & 0x1f); \
59 if (__n < 32) \
Chris Metcalfa78c9422010-10-14 16:23:03 -040060 __insn_mtspr(SPR_INTERRUPT_MASK_SET_K_0, __mask); \
Chris Metcalf867e3592010-05-28 23:09:12 -040061 else \
Chris Metcalfa78c9422010-10-14 16:23:03 -040062 __insn_mtspr(SPR_INTERRUPT_MASK_SET_K_1, __mask); \
Chris Metcalf867e3592010-05-28 23:09:12 -040063} while (0)
64#define interrupt_mask_reset(n) do { \
65 int __n = (n); \
66 int __mask = 1 << (__n & 0x1f); \
67 if (__n < 32) \
Chris Metcalfa78c9422010-10-14 16:23:03 -040068 __insn_mtspr(SPR_INTERRUPT_MASK_RESET_K_0, __mask); \
Chris Metcalf867e3592010-05-28 23:09:12 -040069 else \
Chris Metcalfa78c9422010-10-14 16:23:03 -040070 __insn_mtspr(SPR_INTERRUPT_MASK_RESET_K_1, __mask); \
Chris Metcalf867e3592010-05-28 23:09:12 -040071} while (0)
72#define interrupt_mask_check(n) ({ \
73 int __n = (n); \
74 (((__n < 32) ? \
Chris Metcalfa78c9422010-10-14 16:23:03 -040075 __insn_mfspr(SPR_INTERRUPT_MASK_K_0) : \
76 __insn_mfspr(SPR_INTERRUPT_MASK_K_1)) \
Chris Metcalf867e3592010-05-28 23:09:12 -040077 >> (__n & 0x1f)) & 1; \
78})
79#define interrupt_mask_set_mask(mask) do { \
80 unsigned long long __m = (mask); \
Chris Metcalfa78c9422010-10-14 16:23:03 -040081 __insn_mtspr(SPR_INTERRUPT_MASK_SET_K_0, (unsigned long)(__m)); \
82 __insn_mtspr(SPR_INTERRUPT_MASK_SET_K_1, (unsigned long)(__m>>32)); \
Chris Metcalf867e3592010-05-28 23:09:12 -040083} while (0)
84#define interrupt_mask_reset_mask(mask) do { \
85 unsigned long long __m = (mask); \
Chris Metcalfa78c9422010-10-14 16:23:03 -040086 __insn_mtspr(SPR_INTERRUPT_MASK_RESET_K_0, (unsigned long)(__m)); \
87 __insn_mtspr(SPR_INTERRUPT_MASK_RESET_K_1, (unsigned long)(__m>>32)); \
Chris Metcalf867e3592010-05-28 23:09:12 -040088} while (0)
Chris Metcalf51007002012-03-27 15:40:20 -040089#define interrupt_mask_save_mask() \
90 (__insn_mfspr(SPR_INTERRUPT_MASK_SET_K_0) | \
91 (((unsigned long long)__insn_mfspr(SPR_INTERRUPT_MASK_SET_K_1))<<32))
92#define interrupt_mask_restore_mask(mask) do { \
93 unsigned long long __m = (mask); \
94 __insn_mtspr(SPR_INTERRUPT_MASK_K_0, (unsigned long)(__m)); \
95 __insn_mtspr(SPR_INTERRUPT_MASK_K_1, (unsigned long)(__m>>32)); \
96} while (0)
Chris Metcalf867e3592010-05-28 23:09:12 -040097#else
98#define interrupt_mask_set(n) \
Chris Metcalfa78c9422010-10-14 16:23:03 -040099 __insn_mtspr(SPR_INTERRUPT_MASK_SET_K, (1UL << (n)))
Chris Metcalf867e3592010-05-28 23:09:12 -0400100#define interrupt_mask_reset(n) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400101 __insn_mtspr(SPR_INTERRUPT_MASK_RESET_K, (1UL << (n)))
Chris Metcalf867e3592010-05-28 23:09:12 -0400102#define interrupt_mask_check(n) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400103 ((__insn_mfspr(SPR_INTERRUPT_MASK_K) >> (n)) & 1)
Chris Metcalf867e3592010-05-28 23:09:12 -0400104#define interrupt_mask_set_mask(mask) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400105 __insn_mtspr(SPR_INTERRUPT_MASK_SET_K, (mask))
Chris Metcalf867e3592010-05-28 23:09:12 -0400106#define interrupt_mask_reset_mask(mask) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400107 __insn_mtspr(SPR_INTERRUPT_MASK_RESET_K, (mask))
Chris Metcalf51007002012-03-27 15:40:20 -0400108#define interrupt_mask_save_mask() \
109 __insn_mfspr(SPR_INTERRUPT_MASK_K)
110#define interrupt_mask_restore_mask(mask) \
111 __insn_mtspr(SPR_INTERRUPT_MASK_K, (mask))
Chris Metcalf867e3592010-05-28 23:09:12 -0400112#endif
113
114/*
115 * The set of interrupts we want active if irqs are enabled.
116 * Note that in particular, the tile timer interrupt comes and goes
117 * from this set, since we have no other way to turn off the timer.
Chris Metcalfa78c9422010-10-14 16:23:03 -0400118 * Likewise, INTCTRL_K is removed and re-added during device
Chris Metcalf867e3592010-05-28 23:09:12 -0400119 * interrupts, as is the the hardwall UDN_FIREWALL interrupt.
120 * We use a low bit (MEM_ERROR) as our sentinel value and make sure it
121 * is always claimed as an "active interrupt" so we can query that bit
122 * to know our current state.
123 */
124DECLARE_PER_CPU(unsigned long long, interrupts_enabled_mask);
Chris Metcalf7f04f082013-02-01 13:01:36 -0500125#define INITIAL_INTERRUPTS_ENABLED (1ULL << INT_MEM_ERROR)
Chris Metcalf867e3592010-05-28 23:09:12 -0400126
127/* Disable interrupts. */
David Howellsdf9ee292010-10-07 14:08:55 +0100128#define arch_local_irq_disable() \
Chris Metcalf867e3592010-05-28 23:09:12 -0400129 interrupt_mask_set_mask(LINUX_MASKABLE_INTERRUPTS)
130
131/* Disable all interrupts, including NMIs. */
David Howellsdf9ee292010-10-07 14:08:55 +0100132#define arch_local_irq_disable_all() \
Chris Metcalf51007002012-03-27 15:40:20 -0400133 interrupt_mask_set_mask(-1ULL)
Chris Metcalf867e3592010-05-28 23:09:12 -0400134
135/* Re-enable all maskable interrupts. */
David Howellsdf9ee292010-10-07 14:08:55 +0100136#define arch_local_irq_enable() \
Chris Metcalf867e3592010-05-28 23:09:12 -0400137 interrupt_mask_reset_mask(__get_cpu_var(interrupts_enabled_mask))
138
139/* Disable or enable interrupts based on flag argument. */
David Howellsdf9ee292010-10-07 14:08:55 +0100140#define arch_local_irq_restore(disabled) do { \
Chris Metcalf867e3592010-05-28 23:09:12 -0400141 if (disabled) \
David Howellsdf9ee292010-10-07 14:08:55 +0100142 arch_local_irq_disable(); \
Chris Metcalf867e3592010-05-28 23:09:12 -0400143 else \
David Howellsdf9ee292010-10-07 14:08:55 +0100144 arch_local_irq_enable(); \
Chris Metcalf867e3592010-05-28 23:09:12 -0400145} while (0)
146
147/* Return true if "flags" argument means interrupts are disabled. */
David Howellsdf9ee292010-10-07 14:08:55 +0100148#define arch_irqs_disabled_flags(flags) ((flags) != 0)
Chris Metcalf867e3592010-05-28 23:09:12 -0400149
150/* Return true if interrupts are currently disabled. */
David Howellsdf9ee292010-10-07 14:08:55 +0100151#define arch_irqs_disabled() interrupt_mask_check(INT_MEM_ERROR)
Chris Metcalf867e3592010-05-28 23:09:12 -0400152
153/* Save whether interrupts are currently disabled. */
David Howellsdf9ee292010-10-07 14:08:55 +0100154#define arch_local_save_flags() arch_irqs_disabled()
Chris Metcalf867e3592010-05-28 23:09:12 -0400155
156/* Save whether interrupts are currently disabled, then disable them. */
David Howellsdf9ee292010-10-07 14:08:55 +0100157#define arch_local_irq_save() ({ \
158 unsigned long __flags = arch_local_save_flags(); \
159 arch_local_irq_disable(); \
160 __flags; })
Chris Metcalf867e3592010-05-28 23:09:12 -0400161
162/* Prevent the given interrupt from being enabled next time we enable irqs. */
David Howellsdf9ee292010-10-07 14:08:55 +0100163#define arch_local_irq_mask(interrupt) \
Chris Metcalf7f04f082013-02-01 13:01:36 -0500164 (__get_cpu_var(interrupts_enabled_mask) &= ~(1ULL << (interrupt)))
Chris Metcalf867e3592010-05-28 23:09:12 -0400165
166/* Prevent the given interrupt from being enabled immediately. */
David Howellsdf9ee292010-10-07 14:08:55 +0100167#define arch_local_irq_mask_now(interrupt) do { \
168 arch_local_irq_mask(interrupt); \
Chris Metcalf867e3592010-05-28 23:09:12 -0400169 interrupt_mask_set(interrupt); \
170} while (0)
171
172/* Allow the given interrupt to be enabled next time we enable irqs. */
David Howellsdf9ee292010-10-07 14:08:55 +0100173#define arch_local_irq_unmask(interrupt) \
Chris Metcalf7f04f082013-02-01 13:01:36 -0500174 (__get_cpu_var(interrupts_enabled_mask) |= (1ULL << (interrupt)))
Chris Metcalf867e3592010-05-28 23:09:12 -0400175
176/* Allow the given interrupt to be enabled immediately, if !irqs_disabled. */
David Howellsdf9ee292010-10-07 14:08:55 +0100177#define arch_local_irq_unmask_now(interrupt) do { \
178 arch_local_irq_unmask(interrupt); \
Chris Metcalf867e3592010-05-28 23:09:12 -0400179 if (!irqs_disabled()) \
180 interrupt_mask_reset(interrupt); \
181} while (0)
182
183#else /* __ASSEMBLY__ */
184
185/* We provide a somewhat more restricted set for assembly. */
186
187#ifdef __tilegx__
188
189#if INT_MEM_ERROR != 0
Chris Metcalf51007002012-03-27 15:40:20 -0400190# error Fix IRQS_DISABLED() macro
Chris Metcalf867e3592010-05-28 23:09:12 -0400191#endif
192
193/* Return 0 or 1 to indicate whether interrupts are currently disabled. */
194#define IRQS_DISABLED(tmp) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400195 mfspr tmp, SPR_INTERRUPT_MASK_K; \
Chris Metcalf867e3592010-05-28 23:09:12 -0400196 andi tmp, tmp, 1
197
198/* Load up a pointer to &interrupts_enabled_mask. */
199#define GET_INTERRUPTS_ENABLED_MASK_PTR(reg) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400200 moveli reg, hw2_last(interrupts_enabled_mask); \
201 shl16insli reg, reg, hw1(interrupts_enabled_mask); \
202 shl16insli reg, reg, hw0(interrupts_enabled_mask); \
Chris Metcalf867e3592010-05-28 23:09:12 -0400203 add reg, reg, tp
204
205/* Disable interrupts. */
206#define IRQ_DISABLE(tmp0, tmp1) \
207 moveli tmp0, hw2_last(LINUX_MASKABLE_INTERRUPTS); \
208 shl16insli tmp0, tmp0, hw1(LINUX_MASKABLE_INTERRUPTS); \
209 shl16insli tmp0, tmp0, hw0(LINUX_MASKABLE_INTERRUPTS); \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400210 mtspr SPR_INTERRUPT_MASK_SET_K, tmp0
Chris Metcalf867e3592010-05-28 23:09:12 -0400211
212/* Disable ALL synchronous interrupts (used by NMI entry). */
213#define IRQ_DISABLE_ALL(tmp) \
214 movei tmp, -1; \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400215 mtspr SPR_INTERRUPT_MASK_SET_K, tmp
Chris Metcalf867e3592010-05-28 23:09:12 -0400216
217/* Enable interrupts. */
Chris Metcalf51007002012-03-27 15:40:20 -0400218#define IRQ_ENABLE_LOAD(tmp0, tmp1) \
Chris Metcalf867e3592010-05-28 23:09:12 -0400219 GET_INTERRUPTS_ENABLED_MASK_PTR(tmp0); \
Chris Metcalf51007002012-03-27 15:40:20 -0400220 ld tmp0, tmp0
221#define IRQ_ENABLE_APPLY(tmp0, tmp1) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400222 mtspr SPR_INTERRUPT_MASK_RESET_K, tmp0
Chris Metcalf867e3592010-05-28 23:09:12 -0400223
224#else /* !__tilegx__ */
225
226/*
227 * Return 0 or 1 to indicate whether interrupts are currently disabled.
228 * Note that it's important that we use a bit from the "low" mask word,
229 * since when we are enabling, that is the word we write first, so if we
230 * are interrupted after only writing half of the mask, the interrupt
231 * handler will correctly observe that we have interrupts enabled, and
232 * will enable interrupts itself on return from the interrupt handler
233 * (making the original code's write of the "high" mask word idempotent).
234 */
235#define IRQS_DISABLED(tmp) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400236 mfspr tmp, SPR_INTERRUPT_MASK_K_0; \
Chris Metcalf867e3592010-05-28 23:09:12 -0400237 shri tmp, tmp, INT_MEM_ERROR; \
238 andi tmp, tmp, 1
239
240/* Load up a pointer to &interrupts_enabled_mask. */
241#define GET_INTERRUPTS_ENABLED_MASK_PTR(reg) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400242 moveli reg, lo16(interrupts_enabled_mask); \
243 auli reg, reg, ha16(interrupts_enabled_mask); \
Chris Metcalf867e3592010-05-28 23:09:12 -0400244 add reg, reg, tp
245
246/* Disable interrupts. */
247#define IRQ_DISABLE(tmp0, tmp1) \
248 { \
Chris Metcalf7f04f082013-02-01 13:01:36 -0500249 movei tmp0, LINUX_MASKABLE_INTERRUPTS_LO; \
Chris Metcalf0dccb042011-03-17 14:32:06 -0400250 moveli tmp1, lo16(LINUX_MASKABLE_INTERRUPTS_HI) \
Chris Metcalf867e3592010-05-28 23:09:12 -0400251 }; \
252 { \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400253 mtspr SPR_INTERRUPT_MASK_SET_K_0, tmp0; \
Chris Metcalf0dccb042011-03-17 14:32:06 -0400254 auli tmp1, tmp1, ha16(LINUX_MASKABLE_INTERRUPTS_HI) \
Chris Metcalf867e3592010-05-28 23:09:12 -0400255 }; \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400256 mtspr SPR_INTERRUPT_MASK_SET_K_1, tmp1
Chris Metcalf867e3592010-05-28 23:09:12 -0400257
258/* Disable ALL synchronous interrupts (used by NMI entry). */
259#define IRQ_DISABLE_ALL(tmp) \
260 movei tmp, -1; \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400261 mtspr SPR_INTERRUPT_MASK_SET_K_0, tmp; \
262 mtspr SPR_INTERRUPT_MASK_SET_K_1, tmp
Chris Metcalf867e3592010-05-28 23:09:12 -0400263
264/* Enable interrupts. */
Chris Metcalf51007002012-03-27 15:40:20 -0400265#define IRQ_ENABLE_LOAD(tmp0, tmp1) \
Chris Metcalf867e3592010-05-28 23:09:12 -0400266 GET_INTERRUPTS_ENABLED_MASK_PTR(tmp0); \
267 { \
268 lw tmp0, tmp0; \
269 addi tmp1, tmp0, 4 \
270 }; \
Chris Metcalf51007002012-03-27 15:40:20 -0400271 lw tmp1, tmp1
272#define IRQ_ENABLE_APPLY(tmp0, tmp1) \
Chris Metcalfa78c9422010-10-14 16:23:03 -0400273 mtspr SPR_INTERRUPT_MASK_RESET_K_0, tmp0; \
274 mtspr SPR_INTERRUPT_MASK_RESET_K_1, tmp1
Chris Metcalf867e3592010-05-28 23:09:12 -0400275#endif
276
Chris Metcalf51007002012-03-27 15:40:20 -0400277#define IRQ_ENABLE(tmp0, tmp1) \
278 IRQ_ENABLE_LOAD(tmp0, tmp1); \
279 IRQ_ENABLE_APPLY(tmp0, tmp1)
280
Chris Metcalf867e3592010-05-28 23:09:12 -0400281/*
282 * Do the CPU's IRQ-state tracing from assembly code. We call a
283 * C function, but almost everywhere we do, we don't mind clobbering
284 * all the caller-saved registers.
285 */
286#ifdef CONFIG_TRACE_IRQFLAGS
287# define TRACE_IRQS_ON jal trace_hardirqs_on
288# define TRACE_IRQS_OFF jal trace_hardirqs_off
289#else
290# define TRACE_IRQS_ON
291# define TRACE_IRQS_OFF
292#endif
293
294#endif /* __ASSEMBLY__ */
295
296#endif /* _ASM_TILE_IRQFLAGS_H */