blob: ff606ce8883747bd1397b49d4841bfec3ae529da [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
Stephen Rothwell568d7c72016-03-17 15:30:49 +110029#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
34void amdgpu_gem_object_free(struct drm_gem_object *gobj)
35{
36 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
37
38 if (robj) {
Christian König9298e522015-06-03 21:31:20 +020039 amdgpu_mn_unregister(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040 amdgpu_bo_unref(&robj);
41 }
42}
43
44int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +020045 int alignment, u32 initial_domain,
Christian Königeab3de22018-03-14 14:48:17 -050046 u64 flags, enum ttm_bo_type type,
Christian Könige1eb899b42017-08-25 09:14:43 +020047 struct reservation_object *resv,
48 struct drm_gem_object **obj)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049{
Christian Könige1eb899b42017-08-25 09:14:43 +020050 struct amdgpu_bo *bo;
Chunming Zhou3216c6b2018-04-16 18:27:50 +080051 struct amdgpu_bo_param bp;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052 int r;
53
Chunming Zhou3216c6b2018-04-16 18:27:50 +080054 memset(&bp, 0, sizeof(bp));
Alex Deucherd38ceaf2015-04-20 16:55:21 -040055 *obj = NULL;
56 /* At least align on page size */
57 if (alignment < PAGE_SIZE) {
58 alignment = PAGE_SIZE;
59 }
60
Chunming Zhou3216c6b2018-04-16 18:27:50 +080061 bp.size = size;
62 bp.byte_align = alignment;
63 bp.type = type;
64 bp.resv = resv;
Chunming Zhouaa2b2e22018-04-17 11:52:53 +080065 bp.preferred_domain = initial_domain;
Christian König08082102018-04-10 13:42:38 +020066retry:
Chunming Zhou3216c6b2018-04-16 18:27:50 +080067 bp.flags = flags;
68 bp.domain = initial_domain;
69 r = amdgpu_bo_create(adev, &bp, &bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070 if (r) {
Christian König08082102018-04-10 13:42:38 +020071 if (r != -ERESTARTSYS) {
72 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
73 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
74 goto retry;
75 }
76
77 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
78 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
79 goto retry;
80 }
81 DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
82 size, initial_domain, alignment, r);
83 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084 return r;
85 }
Christian Könige1eb899b42017-08-25 09:14:43 +020086 *obj = &bo->gem_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 return 0;
89}
90
Christian König418aa0c2016-02-15 16:59:57 +010091void amdgpu_gem_force_release(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092{
Christian König418aa0c2016-02-15 16:59:57 +010093 struct drm_device *ddev = adev->ddev;
94 struct drm_file *file;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095
Daniel Vetter1d2ac402016-04-26 19:29:41 +020096 mutex_lock(&ddev->filelist_mutex);
Christian König418aa0c2016-02-15 16:59:57 +010097
98 list_for_each_entry(file, &ddev->filelist, lhead) {
99 struct drm_gem_object *gobj;
100 int handle;
101
102 WARN_ONCE(1, "Still active user space clients!\n");
103 spin_lock(&file->table_lock);
104 idr_for_each_entry(&file->object_idr, gobj, handle) {
105 WARN_ONCE(1, "And also active allocations!\n");
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300106 drm_gem_object_put_unlocked(gobj);
Christian König418aa0c2016-02-15 16:59:57 +0100107 }
108 idr_destroy(&file->object_idr);
109 spin_unlock(&file->table_lock);
110 }
111
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200112 mutex_unlock(&ddev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113}
114
115/*
116 * Call from drm_gem_handle_create which appear in both new and open ioctl
117 * case.
118 */
Christian Königa7d64de2016-09-15 14:58:48 +0200119int amdgpu_gem_object_open(struct drm_gem_object *obj,
120 struct drm_file *file_priv)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian König765e7fb2016-09-15 15:06:50 +0200122 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200123 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
125 struct amdgpu_vm *vm = &fpriv->vm;
126 struct amdgpu_bo_va *bo_va;
Christian König4f5839c2017-08-29 16:07:31 +0200127 struct mm_struct *mm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 int r;
Christian König4f5839c2017-08-29 16:07:31 +0200129
130 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
131 if (mm && mm != current->mm)
132 return -EPERM;
133
Christian Könige1eb899b42017-08-25 09:14:43 +0200134 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
135 abo->tbo.resv != vm->root.base.bo->tbo.resv)
136 return -EPERM;
137
Christian König765e7fb2016-09-15 15:06:50 +0200138 r = amdgpu_bo_reserve(abo, false);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800139 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141
Christian König765e7fb2016-09-15 15:06:50 +0200142 bo_va = amdgpu_vm_bo_find(vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 if (!bo_va) {
Christian König765e7fb2016-09-15 15:06:50 +0200144 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 } else {
146 ++bo_va->ref_count;
147 }
Christian König765e7fb2016-09-15 15:06:50 +0200148 amdgpu_bo_unreserve(abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149 return 0;
150}
151
152void amdgpu_gem_object_close(struct drm_gem_object *obj,
153 struct drm_file *file_priv)
154{
Christian Königb5a5ec52016-03-08 17:47:46 +0100155 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200156 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
158 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb5a5ec52016-03-08 17:47:46 +0100159
160 struct amdgpu_bo_list_entry vm_pd;
Christian Könige1eb899b42017-08-25 09:14:43 +0200161 struct list_head list, duplicates;
Christian Königb5a5ec52016-03-08 17:47:46 +0100162 struct ttm_validate_buffer tv;
163 struct ww_acquire_ctx ticket;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 struct amdgpu_bo_va *bo_va;
165 int r;
Christian Königb5a5ec52016-03-08 17:47:46 +0100166
167 INIT_LIST_HEAD(&list);
Christian Könige1eb899b42017-08-25 09:14:43 +0200168 INIT_LIST_HEAD(&duplicates);
Christian Königb5a5ec52016-03-08 17:47:46 +0100169
170 tv.bo = &bo->tbo;
171 tv.shared = true;
172 list_add(&tv.head, &list);
173
174 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
175
Christian Könige1eb899b42017-08-25 09:14:43 +0200176 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177 if (r) {
178 dev_err(adev->dev, "leaking bo va because "
179 "we fail to reserve bo (%d)\n", r);
180 return;
181 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100182 bo_va = amdgpu_vm_bo_find(vm, bo);
Christian König5a0f3b52017-04-21 10:05:56 +0200183 if (bo_va && --bo_va->ref_count == 0) {
184 amdgpu_vm_bo_rmv(adev, bo_va);
185
Christian König3f3333f2017-08-03 14:02:13 +0200186 if (amdgpu_vm_ready(vm)) {
Christian König5a0f3b52017-04-21 10:05:56 +0200187 struct dma_fence *fence = NULL;
Nicolai Hähnle23e05632017-03-23 19:34:11 +0100188
189 r = amdgpu_vm_clear_freed(adev, vm, &fence);
190 if (unlikely(r)) {
191 dev_err(adev->dev, "failed to clear page "
192 "tables on GEM object close (%d)\n", r);
193 }
194
195 if (fence) {
196 amdgpu_bo_fence(bo, fence, true);
197 dma_fence_put(fence);
198 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 }
200 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100201 ttm_eu_backoff_reservation(&ticket, &list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400202}
203
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204/*
205 * GEM ioctls.
206 */
207int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
208 struct drm_file *filp)
209{
210 struct amdgpu_device *adev = dev->dev_private;
Christian Könige1eb899b42017-08-25 09:14:43 +0200211 struct amdgpu_fpriv *fpriv = filp->driver_priv;
212 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400213 union drm_amdgpu_gem_create *args = data;
Christian König6ac7def2017-08-23 20:11:25 +0200214 uint64_t flags = args->in.domain_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400215 uint64_t size = args->in.bo_size;
Christian Könige1eb899b42017-08-25 09:14:43 +0200216 struct reservation_object *resv = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400217 struct drm_gem_object *gobj;
218 uint32_t handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400219 int r;
220
Alex Deucher834e0f82017-03-08 17:40:17 -0500221 /* reject invalid gem flags */
Christian König6ac7def2017-08-23 20:11:25 +0200222 if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
223 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
224 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
Christian Könige1eb899b42017-08-25 09:14:43 +0200225 AMDGPU_GEM_CREATE_VRAM_CLEARED |
Andres Rodriguez177ae092017-09-15 20:44:06 -0400226 AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
227 AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
228
Christian Königa022c542017-05-08 15:14:54 +0200229 return -EINVAL;
230
Alex Deucher834e0f82017-03-08 17:40:17 -0500231 /* reject invalid gem domains */
232 if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
233 AMDGPU_GEM_DOMAIN_GTT |
234 AMDGPU_GEM_DOMAIN_VRAM |
235 AMDGPU_GEM_DOMAIN_GDS |
236 AMDGPU_GEM_DOMAIN_GWS |
Christian Königa022c542017-05-08 15:14:54 +0200237 AMDGPU_GEM_DOMAIN_OA))
238 return -EINVAL;
Alex Deucher834e0f82017-03-08 17:40:17 -0500239
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 /* create a gem object to contain this object in */
241 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
242 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
Christian König6ac7def2017-08-23 20:11:25 +0200243 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
245 size = size << AMDGPU_GDS_SHIFT;
246 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
247 size = size << AMDGPU_GWS_SHIFT;
248 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
249 size = size << AMDGPU_OA_SHIFT;
Christian Königa022c542017-05-08 15:14:54 +0200250 else
251 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400252 }
253 size = roundup(size, PAGE_SIZE);
254
Christian Könige1eb899b42017-08-25 09:14:43 +0200255 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
256 r = amdgpu_bo_reserve(vm->root.base.bo, false);
257 if (r)
258 return r;
259
260 resv = vm->root.base.bo->tbo.resv;
261 }
262
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400263 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
264 (u32)(0xffffffff & args->in.domains),
Christian Könige1eb899b42017-08-25 09:14:43 +0200265 flags, false, resv, &gobj);
266 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
267 if (!r) {
268 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
269
270 abo->parent = amdgpu_bo_ref(vm->root.base.bo);
271 }
272 amdgpu_bo_unreserve(vm->root.base.bo);
273 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400274 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200275 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400276
277 r = drm_gem_handle_create(filp, gobj, &handle);
278 /* drop reference from allocate - handle holds it now */
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300279 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200281 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282
283 memset(args, 0, sizeof(*args));
284 args->out.handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400286}
287
288int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
289 struct drm_file *filp)
290{
Christian König19be5572017-04-12 14:24:39 +0200291 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400292 struct amdgpu_device *adev = dev->dev_private;
293 struct drm_amdgpu_gem_userptr *args = data;
294 struct drm_gem_object *gobj;
295 struct amdgpu_bo *bo;
296 uint32_t handle;
297 int r;
298
299 if (offset_in_page(args->addr | args->size))
300 return -EINVAL;
301
302 /* reject unknown flag values */
303 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
304 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
305 AMDGPU_GEM_USERPTR_REGISTER))
306 return -EINVAL;
307
Christian König358c2582016-03-11 15:29:27 +0100308 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
309 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400310
Christian König358c2582016-03-11 15:29:27 +0100311 /* if we want to write to it we must install a MMU notifier */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400312 return -EACCES;
313 }
314
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400315 /* create a gem object to contain this object in */
Christian Könige1eb899b42017-08-25 09:14:43 +0200316 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
317 0, 0, NULL, &gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400318 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200319 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400320
321 bo = gem_to_amdgpu_bo(gobj);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400322 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
Christian König1ea863f2015-12-18 22:13:12 +0100323 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
325 if (r)
326 goto release_object;
327
328 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
329 r = amdgpu_mn_register(bo, args->addr);
330 if (r)
331 goto release_object;
332 }
333
334 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
Christian König2f568db2016-02-23 12:36:59 +0100335 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
336 bo->tbo.ttm->pages);
337 if (r)
Xiangliang.Yud5a480b2017-10-20 17:21:40 +0800338 goto release_object;
Christian König2f568db2016-02-23 12:36:59 +0100339
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340 r = amdgpu_bo_reserve(bo, true);
Christian König2f568db2016-02-23 12:36:59 +0100341 if (r)
342 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343
344 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
Christian König19be5572017-04-12 14:24:39 +0200345 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400346 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347 if (r)
Christian König2f568db2016-02-23 12:36:59 +0100348 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 }
350
351 r = drm_gem_handle_create(filp, gobj, &handle);
352 /* drop reference from allocate - handle holds it now */
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300353 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 if (r)
Christian Königa022c542017-05-08 15:14:54 +0200355 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356
357 args->handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400358 return 0;
359
Christian König2f568db2016-02-23 12:36:59 +0100360free_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800361 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
Christian König2f568db2016-02-23 12:36:59 +0100362
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363release_object:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300364 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400365
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400366 return r;
367}
368
369int amdgpu_mode_dumb_mmap(struct drm_file *filp,
370 struct drm_device *dev,
371 uint32_t handle, uint64_t *offset_p)
372{
373 struct drm_gem_object *gobj;
374 struct amdgpu_bo *robj;
375
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100376 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400377 if (gobj == NULL) {
378 return -ENOENT;
379 }
380 robj = gem_to_amdgpu_bo(gobj);
Christian Königcc325d12016-02-08 11:08:35 +0100381 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
Christian König271c8122015-05-13 14:30:53 +0200382 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300383 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400384 return -EPERM;
385 }
386 *offset_p = amdgpu_bo_mmap_offset(robj);
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300387 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388 return 0;
389}
390
391int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *filp)
393{
394 union drm_amdgpu_gem_mmap *args = data;
395 uint32_t handle = args->in.handle;
396 memset(args, 0, sizeof(*args));
397 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
398}
399
400/**
401 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
402 *
403 * @timeout_ns: timeout in ns
404 *
405 * Calculate the timeout in jiffies from an absolute timeout in ns.
406 */
407unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
408{
409 unsigned long timeout_jiffies;
410 ktime_t timeout;
411
412 /* clamp timeout if it's to large */
413 if (((int64_t)timeout_ns) < 0)
414 return MAX_SCHEDULE_TIMEOUT;
415
Christian König0f117702015-07-08 16:58:48 +0200416 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400417 if (ktime_to_ns(timeout) < 0)
418 return 0;
419
420 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
421 /* clamp timeout to avoid unsigned-> signed overflow */
422 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
423 return MAX_SCHEDULE_TIMEOUT - 1;
424
425 return timeout_jiffies;
426}
427
428int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
429 struct drm_file *filp)
430{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400431 union drm_amdgpu_gem_wait_idle *args = data;
432 struct drm_gem_object *gobj;
433 struct amdgpu_bo *robj;
434 uint32_t handle = args->in.handle;
435 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
436 int r = 0;
437 long ret;
438
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100439 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400440 if (gobj == NULL) {
441 return -ENOENT;
442 }
443 robj = gem_to_amdgpu_bo(gobj);
Chris Wilson0fea2ed2016-08-29 08:08:24 +0100444 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
445 timeout);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400446
447 /* ret == 0 means not signaled,
448 * ret > 0 means signaled
449 * ret < 0 means interrupted before timeout
450 */
451 if (ret >= 0) {
452 memset(args, 0, sizeof(*args));
453 args->out.status = (ret == 0);
454 } else
455 r = ret;
456
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300457 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458 return r;
459}
460
461int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
462 struct drm_file *filp)
463{
464 struct drm_amdgpu_gem_metadata *args = data;
465 struct drm_gem_object *gobj;
466 struct amdgpu_bo *robj;
467 int r = -1;
468
469 DRM_DEBUG("%d \n", args->handle);
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100470 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400471 if (gobj == NULL)
472 return -ENOENT;
473 robj = gem_to_amdgpu_bo(gobj);
474
475 r = amdgpu_bo_reserve(robj, false);
476 if (unlikely(r != 0))
477 goto out;
478
479 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
480 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
481 r = amdgpu_bo_get_metadata(robj, args->data.data,
482 sizeof(args->data.data),
483 &args->data.data_size_bytes,
484 &args->data.flags);
485 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
Dan Carpenter0913eab2015-09-23 14:00:35 +0300486 if (args->data.data_size_bytes > sizeof(args->data.data)) {
487 r = -EINVAL;
488 goto unreserve;
489 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
491 if (!r)
492 r = amdgpu_bo_set_metadata(robj, args->data.data,
493 args->data.data_size_bytes,
494 args->data.flags);
495 }
496
Dan Carpenter0913eab2015-09-23 14:00:35 +0300497unreserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400498 amdgpu_bo_unreserve(robj);
499out:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300500 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 return r;
502}
503
504/**
505 * amdgpu_gem_va_update_vm -update the bo_va in its VM
506 *
507 * @adev: amdgpu_device pointer
Christian Königdc54d3d2017-03-13 10:13:38 +0100508 * @vm: vm to update
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400509 * @bo_va: bo_va to update
Christian König2ffdaaf2017-01-27 15:58:43 +0100510 * @list: validation list
Christian Königdc54d3d2017-03-13 10:13:38 +0100511 * @operation: map, unmap or clear
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512 *
Christian König2ffdaaf2017-01-27 15:58:43 +0100513 * Update the bo_va directly after setting its address. Errors are not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514 * vital here, so they are not reported back to userspace.
515 */
516static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
Christian Königdc54d3d2017-03-13 10:13:38 +0100517 struct amdgpu_vm *vm,
Christian Königf7da30d2016-09-28 12:03:04 +0200518 struct amdgpu_bo_va *bo_va,
Christian König2ffdaaf2017-01-27 15:58:43 +0100519 struct list_head *list,
Christian Königf7da30d2016-09-28 12:03:04 +0200520 uint32_t operation)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400521{
Christian König3f3333f2017-08-03 14:02:13 +0200522 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523
Christian König3f3333f2017-08-03 14:02:13 +0200524 if (!amdgpu_vm_ready(vm))
525 return;
Chunming Zhoue410b5c2015-12-07 15:02:52 +0800526
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100527 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400528 if (r)
Christian König2ffdaaf2017-01-27 15:58:43 +0100529 goto error;
monk.liu194a3362015-07-22 13:29:28 +0800530
Christian König80f95c52017-03-13 10:13:39 +0100531 if (operation == AMDGPU_VA_OP_MAP ||
Gustavo A. R. Silva93bab702018-02-14 23:20:00 -0600532 operation == AMDGPU_VA_OP_REPLACE) {
Flora Cui05dcb5c2016-09-22 11:34:47 +0800533 r = amdgpu_vm_bo_update(adev, bo_va, false);
Gustavo A. R. Silva93bab702018-02-14 23:20:00 -0600534 if (r)
535 goto error;
536 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400537
Christian König0abc6872017-09-01 20:37:57 +0200538 r = amdgpu_vm_update_directories(adev, vm);
Christian König0abc6872017-09-01 20:37:57 +0200539
Christian König2ffdaaf2017-01-27 15:58:43 +0100540error:
Christian König68fdd3d2015-06-16 14:50:02 +0200541 if (r && r != -ERESTARTSYS)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
543}
544
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *filp)
547{
Junwei Zhangb85891b2017-01-16 13:59:01 +0800548 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
549 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
Alex Xie66e02bc2017-02-14 12:04:52 -0500550 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800551 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
552 AMDGPU_VM_PAGE_PRT;
553
Christian König34b5f6a2015-06-08 15:03:00 +0200554 struct drm_amdgpu_gem_va *args = data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 struct drm_gem_object *gobj;
556 struct amdgpu_device *adev = dev->dev_private;
557 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Christian König765e7fb2016-09-15 15:06:50 +0200558 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400559 struct amdgpu_bo_va *bo_va;
Christian Königb88c8792016-09-28 16:33:01 +0200560 struct amdgpu_bo_list_entry vm_pd;
561 struct ttm_validate_buffer tv;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800562 struct ww_acquire_ctx ticket;
Christian Könige1eb899b42017-08-25 09:14:43 +0200563 struct list_head list, duplicates;
Alex Xie54635452017-02-14 12:22:57 -0500564 uint64_t va_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400565 int r = 0;
566
Christian König34b5f6a2015-06-08 15:03:00 +0200567 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
Christian König4b7f0842017-11-13 13:58:17 +0100568 dev_dbg(&dev->pdev->dev,
Christian Königff4cd382017-11-06 15:25:37 +0100569 "va_address 0x%LX is in reserved area 0x%LX\n",
570 args->va_address, AMDGPU_VA_RESERVED_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571 return -EINVAL;
572 }
573
Christian Königbb7939b2017-11-06 15:37:01 +0100574 if (args->va_address >= AMDGPU_VA_HOLE_START &&
575 args->va_address < AMDGPU_VA_HOLE_END) {
576 dev_dbg(&dev->pdev->dev,
577 "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
578 args->va_address, AMDGPU_VA_HOLE_START,
579 AMDGPU_VA_HOLE_END);
580 return -EINVAL;
581 }
582
583 args->va_address &= AMDGPU_VA_HOLE_MASK;
584
Junwei Zhangb85891b2017-01-16 13:59:01 +0800585 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
Christian König4b7f0842017-11-13 13:58:17 +0100586 dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
Junwei Zhangb85891b2017-01-16 13:59:01 +0800587 args->flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 return -EINVAL;
589 }
590
Christian König34b5f6a2015-06-08 15:03:00 +0200591 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592 case AMDGPU_VA_OP_MAP:
593 case AMDGPU_VA_OP_UNMAP:
Christian Königdc54d3d2017-03-13 10:13:38 +0100594 case AMDGPU_VA_OP_CLEAR:
Christian König80f95c52017-03-13 10:13:39 +0100595 case AMDGPU_VA_OP_REPLACE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 break;
597 default:
Christian König4b7f0842017-11-13 13:58:17 +0100598 dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200599 args->operation);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400600 return -EINVAL;
601 }
602
Chunming Zhou49b02b12015-11-13 14:18:38 +0800603 INIT_LIST_HEAD(&list);
Christian Könige1eb899b42017-08-25 09:14:43 +0200604 INIT_LIST_HEAD(&duplicates);
Christian Königdc54d3d2017-03-13 10:13:38 +0100605 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
606 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
Junwei Zhangb85891b2017-01-16 13:59:01 +0800607 gobj = drm_gem_object_lookup(filp, args->handle);
608 if (gobj == NULL)
609 return -ENOENT;
610 abo = gem_to_amdgpu_bo(gobj);
611 tv.bo = &abo->tbo;
612 tv.shared = false;
613 list_add(&tv.head, &list);
614 } else {
615 gobj = NULL;
616 abo = NULL;
617 }
Chunming Zhou49b02b12015-11-13 14:18:38 +0800618
Christian Königb88c8792016-09-28 16:33:01 +0200619 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
Christian Königb5a5ec52016-03-08 17:47:46 +0100620
Christian Könige1eb899b42017-08-25 09:14:43 +0200621 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800622 if (r)
623 goto error_unref;
Christian König34b5f6a2015-06-08 15:03:00 +0200624
Junwei Zhangb85891b2017-01-16 13:59:01 +0800625 if (abo) {
626 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
627 if (!bo_va) {
628 r = -ENOENT;
629 goto error_backoff;
630 }
Christian Königdc54d3d2017-03-13 10:13:38 +0100631 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
Junwei Zhangb85891b2017-01-16 13:59:01 +0800632 bo_va = fpriv->prt_va;
Christian Königdc54d3d2017-03-13 10:13:38 +0100633 } else {
634 bo_va = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 }
636
Christian König34b5f6a2015-06-08 15:03:00 +0200637 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 case AMDGPU_VA_OP_MAP:
Christian Königec681542017-08-01 10:51:43 +0200639 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
Christian König663e4572017-03-13 10:13:37 +0100640 args->map_size);
641 if (r)
642 goto error_backoff;
Alex Xie54635452017-02-14 12:22:57 -0500643
Christian König132f34e2018-01-12 15:26:08 +0100644 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
Christian König34b5f6a2015-06-08 15:03:00 +0200645 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
646 args->offset_in_bo, args->map_size,
Christian König9f7eb532015-05-18 16:05:57 +0200647 va_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648 break;
649 case AMDGPU_VA_OP_UNMAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200650 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400651 break;
Christian Königdc54d3d2017-03-13 10:13:38 +0100652
653 case AMDGPU_VA_OP_CLEAR:
654 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
655 args->va_address,
656 args->map_size);
657 break;
Christian König80f95c52017-03-13 10:13:39 +0100658 case AMDGPU_VA_OP_REPLACE:
Christian Königec681542017-08-01 10:51:43 +0200659 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
Christian König80f95c52017-03-13 10:13:39 +0100660 args->map_size);
661 if (r)
662 goto error_backoff;
663
Christian König132f34e2018-01-12 15:26:08 +0100664 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
Christian König80f95c52017-03-13 10:13:39 +0100665 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
666 args->offset_in_bo, args->map_size,
667 va_flags);
668 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400669 default:
670 break;
671 }
Junwei Zhangb85891b2017-01-16 13:59:01 +0800672 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
Christian Königdc54d3d2017-03-13 10:13:38 +0100673 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
674 args->operation);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800675
676error_backoff:
Christian König2ffdaaf2017-01-27 15:58:43 +0100677 ttm_eu_backoff_reservation(&ticket, &list);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800678
Junwei Zhangb85891b2017-01-16 13:59:01 +0800679error_unref:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300680 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400681 return r;
682}
683
684int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *filp)
686{
Christian Könige1eb899b42017-08-25 09:14:43 +0200687 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688 struct drm_amdgpu_gem_op *args = data;
689 struct drm_gem_object *gobj;
690 struct amdgpu_bo *robj;
691 int r;
692
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100693 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 if (gobj == NULL) {
695 return -ENOENT;
696 }
697 robj = gem_to_amdgpu_bo(gobj);
698
699 r = amdgpu_bo_reserve(robj, false);
700 if (unlikely(r))
701 goto out;
702
703 switch (args->op) {
704 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
705 struct drm_amdgpu_gem_create_in info;
Christian König7ecc2452017-07-26 17:02:52 +0200706 void __user *out = u64_to_user_ptr(args->value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707
708 info.bo_size = robj->gem_base.size;
709 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
Kent Russell6d7d9c52017-08-08 07:58:01 -0400710 info.domains = robj->preferred_domains;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 info.domain_flags = robj->flags;
Christian König4c28fb02015-08-28 17:27:54 +0200712 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 if (copy_to_user(out, &info, sizeof(info)))
714 r = -EFAULT;
715 break;
716 }
Marek Olšákd8f65a22015-05-27 14:30:38 +0200717 case AMDGPU_GEM_OP_SET_PLACEMENT:
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000718 if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
719 r = -EINVAL;
720 amdgpu_bo_unreserve(robj);
721 break;
722 }
Christian Königcc325d12016-02-08 11:08:35 +0100723 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400724 r = -EPERM;
Christian König4c28fb02015-08-28 17:27:54 +0200725 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726 break;
727 }
Kent Russell6d7d9c52017-08-08 07:58:01 -0400728 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
Christian König1ea863f2015-12-18 22:13:12 +0100729 AMDGPU_GEM_DOMAIN_GTT |
730 AMDGPU_GEM_DOMAIN_CPU);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400731 robj->allowed_domains = robj->preferred_domains;
Christian König1ea863f2015-12-18 22:13:12 +0100732 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
733 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
734
Christian Könige1eb899b42017-08-25 09:14:43 +0200735 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
736 amdgpu_vm_bo_invalidate(adev, robj, true);
737
Christian König4c28fb02015-08-28 17:27:54 +0200738 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 break;
740 default:
Christian König4c28fb02015-08-28 17:27:54 +0200741 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742 r = -EINVAL;
743 }
744
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400745out:
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300746 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400747 return r;
748}
749
750int amdgpu_mode_dumb_create(struct drm_file *file_priv,
751 struct drm_device *dev,
752 struct drm_mode_create_dumb *args)
753{
754 struct amdgpu_device *adev = dev->dev_private;
755 struct drm_gem_object *gobj;
756 uint32_t handle;
757 int r;
758
Laurent Pinchart8e911ab2016-10-18 01:41:17 +0300759 args->pitch = amdgpu_align_pitch(adev, args->width,
760 DIV_ROUND_UP(args->bpp, 8), 0);
Dan Carpenter54ef0b52015-09-23 14:00:59 +0300761 args->size = (u64)args->pitch * args->height;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 args->size = ALIGN(args->size, PAGE_SIZE);
763
764 r = amdgpu_gem_object_create(adev, args->size, 0,
765 AMDGPU_GEM_DOMAIN_VRAM,
Alex Deucher857d9132015-08-27 00:14:16 -0400766 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
Christian Könige1eb899b42017-08-25 09:14:43 +0200767 false, NULL, &gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400768 if (r)
769 return -ENOMEM;
770
771 r = drm_gem_handle_create(file_priv, gobj, &handle);
772 /* drop reference from allocate - handle holds it now */
Cihangir Akturkf62facc2017-08-03 14:58:16 +0300773 drm_gem_object_put_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774 if (r) {
775 return r;
776 }
777 args->handle = handle;
778 return 0;
779}
780
781#if defined(CONFIG_DEBUG_FS)
Christian König7ea23562016-02-15 15:23:00 +0100782static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
783{
784 struct drm_gem_object *gobj = ptr;
785 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
786 struct seq_file *m = data;
787
788 unsigned domain;
789 const char *placement;
790 unsigned pin_count;
Christian Königb8e0e6e2017-06-26 15:19:30 +0200791 uint64_t offset;
Christian König7ea23562016-02-15 15:23:00 +0100792
793 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
794 switch (domain) {
795 case AMDGPU_GEM_DOMAIN_VRAM:
796 placement = "VRAM";
797 break;
798 case AMDGPU_GEM_DOMAIN_GTT:
799 placement = " GTT";
800 break;
801 case AMDGPU_GEM_DOMAIN_CPU:
802 default:
803 placement = " CPU";
804 break;
805 }
Christian Königb8e0e6e2017-06-26 15:19:30 +0200806 seq_printf(m, "\t0x%08x: %12ld byte %s",
807 id, amdgpu_bo_size(bo), placement);
808
Mark Rutland6aa7de02017-10-23 14:07:29 -0700809 offset = READ_ONCE(bo->tbo.mem.start);
Christian Königb8e0e6e2017-06-26 15:19:30 +0200810 if (offset != AMDGPU_BO_INVALID_OFFSET)
811 seq_printf(m, " @ 0x%010Lx", offset);
Christian König7ea23562016-02-15 15:23:00 +0100812
Mark Rutland6aa7de02017-10-23 14:07:29 -0700813 pin_count = READ_ONCE(bo->pin_count);
Christian König7ea23562016-02-15 15:23:00 +0100814 if (pin_count)
815 seq_printf(m, " pin count %d", pin_count);
816 seq_printf(m, "\n");
817
818 return 0;
819}
820
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
822{
823 struct drm_info_node *node = (struct drm_info_node *)m->private;
824 struct drm_device *dev = node->minor->dev;
Christian König7ea23562016-02-15 15:23:00 +0100825 struct drm_file *file;
826 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200828 r = mutex_lock_interruptible(&dev->filelist_mutex);
Christian König7ea23562016-02-15 15:23:00 +0100829 if (r)
830 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400831
Christian König7ea23562016-02-15 15:23:00 +0100832 list_for_each_entry(file, &dev->filelist, lhead) {
833 struct task_struct *task;
Christian Königb22e3ce2016-02-15 12:41:37 +0100834
Christian König7ea23562016-02-15 15:23:00 +0100835 /*
836 * Although we have a valid reference on file->pid, that does
837 * not guarantee that the task_struct who called get_pid() is
838 * still alive (e.g. get_pid(current) => fork() => exit()).
839 * Therefore, we need to protect this ->comm access using RCU.
840 */
841 rcu_read_lock();
842 task = pid_task(file->pid, PIDTYPE_PID);
843 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
844 task ? task->comm : "<unknown>");
845 rcu_read_unlock();
846
847 spin_lock(&file->table_lock);
848 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
849 spin_unlock(&file->table_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850 }
Christian König7ea23562016-02-15 15:23:00 +0100851
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200852 mutex_unlock(&dev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400853 return 0;
854}
855
Nils Wallménius06ab6832016-05-02 12:46:15 -0400856static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
858};
859#endif
860
Alex Deucher75758252017-12-14 15:23:14 -0500861int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862{
863#if defined(CONFIG_DEBUG_FS)
864 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
865#endif
866 return 0;
867}