blob: 985c1ed9f3fc970ef91614e3552622d18d6c9a59 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawsky67e3d2972013-12-06 14:11:01 -080099static int do_switch(struct intel_ring_buffer *ring,
100 struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawskyb731d332013-12-06 14:10:59 -0800102static size_t get_context_alignment(struct drm_device *dev)
103{
104 if (IS_GEN6(dev))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Ben Widawsky254f9652012-06-04 14:42:42 -0700110static int get_context_size(struct drm_device *dev)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113 int ret;
114 u32 reg;
115
116 switch (INTEL_INFO(dev)->gen) {
117 case 6:
118 reg = I915_READ(CXT_SIZE);
119 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
120 break;
121 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700122 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700124 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 else
126 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700127 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700128 case 8:
129 ret = GEN8_CXT_TOTAL_SIZE;
130 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700131 default:
132 BUG();
133 }
134
135 return ret;
136}
137
Mika Kuoppaladce32712013-04-30 13:30:33 +0300138void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700139{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300140 struct i915_hw_context *ctx = container_of(ctx_ref,
141 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800142 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700143
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800144 /* We refcount even the aliasing PPGTT to keep the code symmetric */
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800145 if (USES_PPGTT(ctx->obj->base.dev))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800146 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800147
148 /* XXX: Free up the object before tearing down the address space, in
149 * case we're bound in the PPGTT */
Ben Widawsky40521052012-06-04 14:42:43 -0700150 drm_gem_object_unreference(&ctx->obj->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800151
152 if (ppgtt)
153 kref_put(&ppgtt->ref, ppgtt_release);
154 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700155 kfree(ctx);
156}
157
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800158static struct i915_hw_ppgtt *
159create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
160{
161 struct i915_hw_ppgtt *ppgtt;
162 int ret;
163
164 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
165 if (!ppgtt)
166 return ERR_PTR(-ENOMEM);
167
168 ret = i915_gem_init_ppgtt(dev, ppgtt);
169 if (ret) {
170 kfree(ppgtt);
171 return ERR_PTR(ret);
172 }
173
174 return ppgtt;
175}
176
Ben Widawsky146937e2012-06-29 10:30:39 -0700177static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800178__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700179 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
181 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700182 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800183 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Ben Widawskyf94982b2012-11-10 10:56:04 -0800185 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700186 if (ctx == NULL)
187 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700188
Mika Kuoppaladce32712013-04-30 13:30:33 +0300189 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700190 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700191 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700192 if (ctx->obj == NULL) {
193 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700194 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700195 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700196 }
197
Chris Wilson4615d4c2013-04-08 14:28:40 +0100198 if (INTEL_INFO(dev)->gen >= 7) {
199 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100200 I915_CACHE_L3_LLC);
Ben Widawskybb0364132013-05-25 12:26:38 -0700201 /* Failure shouldn't ever happen this early */
202 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100203 goto err_out;
204 }
205
Ben Widawskya33afea2013-09-17 21:12:45 -0700206 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700207
208 /* Default context will never have a file_priv */
209 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700210 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700211
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800212 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID, 0,
Tejun Heoc8c470a2013-02-27 17:04:10 -0800213 GFP_KERNEL);
214 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700215 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300216
217 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800218 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700219 /* NB: Mark all slices as needing a remap so that when the context first
220 * loads it will restore whatever remap state already exists. If there
221 * is no remap info, it will be a NOP. */
222 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700223
Ben Widawsky146937e2012-06-29 10:30:39 -0700224 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700225
226err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300227 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700228 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700229}
230
Ben Widawsky254f9652012-06-04 14:42:42 -0700231/**
232 * The default context needs to exist per ring that uses contexts. It stores the
233 * context state of the GPU for applications that don't utilize HW contexts, as
234 * well as an idle case.
235 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800236static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800237i915_gem_create_context(struct drm_device *dev,
238 struct drm_i915_file_private *file_priv,
239 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700240{
Chris Wilson42c3b602014-01-23 19:40:02 +0000241 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800242 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700243 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800244 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700245
Ben Widawskyb731d332013-12-06 14:10:59 -0800246 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700247
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800248 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700249 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800250 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Chris Wilson42c3b602014-01-23 19:40:02 +0000252 if (is_global_default_ctx) {
253 /* We may need to do things with the shrinker which
254 * require us to immediately switch back to the default
255 * context. This can cause a problem as pinning the
256 * default context also requires GTT space which may not
257 * be available. To avoid this we always pin the default
258 * context.
259 */
260 ret = i915_gem_obj_ggtt_pin(ctx->obj,
261 get_context_alignment(dev),
262 false, false);
263 if (ret) {
264 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
265 goto err_destroy;
266 }
267 }
268
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800269 if (create_vm) {
270 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
271
272 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800273 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
274 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800275 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000276 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800277 } else
278 ctx->vm = &ppgtt->base;
279
280 /* This case is reserved for the global default context and
281 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000282 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800283 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
284 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000285 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800286 }
287
288 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800289 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800290 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800291 /* For platforms which only have aliasing PPGTT, we fake the
292 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800293 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800294 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
295 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800296 ctx->vm = &dev_priv->gtt.base;
297
Ben Widawskya45d0f62013-12-06 14:11:05 -0800298 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100299
Chris Wilson42c3b602014-01-23 19:40:02 +0000300err_unpin:
301 if (is_global_default_ctx)
302 i915_gem_object_ggtt_unpin(ctx->obj);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100303err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300304 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800305 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700306}
307
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800308void i915_gem_context_reset(struct drm_device *dev)
309{
310 struct drm_i915_private *dev_priv = dev->dev_private;
311 struct intel_ring_buffer *ring;
312 int i;
313
314 if (!HAS_HW_CONTEXTS(dev))
315 return;
316
317 /* Prevent the hardware from restoring the last context (which hung) on
318 * the next switch */
319 for (i = 0; i < I915_NUM_RINGS; i++) {
320 struct i915_hw_context *dctx;
321 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
322 continue;
323
324 /* Do a fake switch to the default context */
325 ring = &dev_priv->ring[i];
326 dctx = ring->default_context;
327 if (WARN_ON(!dctx))
328 continue;
329
330 if (!ring->last_context)
331 continue;
332
333 if (ring->last_context == dctx)
334 continue;
335
336 if (i == RCS) {
337 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
338 get_context_alignment(dev),
339 false, false));
340 /* Fake a finish/inactive */
341 dctx->obj->base.write_domain = 0;
342 dctx->obj->active = 0;
343 }
344
345 i915_gem_context_unreference(ring->last_context);
346 i915_gem_context_reference(dctx);
347 ring->last_context = dctx;
348 }
349}
350
Ben Widawsky8245be32013-11-06 13:56:29 -0200351int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800354 struct intel_ring_buffer *ring;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800355 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700356
Ben Widawsky8245be32013-11-06 13:56:29 -0200357 if (!HAS_HW_CONTEXTS(dev))
358 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700359
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800360 /* Init should only be called once per module load. Eventually the
361 * restriction on the context_disabled check can be loosened. */
362 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200363 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700364
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800365 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700366
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800367 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb0364132013-05-25 12:26:38 -0700368 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200369 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700370 }
371
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800372 dev_priv->ring[RCS].default_context =
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800373 i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
Ben Widawskya45d0f62013-12-06 14:11:05 -0800374
Ben Widawskya45d0f62013-12-06 14:11:05 -0800375 if (IS_ERR_OR_NULL(dev_priv->ring[RCS].default_context)) {
376 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %ld\n",
377 PTR_ERR(dev_priv->ring[RCS].default_context));
378 return PTR_ERR(dev_priv->ring[RCS].default_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700379 }
380
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800381 for (i = RCS + 1; i < I915_NUM_RINGS; i++) {
382 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
383 continue;
384
385 ring = &dev_priv->ring[i];
386
387 /* NB: RCS will hold a ref for all rings */
388 ring->default_context = dev_priv->ring[RCS].default_context;
389 }
390
Ben Widawsky254f9652012-06-04 14:42:42 -0700391 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200392 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700393}
394
395void i915_gem_context_fini(struct drm_device *dev)
396{
397 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300398 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800399 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700400
Ben Widawsky8245be32013-11-06 13:56:29 -0200401 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700402 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700403
Daniel Vetter55a66622012-06-19 21:55:32 +0200404 /* The only known way to stop the gpu from accessing the hw context is
405 * to reset it. Do this as the very last operation to avoid confusing
406 * other code, leading to spurious errors. */
407 intel_gpu_reset(dev);
408
Mika Kuoppala168f8362013-05-03 16:29:08 +0300409 /* When default context is created and switched to, base object refcount
410 * will be 2 (+1 from object creation and +1 from do_switch()).
411 * i915_gem_context_fini() will be called after gpu_idle() has switched
412 * to default context. So we need to unreference the base object once
413 * to offset the do_switch part, so that i915_gem_context_unreference()
414 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700415 WARN_ON(!dev_priv->ring[RCS].last_context);
416 if (dev_priv->ring[RCS].last_context == dctx) {
417 /* Fake switch to NULL context */
418 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800419 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700420 i915_gem_context_unreference(dctx);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800421 dev_priv->ring[RCS].last_context = NULL;
422 }
423
424 for (i = 0; i < I915_NUM_RINGS; i++) {
425 struct intel_ring_buffer *ring = &dev_priv->ring[i];
426 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
427 continue;
428
429 if (ring->last_context)
430 i915_gem_context_unreference(ring->last_context);
431
432 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800433 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700434 }
435
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800436 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300437 i915_gem_context_unreference(dctx);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800438 dev_priv->mm.aliasing_ppgtt = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700439}
440
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800441int i915_gem_context_enable(struct drm_i915_private *dev_priv)
442{
443 struct intel_ring_buffer *ring;
444 int ret, i;
445
446 if (!HAS_HW_CONTEXTS(dev_priv->dev))
447 return 0;
448
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800449 /* This is the only place the aliasing PPGTT gets enabled, which means
450 * it has to happen before we bail on reset */
451 if (dev_priv->mm.aliasing_ppgtt) {
452 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
453 ppgtt->enable(ppgtt);
454 }
455
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800456 /* FIXME: We should make this work, even in reset */
457 if (i915_reset_in_progress(&dev_priv->gpu_error))
458 return 0;
459
460 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800461
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800462 for_each_ring(ring, dev_priv, i) {
463 ret = do_switch(ring, ring->default_context);
464 if (ret)
465 return ret;
466 }
467
468 return 0;
469}
470
Ben Widawsky40521052012-06-04 14:42:43 -0700471static int context_idr_cleanup(int id, void *p, void *data)
472{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200473 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700474
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800475 /* Ignore the default context because close will handle it */
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200476 if (i915_gem_context_is_default(ctx))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800477 return 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700478
Mika Kuoppaladce32712013-04-30 13:30:33 +0300479 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700480 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700481}
482
Ben Widawskye422b882013-12-06 14:10:58 -0800483int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
484{
485 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawskyc4829722013-12-06 14:11:20 -0800486 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye422b882013-12-06 14:10:58 -0800487
Ben Widawskyc4829722013-12-06 14:11:20 -0800488 if (!HAS_HW_CONTEXTS(dev)) {
489 /* Cheat for hang stats */
490 file_priv->private_default_ctx =
491 kzalloc(sizeof(struct i915_hw_context), GFP_KERNEL);
492 file_priv->private_default_ctx->vm = &dev_priv->gtt.base;
Ben Widawskye422b882013-12-06 14:10:58 -0800493 return 0;
Ben Widawskyc4829722013-12-06 14:11:20 -0800494 }
Ben Widawskye422b882013-12-06 14:10:58 -0800495
496 idr_init(&file_priv->context_idr);
497
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800498 mutex_lock(&dev->struct_mutex);
499 file_priv->private_default_ctx =
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800500 i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800501 mutex_unlock(&dev->struct_mutex);
502
503 if (IS_ERR(file_priv->private_default_ctx)) {
504 idr_destroy(&file_priv->context_idr);
505 return PTR_ERR(file_priv->private_default_ctx);
506 }
507
Ben Widawskye422b882013-12-06 14:10:58 -0800508 return 0;
509}
510
Ben Widawsky254f9652012-06-04 14:42:42 -0700511void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
512{
Ben Widawsky40521052012-06-04 14:42:43 -0700513 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700514
Ben Widawskyc4829722013-12-06 14:11:20 -0800515 if (!HAS_HW_CONTEXTS(dev)) {
516 kfree(file_priv->private_default_ctx);
Ben Widawskye422b882013-12-06 14:10:58 -0800517 return;
Ben Widawskyc4829722013-12-06 14:11:20 -0800518 }
Ben Widawskye422b882013-12-06 14:10:58 -0800519
Daniel Vetter73c273e2012-06-19 20:27:39 +0200520 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800521 i915_gem_context_unreference(file_priv->private_default_ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700522 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700523}
524
Ben Widawsky41bde552013-12-06 14:11:21 -0800525struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700526i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
527{
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000528 struct i915_hw_context *ctx;
529
Ben Widawsky41bde552013-12-06 14:11:21 -0800530 if (!HAS_HW_CONTEXTS(file_priv->dev_priv->dev))
531 return file_priv->private_default_ctx;
532
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000533 ctx = (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
534 if (!ctx)
535 return ERR_PTR(-ENOENT);
536
537 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700538}
Ben Widawskye0556842012-06-04 14:42:46 -0700539
540static inline int
541mi_set_context(struct intel_ring_buffer *ring,
542 struct i915_hw_context *new_context,
543 u32 hw_flags)
544{
545 int ret;
546
Ben Widawsky12b02862012-06-04 14:42:50 -0700547 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
548 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
549 * explicitly, so we rely on the value at ring init, stored in
550 * itlb_before_ctx_switch.
551 */
552 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100553 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700554 if (ret)
555 return ret;
556 }
557
Ben Widawskye37ec392012-06-04 14:42:48 -0700558 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700559 if (ret)
560 return ret;
561
Damien Lespiau8693a822013-05-03 18:48:11 +0100562 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700563 if (IS_GEN7(ring->dev))
564 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
565 else
566 intel_ring_emit(ring, MI_NOOP);
567
Ben Widawskye0556842012-06-04 14:42:46 -0700568 intel_ring_emit(ring, MI_NOOP);
569 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700570 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700571 MI_MM_SPACE_GTT |
572 MI_SAVE_EXT_STATE_EN |
573 MI_RESTORE_EXT_STATE_EN |
574 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200575 /*
576 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
577 * WaMiSetContext_Hang:snb,ivb,vlv
578 */
Ben Widawskye0556842012-06-04 14:42:46 -0700579 intel_ring_emit(ring, MI_NOOP);
580
Ben Widawskye37ec392012-06-04 14:42:48 -0700581 if (IS_GEN7(ring->dev))
582 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
583 else
584 intel_ring_emit(ring, MI_NOOP);
585
Ben Widawskye0556842012-06-04 14:42:46 -0700586 intel_ring_advance(ring);
587
588 return ret;
589}
590
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800591static int do_switch(struct intel_ring_buffer *ring,
592 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700593{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800594 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300595 struct i915_hw_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800596 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700597 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700598 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700599
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800600 if (from != NULL && ring == &dev_priv->ring[RCS]) {
601 BUG_ON(from->obj == NULL);
602 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
603 }
Ben Widawskye0556842012-06-04 14:42:46 -0700604
Ben Widawsky0009e462013-12-06 14:11:02 -0800605 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100606 return 0;
607
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800608 /* Trying to pin first makes error handling easier. */
609 if (ring == &dev_priv->ring[RCS]) {
610 ret = i915_gem_obj_ggtt_pin(to->obj,
611 get_context_alignment(ring->dev),
612 false, false);
613 if (ret)
614 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800615 }
616
Daniel Vetteracc240d2013-12-05 15:42:34 +0100617 /*
618 * Pin can switch back to the default context if we end up calling into
619 * evict_everything - as a last ditch gtt defrag effort that also
620 * switches to the default context. Hence we need to reload from here.
621 */
622 from = ring->last_context;
623
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800624 if (USES_FULL_PPGTT(ring->dev)) {
625 ret = ppgtt->switch_mm(ppgtt, ring, false);
626 if (ret)
627 goto unpin_out;
628 }
629
630 if (ring != &dev_priv->ring[RCS]) {
631 if (from)
632 i915_gem_context_unreference(from);
633 goto done;
634 }
635
Daniel Vetteracc240d2013-12-05 15:42:34 +0100636 /*
637 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100638 * that thanks to write = false in this call and us not setting any gpu
639 * write domains when putting a context object onto the active list
640 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100641 *
642 * XXX: We need a real interface to do this instead of trickery.
643 */
Chris Wilsond3373a22012-07-15 12:34:22 +0100644 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800645 if (ret)
646 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100647
Ben Widawsky6f65e292013-12-06 14:10:56 -0800648 if (!to->obj->has_global_gtt_mapping) {
649 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
650 &dev_priv->gtt.base);
651 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
652 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200653
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200654 if (!to->is_initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700655 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700656
Ben Widawskye0556842012-06-04 14:42:46 -0700657 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800658 if (ret)
659 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700660
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700661 for (i = 0; i < MAX_L3_SLICES; i++) {
662 if (!(to->remap_slice & (1<<i)))
663 continue;
664
665 ret = i915_gem_l3_remap(ring, i);
666 /* If it failed, try again next round */
667 if (ret)
668 DRM_DEBUG_DRIVER("L3 remapping failed\n");
669 else
670 to->remap_slice &= ~(1<<i);
671 }
672
Ben Widawskye0556842012-06-04 14:42:46 -0700673 /* The backing object for the context is done after switching to the
674 * *next* context. Therefore we cannot retire the previous context until
675 * the next context has already started running. In fact, the below code
676 * is a bit suboptimal because the retiring can occur simply after the
677 * MI_SET_CONTEXT instead of when the next seqno has completed.
678 */
Chris Wilson112522f2013-05-02 16:48:07 +0300679 if (from != NULL) {
680 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700681 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700682 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
683 * whole damn pipeline, we don't need to explicitly mark the
684 * object dirty. The only exception is that the context must be
685 * correct in case the object gets swapped out. Ideally we'd be
686 * able to defer doing this until we know the object would be
687 * swapped, but there is no way to do that yet.
688 */
Chris Wilson112522f2013-05-02 16:48:07 +0300689 from->obj->dirty = 1;
690 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100691
Chris Wilsonc0321e22013-08-26 19:50:53 -0300692 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800693 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300694 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700695 }
696
Ben Widawskyad1d2192013-12-28 13:31:49 -0800697 to->is_initialized = true;
698
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800699done:
Chris Wilson112522f2013-05-02 16:48:07 +0300700 i915_gem_context_reference(to);
701 ring->last_context = to;
Ben Widawsky0009e462013-12-06 14:11:02 -0800702 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700703
704 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800705
706unpin_out:
707 if (ring->id == RCS)
708 i915_gem_object_ggtt_unpin(to->obj);
709 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700710}
711
712/**
713 * i915_switch_context() - perform a GPU context switch.
714 * @ring: ring for which we'll execute the context switch
715 * @file_priv: file_priv associated with the context, may be NULL
716 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700717 *
718 * The context life cycle is simple. The context refcount is incremented and
719 * decremented by 1 and create and destroy. If the context is in use by the GPU,
720 * it will have a refoucnt > 1. This allows us to destroy the context abstract
721 * object while letting the normal object tracking destroy the backing BO.
722 */
723int i915_switch_context(struct intel_ring_buffer *ring,
724 struct drm_file *file,
Ben Widawsky41bde552013-12-06 14:11:21 -0800725 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700726{
727 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700728
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800729 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
730
Ben Widawsky41bde552013-12-06 14:11:21 -0800731 BUG_ON(file && to == NULL);
Ben Widawskye0556842012-06-04 14:42:46 -0700732
Ben Widawskyc4829722013-12-06 14:11:20 -0800733 /* We have the fake context, but don't supports switching. */
734 if (!HAS_HW_CONTEXTS(ring->dev))
735 return 0;
736
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800737 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700738}
Ben Widawsky84624812012-06-04 14:42:54 -0700739
740int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
741 struct drm_file *file)
742{
Ben Widawsky84624812012-06-04 14:42:54 -0700743 struct drm_i915_gem_context_create *args = data;
744 struct drm_i915_file_private *file_priv = file->driver_priv;
745 struct i915_hw_context *ctx;
746 int ret;
747
748 if (!(dev->driver->driver_features & DRIVER_GEM))
749 return -ENODEV;
750
Ben Widawsky8245be32013-11-06 13:56:29 -0200751 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200752 return -ENODEV;
753
Ben Widawsky84624812012-06-04 14:42:54 -0700754 ret = i915_mutex_lock_interruptible(dev);
755 if (ret)
756 return ret;
757
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800758 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700759 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300760 if (IS_ERR(ctx))
761 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700762
763 args->ctx_id = ctx->id;
764 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
765
Dan Carpenterbe636382012-07-17 09:44:49 +0300766 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700767}
768
769int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
770 struct drm_file *file)
771{
772 struct drm_i915_gem_context_destroy *args = data;
773 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700774 struct i915_hw_context *ctx;
775 int ret;
776
777 if (!(dev->driver->driver_features & DRIVER_GEM))
778 return -ENODEV;
779
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800780 if (args->ctx_id == DEFAULT_CONTEXT_ID)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800781 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800782
Ben Widawsky84624812012-06-04 14:42:54 -0700783 ret = i915_mutex_lock_interruptible(dev);
784 if (ret)
785 return ret;
786
787 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000788 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700789 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000790 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700791 }
792
Mika Kuoppaladce32712013-04-30 13:30:33 +0300793 idr_remove(&ctx->file_priv->context_idr, ctx->id);
794 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700795 mutex_unlock(&dev->struct_mutex);
796
797 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
798 return 0;
799}