blob: 8911f965b06c85962fafe50a0abe383522b191a2 [file] [log] [blame]
Ajay Kumar96976c32015-02-05 21:24:04 +05301/* drivers/gpu/drm/exynos/exynos7_drm_decon.c
2 *
3 * Copyright (C) 2014 Samsung Electronics Co.Ltd
4 * Authors:
5 * Akshu Agarwal <akshua@gmail.com>
6 * Ajay Kumar <ajaykumar.rs@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
14#include <drm/drmP.h>
15#include <drm/exynos_drm.h>
16
17#include <linux/clk.h>
18#include <linux/component.h>
19#include <linux/kernel.h>
20#include <linux/of.h>
21#include <linux/of_address.h>
22#include <linux/of_device.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25
26#include <video/of_display_timing.h>
27#include <video/of_videomode.h>
28#include <video/exynos7_decon.h>
29
30#include "exynos_drm_crtc.h"
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +090031#include "exynos_drm_plane.h"
Ajay Kumar96976c32015-02-05 21:24:04 +053032#include "exynos_drm_drv.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010033#include "exynos_drm_fb.h"
Ajay Kumar96976c32015-02-05 21:24:04 +053034#include "exynos_drm_fbdev.h"
35#include "exynos_drm_iommu.h"
36
37/*
38 * DECON stands for Display and Enhancement controller.
39 */
40
Ajay Kumar96976c32015-02-05 21:24:04 +053041#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
42
43#define WINDOWS_NR 2
44
Ajay Kumar96976c32015-02-05 21:24:04 +053045struct decon_context {
46 struct device *dev;
47 struct drm_device *drm_dev;
48 struct exynos_drm_crtc *crtc;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +090049 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010050 struct exynos_drm_plane_config configs[WINDOWS_NR];
Ajay Kumar96976c32015-02-05 21:24:04 +053051 struct clk *pclk;
52 struct clk *aclk;
53 struct clk *eclk;
54 struct clk *vclk;
55 void __iomem *regs;
Ajay Kumar96976c32015-02-05 21:24:04 +053056 unsigned long irq_flags;
57 bool i80_if;
58 bool suspended;
59 int pipe;
60 wait_queue_head_t wait_vsync_queue;
61 atomic_t wait_vsync_event;
62
63 struct exynos_drm_panel_info panel;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -030064 struct drm_encoder *encoder;
Ajay Kumar96976c32015-02-05 21:24:04 +053065};
66
67static const struct of_device_id decon_driver_dt_match[] = {
68 {.compatible = "samsung,exynos7-decon"},
69 {},
70};
71MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
72
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090073static const uint32_t decon_formats[] = {
74 DRM_FORMAT_RGB565,
75 DRM_FORMAT_XRGB8888,
76 DRM_FORMAT_XBGR8888,
77 DRM_FORMAT_RGBX8888,
78 DRM_FORMAT_BGRX8888,
79 DRM_FORMAT_ARGB8888,
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_RGBA8888,
82 DRM_FORMAT_BGRA8888,
83};
84
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010085static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
86 DRM_PLANE_TYPE_PRIMARY,
87 DRM_PLANE_TYPE_CURSOR,
88};
89
Ajay Kumar96976c32015-02-05 21:24:04 +053090static void decon_wait_for_vblank(struct exynos_drm_crtc *crtc)
91{
92 struct decon_context *ctx = crtc->ctx;
93
94 if (ctx->suspended)
95 return;
96
97 atomic_set(&ctx->wait_vsync_event, 1);
98
99 /*
100 * wait for DECON to signal VSYNC interrupt or return after
101 * timeout which is set to 50ms (refresh rate of 20).
102 */
103 if (!wait_event_timeout(ctx->wait_vsync_queue,
104 !atomic_read(&ctx->wait_vsync_event),
105 HZ/20))
106 DRM_DEBUG_KMS("vblank wait timed out.\n");
107}
108
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900109static void decon_clear_channels(struct exynos_drm_crtc *crtc)
Ajay Kumar96976c32015-02-05 21:24:04 +0530110{
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900111 struct decon_context *ctx = crtc->ctx;
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200112 unsigned int win, ch_enabled = 0;
Ajay Kumar96976c32015-02-05 21:24:04 +0530113
114 DRM_DEBUG_KMS("%s\n", __FILE__);
115
116 /* Check if any channel is enabled. */
117 for (win = 0; win < WINDOWS_NR; win++) {
118 u32 val = readl(ctx->regs + WINCON(win));
119
120 if (val & WINCONx_ENWIN) {
121 val &= ~WINCONx_ENWIN;
122 writel(val, ctx->regs + WINCON(win));
123 ch_enabled = 1;
124 }
125 }
126
127 /* Wait for vsync, as disable channel takes effect at next vsync */
Gustavo Padovan681c8012015-11-02 20:58:02 +0900128 if (ch_enabled)
Ajay Kumar96976c32015-02-05 21:24:04 +0530129 decon_wait_for_vblank(ctx->crtc);
Ajay Kumar96976c32015-02-05 21:24:04 +0530130}
131
132static int decon_ctx_initialize(struct decon_context *ctx,
133 struct drm_device *drm_dev)
134{
135 struct exynos_drm_private *priv = drm_dev->dev_private;
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900136 int ret;
Ajay Kumar96976c32015-02-05 21:24:04 +0530137
138 ctx->drm_dev = drm_dev;
139 ctx->pipe = priv->pipe++;
140
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900141 decon_clear_channels(ctx->crtc);
142
143 ret = drm_iommu_attach_device(drm_dev, ctx->dev);
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900144 if (ret)
145 priv->pipe--;
Ajay Kumar96976c32015-02-05 21:24:04 +0530146
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900147 return ret;
Ajay Kumar96976c32015-02-05 21:24:04 +0530148}
149
150static void decon_ctx_remove(struct decon_context *ctx)
151{
152 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900153 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Ajay Kumar96976c32015-02-05 21:24:04 +0530154}
155
156static u32 decon_calc_clkdiv(struct decon_context *ctx,
157 const struct drm_display_mode *mode)
158{
159 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
160 u32 clkdiv;
161
162 /* Find the clock divider value that gets us closest to ideal_clk */
163 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
164
165 return (clkdiv < 0x100) ? clkdiv : 0xff;
166}
167
Ajay Kumar96976c32015-02-05 21:24:04 +0530168static void decon_commit(struct exynos_drm_crtc *crtc)
169{
170 struct decon_context *ctx = crtc->ctx;
Joonyoung Shim020e79d2015-06-02 21:04:42 +0900171 struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
Ajay Kumar96976c32015-02-05 21:24:04 +0530172 u32 val, clkdiv;
173
174 if (ctx->suspended)
175 return;
176
177 /* nothing to do if we haven't set the mode yet */
178 if (mode->htotal == 0 || mode->vtotal == 0)
179 return;
180
181 if (!ctx->i80_if) {
182 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
183 /* setup vertical timing values. */
184 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
185 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
186 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
187
188 val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
189 writel(val, ctx->regs + VIDTCON0);
190
191 val = VIDTCON1_VSPW(vsync_len - 1);
192 writel(val, ctx->regs + VIDTCON1);
193
194 /* setup horizontal timing values. */
195 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
196 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
197 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
198
199 /* setup horizontal timing values. */
200 val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
201 writel(val, ctx->regs + VIDTCON2);
202
203 val = VIDTCON3_HSPW(hsync_len - 1);
204 writel(val, ctx->regs + VIDTCON3);
205 }
206
207 /* setup horizontal and vertical display size. */
208 val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
209 VIDTCON4_HOZVAL(mode->hdisplay - 1);
210 writel(val, ctx->regs + VIDTCON4);
211
212 writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
213
214 /*
215 * fields of register with prefix '_F' would be updated
216 * at vsync(same as dma start)
217 */
218 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
219 writel(val, ctx->regs + VIDCON0);
220
221 clkdiv = decon_calc_clkdiv(ctx, mode);
222 if (clkdiv > 1) {
223 val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
224 writel(val, ctx->regs + VCLKCON1);
225 writel(val, ctx->regs + VCLKCON2);
226 }
227
228 val = readl(ctx->regs + DECON_UPDATE);
229 val |= DECON_UPDATE_STANDALONE_F;
230 writel(val, ctx->regs + DECON_UPDATE);
231}
232
233static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
234{
235 struct decon_context *ctx = crtc->ctx;
236 u32 val;
237
238 if (ctx->suspended)
239 return -EPERM;
240
241 if (!test_and_set_bit(0, &ctx->irq_flags)) {
242 val = readl(ctx->regs + VIDINTCON0);
243
244 val |= VIDINTCON0_INT_ENABLE;
245
246 if (!ctx->i80_if) {
247 val |= VIDINTCON0_INT_FRAME;
248 val &= ~VIDINTCON0_FRAMESEL0_MASK;
249 val |= VIDINTCON0_FRAMESEL0_VSYNC;
250 }
251
252 writel(val, ctx->regs + VIDINTCON0);
253 }
254
255 return 0;
256}
257
258static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
259{
260 struct decon_context *ctx = crtc->ctx;
261 u32 val;
262
263 if (ctx->suspended)
264 return;
265
266 if (test_and_clear_bit(0, &ctx->irq_flags)) {
267 val = readl(ctx->regs + VIDINTCON0);
268
269 val &= ~VIDINTCON0_INT_ENABLE;
270 if (!ctx->i80_if)
271 val &= ~VIDINTCON0_INT_FRAME;
272
273 writel(val, ctx->regs + VIDINTCON0);
274 }
275}
276
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900277static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
278 struct drm_framebuffer *fb)
Ajay Kumar96976c32015-02-05 21:24:04 +0530279{
Ajay Kumar96976c32015-02-05 21:24:04 +0530280 unsigned long val;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900281 int padding;
Ajay Kumar96976c32015-02-05 21:24:04 +0530282
283 val = readl(ctx->regs + WINCON(win));
284 val &= ~WINCONx_BPPMODE_MASK;
285
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900286 switch (fb->pixel_format) {
Ajay Kumar96976c32015-02-05 21:24:04 +0530287 case DRM_FORMAT_RGB565:
288 val |= WINCONx_BPPMODE_16BPP_565;
289 val |= WINCONx_BURSTLEN_16WORD;
290 break;
291 case DRM_FORMAT_XRGB8888:
292 val |= WINCONx_BPPMODE_24BPP_xRGB;
293 val |= WINCONx_BURSTLEN_16WORD;
294 break;
295 case DRM_FORMAT_XBGR8888:
296 val |= WINCONx_BPPMODE_24BPP_xBGR;
297 val |= WINCONx_BURSTLEN_16WORD;
298 break;
299 case DRM_FORMAT_RGBX8888:
300 val |= WINCONx_BPPMODE_24BPP_RGBx;
301 val |= WINCONx_BURSTLEN_16WORD;
302 break;
303 case DRM_FORMAT_BGRX8888:
304 val |= WINCONx_BPPMODE_24BPP_BGRx;
305 val |= WINCONx_BURSTLEN_16WORD;
306 break;
307 case DRM_FORMAT_ARGB8888:
308 val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
309 WINCONx_ALPHA_SEL;
310 val |= WINCONx_BURSTLEN_16WORD;
311 break;
312 case DRM_FORMAT_ABGR8888:
313 val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
314 WINCONx_ALPHA_SEL;
315 val |= WINCONx_BURSTLEN_16WORD;
316 break;
317 case DRM_FORMAT_RGBA8888:
318 val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
319 WINCONx_ALPHA_SEL;
320 val |= WINCONx_BURSTLEN_16WORD;
321 break;
322 case DRM_FORMAT_BGRA8888:
323 val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
324 WINCONx_ALPHA_SEL;
325 val |= WINCONx_BURSTLEN_16WORD;
326 break;
327 default:
328 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
329
330 val |= WINCONx_BPPMODE_24BPP_xRGB;
331 val |= WINCONx_BURSTLEN_16WORD;
332 break;
333 }
334
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900335 DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
Ajay Kumar96976c32015-02-05 21:24:04 +0530336
337 /*
338 * In case of exynos, setting dma-burst to 16Word causes permanent
339 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
340 * switching which is based on plane size is not recommended as
341 * plane size varies a lot towards the end of the screen and rapid
342 * movement causes unstable DMA which results into iommu crash/tear.
343 */
344
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900345 padding = (fb->pitches[0] / (fb->bits_per_pixel >> 3)) - fb->width;
346 if (fb->width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Ajay Kumar96976c32015-02-05 21:24:04 +0530347 val &= ~WINCONx_BURSTLEN_MASK;
348 val |= WINCONx_BURSTLEN_8WORD;
349 }
350
351 writel(val, ctx->regs + WINCON(win));
352}
353
354static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
355{
356 unsigned int keycon0 = 0, keycon1 = 0;
357
358 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
359 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
360
361 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
362
363 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
364 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
365}
366
367/**
368 * shadow_protect_win() - disable updating values from shadow registers at vsync
369 *
370 * @win: window to protect registers for
371 * @protect: 1 to protect (disable updates)
372 */
373static void decon_shadow_protect_win(struct decon_context *ctx,
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900374 unsigned int win, bool protect)
Ajay Kumar96976c32015-02-05 21:24:04 +0530375{
376 u32 bits, val;
377
378 bits = SHADOWCON_WINx_PROTECT(win);
379
380 val = readl(ctx->regs + SHADOWCON);
381 if (protect)
382 val |= bits;
383 else
384 val &= ~bits;
385 writel(val, ctx->regs + SHADOWCON);
386}
387
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900388static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
389 struct exynos_drm_plane *plane)
390{
391 struct decon_context *ctx = crtc->ctx;
392
393 if (ctx->suspended)
394 return;
395
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100396 decon_shadow_protect_win(ctx, plane->index, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900397}
398
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900399static void decon_update_plane(struct exynos_drm_crtc *crtc,
400 struct exynos_drm_plane *plane)
Ajay Kumar96976c32015-02-05 21:24:04 +0530401{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100402 struct exynos_drm_plane_state *state =
403 to_exynos_plane_state(plane->base.state);
Ajay Kumar96976c32015-02-05 21:24:04 +0530404 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100405 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900406 int padding;
Ajay Kumar96976c32015-02-05 21:24:04 +0530407 unsigned long val, alpha;
408 unsigned int last_x;
409 unsigned int last_y;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100410 unsigned int win = plane->index;
Marek Szyprowski0488f502015-11-30 14:53:21 +0100411 unsigned int bpp = fb->bits_per_pixel >> 3;
412 unsigned int pitch = fb->pitches[0];
Ajay Kumar96976c32015-02-05 21:24:04 +0530413
414 if (ctx->suspended)
415 return;
416
Ajay Kumar96976c32015-02-05 21:24:04 +0530417 /*
418 * SHADOWCON/PRTCON register is used for enabling timing.
419 *
420 * for example, once only width value of a register is set,
421 * if the dma is started then decon hardware could malfunction so
422 * with protect window setting, the register fields with prefix '_F'
423 * wouldn't be updated at vsync also but updated once unprotect window
424 * is set.
425 */
426
Ajay Kumar96976c32015-02-05 21:24:04 +0530427 /* buffer start address */
Marek Szyprowski0488f502015-11-30 14:53:21 +0100428 val = (unsigned long)exynos_drm_fb_dma_addr(fb, 0);
Ajay Kumar96976c32015-02-05 21:24:04 +0530429 writel(val, ctx->regs + VIDW_BUF_START(win));
430
Marek Szyprowski0488f502015-11-30 14:53:21 +0100431 padding = (pitch / bpp) - fb->width;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900432
Ajay Kumar96976c32015-02-05 21:24:04 +0530433 /* buffer size */
Marek Szyprowski0488f502015-11-30 14:53:21 +0100434 writel(fb->width + padding, ctx->regs + VIDW_WHOLE_X(win));
435 writel(fb->height, ctx->regs + VIDW_WHOLE_Y(win));
Ajay Kumar96976c32015-02-05 21:24:04 +0530436
437 /* offset from the start of the buffer to read */
Marek Szyprowski0114f402015-11-30 14:53:22 +0100438 writel(state->src.x, ctx->regs + VIDW_OFFSET_X(win));
439 writel(state->src.y, ctx->regs + VIDW_OFFSET_Y(win));
Ajay Kumar96976c32015-02-05 21:24:04 +0530440
441 DRM_DEBUG_KMS("start addr = 0x%lx\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900442 (unsigned long)val);
Ajay Kumar96976c32015-02-05 21:24:04 +0530443 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
Marek Szyprowski0114f402015-11-30 14:53:22 +0100444 state->crtc.w, state->crtc.h);
Ajay Kumar96976c32015-02-05 21:24:04 +0530445
Marek Szyprowski0114f402015-11-30 14:53:22 +0100446 val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
447 VIDOSDxA_TOPLEFT_Y(state->crtc.y);
Ajay Kumar96976c32015-02-05 21:24:04 +0530448 writel(val, ctx->regs + VIDOSD_A(win));
449
Marek Szyprowski0114f402015-11-30 14:53:22 +0100450 last_x = state->crtc.x + state->crtc.w;
Ajay Kumar96976c32015-02-05 21:24:04 +0530451 if (last_x)
452 last_x--;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100453 last_y = state->crtc.y + state->crtc.h;
Ajay Kumar96976c32015-02-05 21:24:04 +0530454 if (last_y)
455 last_y--;
456
457 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
458
459 writel(val, ctx->regs + VIDOSD_B(win));
460
461 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Marek Szyprowski0114f402015-11-30 14:53:22 +0100462 state->crtc.x, state->crtc.y, last_x, last_y);
Ajay Kumar96976c32015-02-05 21:24:04 +0530463
464 /* OSD alpha */
465 alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
466 VIDOSDxC_ALPHA0_G_F(0x0) |
467 VIDOSDxC_ALPHA0_B_F(0x0);
468
469 writel(alpha, ctx->regs + VIDOSD_C(win));
470
471 alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
472 VIDOSDxD_ALPHA1_G_F(0xff) |
473 VIDOSDxD_ALPHA1_B_F(0xff);
474
475 writel(alpha, ctx->regs + VIDOSD_D(win));
476
Marek Szyprowski0488f502015-11-30 14:53:21 +0100477 decon_win_set_pixfmt(ctx, win, fb);
Ajay Kumar96976c32015-02-05 21:24:04 +0530478
479 /* hardware window 0 doesn't support color key. */
480 if (win != 0)
481 decon_win_set_colkey(ctx, win);
482
483 /* wincon */
484 val = readl(ctx->regs + WINCON(win));
485 val |= WINCONx_TRIPLE_BUF_MODE;
486 val |= WINCONx_ENWIN;
487 writel(val, ctx->regs + WINCON(win));
488
489 /* Enable DMA channel and unprotect windows */
490 decon_shadow_protect_win(ctx, win, false);
491
492 val = readl(ctx->regs + DECON_UPDATE);
493 val |= DECON_UPDATE_STANDALONE_F;
494 writel(val, ctx->regs + DECON_UPDATE);
Ajay Kumar96976c32015-02-05 21:24:04 +0530495}
496
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900497static void decon_disable_plane(struct exynos_drm_crtc *crtc,
498 struct exynos_drm_plane *plane)
Ajay Kumar96976c32015-02-05 21:24:04 +0530499{
500 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100501 unsigned int win = plane->index;
Ajay Kumar96976c32015-02-05 21:24:04 +0530502 u32 val;
503
Joonyoung Shimc329f662015-06-12 20:34:28 +0900504 if (ctx->suspended)
Ajay Kumar96976c32015-02-05 21:24:04 +0530505 return;
Ajay Kumar96976c32015-02-05 21:24:04 +0530506
507 /* protect windows */
508 decon_shadow_protect_win(ctx, win, true);
509
510 /* wincon */
511 val = readl(ctx->regs + WINCON(win));
512 val &= ~WINCONx_ENWIN;
513 writel(val, ctx->regs + WINCON(win));
514
Ajay Kumar96976c32015-02-05 21:24:04 +0530515 val = readl(ctx->regs + DECON_UPDATE);
516 val |= DECON_UPDATE_STANDALONE_F;
517 writel(val, ctx->regs + DECON_UPDATE);
Ajay Kumar96976c32015-02-05 21:24:04 +0530518}
519
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900520static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
521 struct exynos_drm_plane *plane)
522{
523 struct decon_context *ctx = crtc->ctx;
524
525 if (ctx->suspended)
526 return;
527
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100528 decon_shadow_protect_win(ctx, plane->index, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900529}
530
Ajay Kumar96976c32015-02-05 21:24:04 +0530531static void decon_init(struct decon_context *ctx)
532{
533 u32 val;
534
535 writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
536
537 val = VIDOUTCON0_DISP_IF_0_ON;
538 if (!ctx->i80_if)
539 val |= VIDOUTCON0_RGBIF;
540 writel(val, ctx->regs + VIDOUTCON0);
541
542 writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
543
544 if (!ctx->i80_if)
545 writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
546}
547
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300548static void decon_enable(struct exynos_drm_crtc *crtc)
Ajay Kumar96976c32015-02-05 21:24:04 +0530549{
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300550 struct decon_context *ctx = crtc->ctx;
Ajay Kumar96976c32015-02-05 21:24:04 +0530551
552 if (!ctx->suspended)
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300553 return;
Ajay Kumar96976c32015-02-05 21:24:04 +0530554
Ajay Kumar96976c32015-02-05 21:24:04 +0530555 pm_runtime_get_sync(ctx->dev);
556
Ajay Kumar96976c32015-02-05 21:24:04 +0530557 decon_init(ctx);
558
559 /* if vblank was enabled status, enable it again. */
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300560 if (test_and_clear_bit(0, &ctx->irq_flags))
561 decon_enable_vblank(ctx->crtc);
Ajay Kumar96976c32015-02-05 21:24:04 +0530562
Joonyoung Shimc329f662015-06-12 20:34:28 +0900563 decon_commit(ctx->crtc);
Gustavo Padovan681c8012015-11-02 20:58:02 +0900564
565 ctx->suspended = false;
Ajay Kumar96976c32015-02-05 21:24:04 +0530566}
567
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300568static void decon_disable(struct exynos_drm_crtc *crtc)
Ajay Kumar96976c32015-02-05 21:24:04 +0530569{
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300570 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc329f662015-06-12 20:34:28 +0900571 int i;
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300572
Ajay Kumar96976c32015-02-05 21:24:04 +0530573 if (ctx->suspended)
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300574 return;
Ajay Kumar96976c32015-02-05 21:24:04 +0530575
576 /*
577 * We need to make sure that all windows are disabled before we
578 * suspend that connector. Otherwise we might try to scan from
579 * a destroyed buffer later.
580 */
Joonyoung Shimc329f662015-06-12 20:34:28 +0900581 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900582 decon_disable_plane(crtc, &ctx->planes[i]);
Ajay Kumar96976c32015-02-05 21:24:04 +0530583
Ajay Kumar96976c32015-02-05 21:24:04 +0530584 pm_runtime_put_sync(ctx->dev);
585
586 ctx->suspended = true;
Ajay Kumar96976c32015-02-05 21:24:04 +0530587}
588
Krzysztof Kozlowskif3aaf762015-05-07 09:04:45 +0900589static const struct exynos_drm_crtc_ops decon_crtc_ops = {
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300590 .enable = decon_enable,
591 .disable = decon_disable,
Ajay Kumar96976c32015-02-05 21:24:04 +0530592 .commit = decon_commit,
593 .enable_vblank = decon_enable_vblank,
594 .disable_vblank = decon_disable_vblank,
595 .wait_for_vblank = decon_wait_for_vblank,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900596 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900597 .update_plane = decon_update_plane,
598 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900599 .atomic_flush = decon_atomic_flush,
Ajay Kumar96976c32015-02-05 21:24:04 +0530600};
601
602
603static irqreturn_t decon_irq_handler(int irq, void *dev_id)
604{
605 struct decon_context *ctx = (struct decon_context *)dev_id;
606 u32 val, clear_bit;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300607 int win;
Ajay Kumar96976c32015-02-05 21:24:04 +0530608
609 val = readl(ctx->regs + VIDINTCON1);
610
611 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
612 if (val & clear_bit)
613 writel(clear_bit, ctx->regs + VIDINTCON1);
614
615 /* check the crtc is detached already from encoder */
616 if (ctx->pipe < 0 || !ctx->drm_dev)
617 goto out;
618
619 if (!ctx->i80_if) {
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300620 drm_crtc_handle_vblank(&ctx->crtc->base);
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300621 for (win = 0 ; win < WINDOWS_NR ; win++) {
622 struct exynos_drm_plane *plane = &ctx->planes[win];
623
624 if (!plane->pending_fb)
625 continue;
626
627 exynos_drm_crtc_finish_update(ctx->crtc, plane);
628 }
Ajay Kumar96976c32015-02-05 21:24:04 +0530629
630 /* set wait vsync event to zero and wake up queue. */
631 if (atomic_read(&ctx->wait_vsync_event)) {
632 atomic_set(&ctx->wait_vsync_event, 0);
633 wake_up(&ctx->wait_vsync_queue);
634 }
635 }
636out:
637 return IRQ_HANDLED;
638}
639
640static int decon_bind(struct device *dev, struct device *master, void *data)
641{
642 struct decon_context *ctx = dev_get_drvdata(dev);
643 struct drm_device *drm_dev = data;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900644 struct exynos_drm_plane *exynos_plane;
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100645 unsigned int i;
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900646 int ret;
Ajay Kumar96976c32015-02-05 21:24:04 +0530647
648 ret = decon_ctx_initialize(ctx, drm_dev);
649 if (ret) {
650 DRM_ERROR("decon_ctx_initialize failed.\n");
651 return ret;
652 }
653
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100654 for (i = 0; i < WINDOWS_NR; i++) {
655 ctx->configs[i].pixel_formats = decon_formats;
656 ctx->configs[i].num_pixel_formats = ARRAY_SIZE(decon_formats);
657 ctx->configs[i].zpos = i;
658 ctx->configs[i].type = decon_win_types[i];
659
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100660 ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100661 1 << ctx->pipe, &ctx->configs[i]);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900662 if (ret)
663 return ret;
664 }
665
Gustavo Padovan5d3d0992015-10-12 22:07:48 +0900666 exynos_plane = &ctx->planes[DEFAULT_WIN];
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900667 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
668 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
Ajay Kumar96976c32015-02-05 21:24:04 +0530669 &decon_crtc_ops, ctx);
670 if (IS_ERR(ctx->crtc)) {
671 decon_ctx_remove(ctx);
672 return PTR_ERR(ctx->crtc);
673 }
674
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900675 if (ctx->encoder)
Gustavo Padovana2986e82015-08-05 20:24:20 -0300676 exynos_dpi_bind(drm_dev, ctx->encoder);
Ajay Kumar96976c32015-02-05 21:24:04 +0530677
678 return 0;
679
680}
681
682static void decon_unbind(struct device *dev, struct device *master,
683 void *data)
684{
685 struct decon_context *ctx = dev_get_drvdata(dev);
686
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300687 decon_disable(ctx->crtc);
Ajay Kumar96976c32015-02-05 21:24:04 +0530688
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900689 if (ctx->encoder)
690 exynos_dpi_remove(ctx->encoder);
Ajay Kumar96976c32015-02-05 21:24:04 +0530691
692 decon_ctx_remove(ctx);
693}
694
695static const struct component_ops decon_component_ops = {
696 .bind = decon_bind,
697 .unbind = decon_unbind,
698};
699
700static int decon_probe(struct platform_device *pdev)
701{
702 struct device *dev = &pdev->dev;
703 struct decon_context *ctx;
704 struct device_node *i80_if_timings;
705 struct resource *res;
706 int ret;
707
708 if (!dev->of_node)
709 return -ENODEV;
710
711 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
712 if (!ctx)
713 return -ENOMEM;
714
Ajay Kumar96976c32015-02-05 21:24:04 +0530715 ctx->dev = dev;
716 ctx->suspended = true;
717
718 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
719 if (i80_if_timings)
720 ctx->i80_if = true;
721 of_node_put(i80_if_timings);
722
723 ctx->regs = of_iomap(dev->of_node, 0);
Andrzej Hajda86650402015-06-11 23:23:37 +0900724 if (!ctx->regs)
725 return -ENOMEM;
Ajay Kumar96976c32015-02-05 21:24:04 +0530726
727 ctx->pclk = devm_clk_get(dev, "pclk_decon0");
728 if (IS_ERR(ctx->pclk)) {
729 dev_err(dev, "failed to get bus clock pclk\n");
730 ret = PTR_ERR(ctx->pclk);
731 goto err_iounmap;
732 }
733
734 ctx->aclk = devm_clk_get(dev, "aclk_decon0");
735 if (IS_ERR(ctx->aclk)) {
736 dev_err(dev, "failed to get bus clock aclk\n");
737 ret = PTR_ERR(ctx->aclk);
738 goto err_iounmap;
739 }
740
741 ctx->eclk = devm_clk_get(dev, "decon0_eclk");
742 if (IS_ERR(ctx->eclk)) {
743 dev_err(dev, "failed to get eclock\n");
744 ret = PTR_ERR(ctx->eclk);
745 goto err_iounmap;
746 }
747
748 ctx->vclk = devm_clk_get(dev, "decon0_vclk");
749 if (IS_ERR(ctx->vclk)) {
750 dev_err(dev, "failed to get vclock\n");
751 ret = PTR_ERR(ctx->vclk);
752 goto err_iounmap;
753 }
754
755 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
756 ctx->i80_if ? "lcd_sys" : "vsync");
757 if (!res) {
758 dev_err(dev, "irq request failed.\n");
759 ret = -ENXIO;
760 goto err_iounmap;
761 }
762
763 ret = devm_request_irq(dev, res->start, decon_irq_handler,
764 0, "drm_decon", ctx);
765 if (ret) {
766 dev_err(dev, "irq request failed.\n");
767 goto err_iounmap;
768 }
769
770 init_waitqueue_head(&ctx->wait_vsync_queue);
771 atomic_set(&ctx->wait_vsync_event, 0);
772
773 platform_set_drvdata(pdev, ctx);
774
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900775 ctx->encoder = exynos_dpi_probe(dev);
776 if (IS_ERR(ctx->encoder)) {
777 ret = PTR_ERR(ctx->encoder);
Ajay Kumar96976c32015-02-05 21:24:04 +0530778 goto err_iounmap;
779 }
780
781 pm_runtime_enable(dev);
782
783 ret = component_add(dev, &decon_component_ops);
784 if (ret)
785 goto err_disable_pm_runtime;
786
787 return ret;
788
789err_disable_pm_runtime:
790 pm_runtime_disable(dev);
791
792err_iounmap:
793 iounmap(ctx->regs);
794
Ajay Kumar96976c32015-02-05 21:24:04 +0530795 return ret;
796}
797
798static int decon_remove(struct platform_device *pdev)
799{
800 struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
801
802 pm_runtime_disable(&pdev->dev);
803
804 iounmap(ctx->regs);
805
806 component_del(&pdev->dev, &decon_component_ops);
Ajay Kumar96976c32015-02-05 21:24:04 +0530807
808 return 0;
809}
810
Gustavo Padovan681c8012015-11-02 20:58:02 +0900811#ifdef CONFIG_PM
812static int exynos7_decon_suspend(struct device *dev)
813{
814 struct decon_context *ctx = dev_get_drvdata(dev);
815
816 clk_disable_unprepare(ctx->vclk);
817 clk_disable_unprepare(ctx->eclk);
818 clk_disable_unprepare(ctx->aclk);
819 clk_disable_unprepare(ctx->pclk);
820
821 return 0;
822}
823
824static int exynos7_decon_resume(struct device *dev)
825{
826 struct decon_context *ctx = dev_get_drvdata(dev);
827 int ret;
828
829 ret = clk_prepare_enable(ctx->pclk);
830 if (ret < 0) {
831 DRM_ERROR("Failed to prepare_enable the pclk [%d]\n", ret);
832 return ret;
833 }
834
835 ret = clk_prepare_enable(ctx->aclk);
836 if (ret < 0) {
837 DRM_ERROR("Failed to prepare_enable the aclk [%d]\n", ret);
838 return ret;
839 }
840
841 ret = clk_prepare_enable(ctx->eclk);
842 if (ret < 0) {
843 DRM_ERROR("Failed to prepare_enable the eclk [%d]\n", ret);
844 return ret;
845 }
846
847 ret = clk_prepare_enable(ctx->vclk);
848 if (ret < 0) {
849 DRM_ERROR("Failed to prepare_enable the vclk [%d]\n", ret);
850 return ret;
851 }
852
853 return 0;
854}
855#endif
856
857static const struct dev_pm_ops exynos7_decon_pm_ops = {
858 SET_RUNTIME_PM_OPS(exynos7_decon_suspend, exynos7_decon_resume,
859 NULL)
860};
861
Ajay Kumar96976c32015-02-05 21:24:04 +0530862struct platform_driver decon_driver = {
863 .probe = decon_probe,
864 .remove = decon_remove,
865 .driver = {
866 .name = "exynos-decon",
Gustavo Padovan681c8012015-11-02 20:58:02 +0900867 .pm = &exynos7_decon_pm_ops,
Ajay Kumar96976c32015-02-05 21:24:04 +0530868 .of_match_table = decon_driver_dt_match,
869 },
870};