blob: 90ab4978e8129640c2d066d5d66334e28b95661c [file] [log] [blame]
Ben Skeggs330c5982010-09-16 15:39:49 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26
27#include "nouveau_drv.h"
28#include "nouveau_pm.h"
29
Francisco Jerez0fbb1142010-09-20 16:18:28 +020030static void
31legacy_perf_init(struct drm_device *dev)
32{
33 struct drm_nouveau_private *dev_priv = dev->dev_private;
34 struct nvbios *bios = &dev_priv->vbios;
35 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
36 char *perf, *entry, *bmp = &bios->data[bios->offset];
37 int headerlen, use_straps;
38
39 if (bmp[5] < 0x5 || bmp[6] < 0x14) {
40 NV_DEBUG(dev, "BMP version too old for perf\n");
41 return;
42 }
43
44 perf = ROMPTR(bios, bmp[0x73]);
45 if (!perf) {
46 NV_DEBUG(dev, "No memclock table pointer found.\n");
47 return;
48 }
49
50 switch (perf[0]) {
51 case 0x12:
52 case 0x14:
53 case 0x18:
54 use_straps = 0;
55 headerlen = 1;
56 break;
57 case 0x01:
58 use_straps = perf[1] & 1;
59 headerlen = (use_straps ? 8 : 2);
60 break;
61 default:
62 NV_WARN(dev, "Unknown memclock table version %x.\n", perf[0]);
63 return;
64 }
65
66 entry = perf + headerlen;
67 if (use_straps)
68 entry += (nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x3c) >> 1;
69
70 sprintf(pm->perflvl[0].name, "performance_level_0");
71 pm->perflvl[0].memory = ROM16(entry[0]) * 20;
72 pm->nr_perflvl = 1;
73}
74
Ben Skeggsfcfc7682011-04-20 11:31:04 +100075static struct nouveau_pm_memtiming *
76nouveau_perf_timing(struct drm_device *dev, struct bit_entry *P,
77 u16 memclk, u8 *entry, u8 recordlen, u8 entries)
78{
79 struct drm_nouveau_private *dev_priv = dev->dev_private;
80 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
81 struct nvbios *bios = &dev_priv->vbios;
82 u8 ramcfg;
83 int i;
84
85 /* perf v2 has a separate "timing map" table, we have to match
86 * the target memory clock to a specific entry, *then* use
87 * ramcfg to select the correct subentry
88 */
89 if (P->version == 2) {
90 u8 *tmap = ROMPTR(bios, P->data[4]);
91 if (!tmap) {
92 NV_DEBUG(dev, "no timing map pointer\n");
93 return NULL;
94 }
95
96 if (tmap[0] != 0x10) {
97 NV_WARN(dev, "timing map 0x%02x unknown\n", tmap[0]);
98 return NULL;
99 }
100
101 entry = tmap + tmap[1];
102 recordlen = tmap[2] + (tmap[4] * tmap[3]);
103 for (i = 0; i < tmap[5]; i++, entry += recordlen) {
104 if (memclk >= ROM16(entry[0]) &&
105 memclk <= ROM16(entry[2]))
106 break;
107 }
108
109 if (i == tmap[5]) {
110 NV_WARN(dev, "no match in timing map table\n");
111 return NULL;
112 }
113
114 entry += tmap[2];
115 recordlen = tmap[3];
116 entries = tmap[4];
117 }
118
119 ramcfg = nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x0000003c;
120 ramcfg >>= 2;
121 if (ramcfg >= entries) {
122 NV_WARN(dev, "ramcfg strap out of bounds!\n");
123 return NULL;
124 }
125
126 entry += ramcfg * recordlen;
127 if (entry[1] >= pm->memtimings.nr_timing) {
128 NV_WARN(dev, "timingset %d does not exist\n", entry[1]);
129 return NULL;
130 }
131
132 return &pm->memtimings.timing[entry[1]];
133}
134
Ben Skeggs330c5982010-09-16 15:39:49 +1000135void
136nouveau_perf_init(struct drm_device *dev)
137{
138 struct drm_nouveau_private *dev_priv = dev->dev_private;
139 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
140 struct nvbios *bios = &dev_priv->vbios;
141 struct bit_entry P;
142 u8 version, headerlen, recordlen, entries;
143 u8 *perf, *entry;
144 int vid, i;
145
146 if (bios->type == NVBIOS_BIT) {
147 if (bit_table(dev, 'P', &P))
148 return;
149
150 if (P.version != 1 && P.version != 2) {
151 NV_WARN(dev, "unknown perf for BIT P %d\n", P.version);
152 return;
153 }
154
155 perf = ROMPTR(bios, P.data[0]);
156 version = perf[0];
157 headerlen = perf[1];
158 if (version < 0x40) {
159 recordlen = perf[3] + (perf[4] * perf[5]);
160 entries = perf[2];
161 } else {
162 recordlen = perf[2] + (perf[3] * perf[4]);
163 entries = perf[5];
164 }
165 } else {
Francisco Jerez2756a4f2010-09-26 17:33:50 +0200166 if (bios->data[bios->offset + 6] < 0x25) {
Francisco Jerez0fbb1142010-09-20 16:18:28 +0200167 legacy_perf_init(dev);
Ben Skeggs330c5982010-09-16 15:39:49 +1000168 return;
169 }
170
171 perf = ROMPTR(bios, bios->data[bios->offset + 0x94]);
172 if (!perf) {
173 NV_DEBUG(dev, "perf table pointer invalid\n");
174 return;
175 }
176
177 version = perf[1];
178 headerlen = perf[0];
179 recordlen = perf[3];
180 entries = perf[2];
181 }
182
183 entry = perf + headerlen;
184 for (i = 0; i < entries; i++) {
185 struct nouveau_pm_level *perflvl = &pm->perflvl[pm->nr_perflvl];
186
Martin Perese614b2e2011-04-14 00:46:19 +0200187 perflvl->timing = NULL;
188
Ben Skeggs330c5982010-09-16 15:39:49 +1000189 if (entry[0] == 0xff) {
190 entry += recordlen;
191 continue;
192 }
193
194 switch (version) {
195 case 0x12:
196 case 0x13:
197 case 0x15:
198 perflvl->fanspeed = entry[55];
Emil Velikovb251d1a2011-03-18 20:19:53 +0000199 perflvl->voltage = (recordlen > 56) ? entry[56] : 0;
Ben Skeggs07b12662010-09-18 22:13:04 +1000200 perflvl->core = ROM32(entry[1]) * 10;
Francisco Jereze829d802010-09-23 15:34:09 +0200201 perflvl->memory = ROM32(entry[5]) * 20;
Ben Skeggs330c5982010-09-16 15:39:49 +1000202 break;
203 case 0x21:
204 case 0x23:
205 case 0x24:
206 perflvl->fanspeed = entry[4];
207 perflvl->voltage = entry[5];
Ben Skeggs07b12662010-09-18 22:13:04 +1000208 perflvl->core = ROM16(entry[6]) * 1000;
Francisco Jereze829d802010-09-23 15:34:09 +0200209
210 if (dev_priv->chipset == 0x49 ||
211 dev_priv->chipset == 0x4b)
212 perflvl->memory = ROM16(entry[11]) * 1000;
213 else
214 perflvl->memory = ROM16(entry[11]) * 2000;
215
Ben Skeggs330c5982010-09-16 15:39:49 +1000216 break;
217 case 0x25:
218 perflvl->fanspeed = entry[4];
219 perflvl->voltage = entry[5];
Ben Skeggs07b12662010-09-18 22:13:04 +1000220 perflvl->core = ROM16(entry[6]) * 1000;
221 perflvl->shader = ROM16(entry[10]) * 1000;
222 perflvl->memory = ROM16(entry[12]) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000223 break;
224 case 0x30:
Ben Skeggsaee582d2010-09-27 10:13:23 +1000225 perflvl->memscript = ROM16(entry[2]);
Ben Skeggs330c5982010-09-16 15:39:49 +1000226 case 0x35:
227 perflvl->fanspeed = entry[6];
228 perflvl->voltage = entry[7];
Ben Skeggs07b12662010-09-18 22:13:04 +1000229 perflvl->core = ROM16(entry[8]) * 1000;
230 perflvl->shader = ROM16(entry[10]) * 1000;
231 perflvl->memory = ROM16(entry[12]) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000232 /*XXX: confirm on 0x35 */
Ben Skeggs07b12662010-09-18 22:13:04 +1000233 perflvl->unk05 = ROM16(entry[16]) * 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000234 break;
235 case 0x40:
236#define subent(n) entry[perf[2] + ((n) * perf[3])]
237 perflvl->fanspeed = 0; /*XXX*/
Ben Skeggsca8e7c62010-10-04 15:27:58 +1000238 perflvl->voltage = entry[2];
Ben Skeggs40f61932011-04-20 13:15:02 +1000239 if (dev_priv->card_type == NV_50) {
240 perflvl->core = ROM16(subent(0)) & 0xfff;
241 perflvl->shader = ROM16(subent(1)) & 0xfff;
242 perflvl->memory = ROM16(subent(2)) & 0xfff;
243 } else {
244 perflvl->shader = ROM16(subent(3)) & 0xfff;
245 perflvl->core = perflvl->shader / 2;
246 perflvl->memory = ROM16(subent(5)) & 0xfff;
247 }
248
249 perflvl->core *= 1000;
250 perflvl->shader *= 1000;
251 perflvl->memory *= 1000;
Ben Skeggs330c5982010-09-16 15:39:49 +1000252 break;
253 }
254
Ben Skeggs330c5982010-09-16 15:39:49 +1000255 /* make sure vid is valid */
256 if (pm->voltage.supported && perflvl->voltage) {
257 vid = nouveau_volt_vid_lookup(dev, perflvl->voltage);
258 if (vid < 0) {
259 NV_DEBUG(dev, "drop perflvl %d, bad vid\n", i);
260 entry += recordlen;
261 continue;
262 }
263 }
264
Martin Perese614b2e2011-04-14 00:46:19 +0200265 /* get the corresponding memory timings */
Ben Skeggs730673b2011-04-20 11:34:39 +1000266 if (version > 0x15) {
Ben Skeggsfcfc7682011-04-20 11:31:04 +1000267 /* last 3 args are for < 0x40, ignored for >= 0x40 */
268 perflvl->timing =
269 nouveau_perf_timing(dev, &P,
270 perflvl->memory / 1000,
271 entry + perf[3],
272 perf[5], perf[4]);
Martin Perese614b2e2011-04-14 00:46:19 +0200273 }
274
Ben Skeggs330c5982010-09-16 15:39:49 +1000275 snprintf(perflvl->name, sizeof(perflvl->name),
276 "performance_level_%d", i);
277 perflvl->id = i;
278 pm->nr_perflvl++;
279
280 entry += recordlen;
281 }
282}
283
284void
285nouveau_perf_fini(struct drm_device *dev)
286{
287}