blob: feb3425b817415aadff2aa262e7536805c38b19b [file] [log] [blame]
Chris Wilson42f55512016-06-24 14:00:26 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsona09d0ba2016-06-24 14:00:27 +010025#include <linux/console.h>
Chris Wilson42f55512016-06-24 14:00:26 +010026#include <linux/vgaarb.h>
27#include <linux/vga_switcheroo.h>
28
29#include "i915_drv.h"
Chris Wilson953c7f82017-02-13 17:15:12 +000030#include "i915_selftest.h"
Chris Wilson42f55512016-06-24 14:00:26 +010031
32#define GEN_DEFAULT_PIPEOFFSETS \
33 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
34 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
35 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
36 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
37 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
38
39#define GEN_CHV_PIPEOFFSETS \
40 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
41 CHV_PIPE_C_OFFSET }, \
42 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
43 CHV_TRANSCODER_C_OFFSET, }, \
44 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
45 CHV_PALETTE_C_OFFSET }
46
47#define CURSOR_OFFSETS \
48 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
49
50#define IVB_CURSOR_OFFSETS \
51 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
52
53#define BDW_COLORS \
54 .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
55#define CHV_COLORS \
56 .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
57
Jani Nikulaa5ce9292016-11-30 17:43:02 +020058/* Keep in gen based order, and chronological order within a gen */
Carlos Santa0eec8dc2016-08-17 12:30:51 -070059#define GEN2_FEATURES \
60 .gen = 2, .num_pipes = 1, \
61 .has_overlay = 1, .overlay_needs_physical = 1, \
Carlos Santa804b8712016-08-17 12:30:55 -070062 .has_gmch_display = 1, \
Carlos Santa31776592016-08-17 12:30:56 -070063 .hws_needs_physical = 1, \
Chris Wilsonf4ce7662017-03-25 11:32:43 +000064 .unfenced_needs_alignment = 1, \
Carlos Santa0eec8dc2016-08-17 12:30:51 -070065 .ring_mask = RENDER_RING, \
66 GEN_DEFAULT_PIPEOFFSETS, \
67 CURSOR_OFFSETS
68
Chris Wilson42f55512016-06-24 14:00:26 +010069static const struct intel_device_info intel_i830_info = {
Carlos Santa0eec8dc2016-08-17 12:30:51 -070070 GEN2_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +020071 .platform = INTEL_I830,
Carlos Santa0eec8dc2016-08-17 12:30:51 -070072 .is_mobile = 1, .cursor_needs_physical = 1,
73 .num_pipes = 2, /* legal, last one wins */
Chris Wilson42f55512016-06-24 14:00:26 +010074};
75
Jani Nikula2a307c22016-11-30 17:43:04 +020076static const struct intel_device_info intel_i845g_info = {
Carlos Santa0eec8dc2016-08-17 12:30:51 -070077 GEN2_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +020078 .platform = INTEL_I845G,
Chris Wilson42f55512016-06-24 14:00:26 +010079};
80
81static const struct intel_device_info intel_i85x_info = {
Carlos Santa0eec8dc2016-08-17 12:30:51 -070082 GEN2_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +020083 .platform = INTEL_I85X, .is_mobile = 1,
Carlos Santa0eec8dc2016-08-17 12:30:51 -070084 .num_pipes = 2, /* legal, last one wins */
Chris Wilson42f55512016-06-24 14:00:26 +010085 .cursor_needs_physical = 1,
Chris Wilson42f55512016-06-24 14:00:26 +010086 .has_fbc = 1,
Chris Wilson42f55512016-06-24 14:00:26 +010087};
88
89static const struct intel_device_info intel_i865g_info = {
Carlos Santa0eec8dc2016-08-17 12:30:51 -070090 GEN2_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +020091 .platform = INTEL_I865G,
Chris Wilson42f55512016-06-24 14:00:26 +010092};
93
Carlos Santa54d2a6a2016-08-17 12:30:50 -070094#define GEN3_FEATURES \
95 .gen = 3, .num_pipes = 2, \
Carlos Santa804b8712016-08-17 12:30:55 -070096 .has_gmch_display = 1, \
Carlos Santa54d2a6a2016-08-17 12:30:50 -070097 .ring_mask = RENDER_RING, \
98 GEN_DEFAULT_PIPEOFFSETS, \
99 CURSOR_OFFSETS
100
Chris Wilson42f55512016-06-24 14:00:26 +0100101static const struct intel_device_info intel_i915g_info = {
Carlos Santa54d2a6a2016-08-17 12:30:50 -0700102 GEN3_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200103 .platform = INTEL_I915G, .cursor_needs_physical = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100104 .has_overlay = 1, .overlay_needs_physical = 1,
Carlos Santa31776592016-08-17 12:30:56 -0700105 .hws_needs_physical = 1,
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000106 .unfenced_needs_alignment = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100107};
Jani Nikulaa5ce9292016-11-30 17:43:02 +0200108
Chris Wilson42f55512016-06-24 14:00:26 +0100109static const struct intel_device_info intel_i915gm_info = {
Carlos Santa54d2a6a2016-08-17 12:30:50 -0700110 GEN3_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200111 .platform = INTEL_I915GM,
Carlos Santa54d2a6a2016-08-17 12:30:50 -0700112 .is_mobile = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100113 .cursor_needs_physical = 1,
114 .has_overlay = 1, .overlay_needs_physical = 1,
115 .supports_tv = 1,
116 .has_fbc = 1,
Carlos Santa31776592016-08-17 12:30:56 -0700117 .hws_needs_physical = 1,
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000118 .unfenced_needs_alignment = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100119};
Jani Nikulaa5ce9292016-11-30 17:43:02 +0200120
Chris Wilson42f55512016-06-24 14:00:26 +0100121static const struct intel_device_info intel_i945g_info = {
Carlos Santa54d2a6a2016-08-17 12:30:50 -0700122 GEN3_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200123 .platform = INTEL_I945G,
Carlos Santa54d2a6a2016-08-17 12:30:50 -0700124 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100125 .has_overlay = 1, .overlay_needs_physical = 1,
Carlos Santa31776592016-08-17 12:30:56 -0700126 .hws_needs_physical = 1,
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000127 .unfenced_needs_alignment = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100128};
Jani Nikulaa5ce9292016-11-30 17:43:02 +0200129
Chris Wilson42f55512016-06-24 14:00:26 +0100130static const struct intel_device_info intel_i945gm_info = {
Carlos Santa54d2a6a2016-08-17 12:30:50 -0700131 GEN3_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200132 .platform = INTEL_I945GM, .is_mobile = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100133 .has_hotplug = 1, .cursor_needs_physical = 1,
134 .has_overlay = 1, .overlay_needs_physical = 1,
135 .supports_tv = 1,
136 .has_fbc = 1,
Carlos Santa31776592016-08-17 12:30:56 -0700137 .hws_needs_physical = 1,
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000138 .unfenced_needs_alignment = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100139};
140
Jani Nikulaa5ce9292016-11-30 17:43:02 +0200141static const struct intel_device_info intel_g33_info = {
142 GEN3_FEATURES,
143 .platform = INTEL_G33,
144 .has_hotplug = 1,
145 .has_overlay = 1,
146};
147
148static const struct intel_device_info intel_pineview_info = {
149 GEN3_FEATURES,
Jani Nikula73f67aa2016-12-07 22:48:09 +0200150 .platform = INTEL_PINEVIEW, .is_mobile = 1,
Jani Nikulaa5ce9292016-11-30 17:43:02 +0200151 .has_hotplug = 1,
152 .has_overlay = 1,
153};
154
Carlos Santa4d495be2016-08-17 12:30:49 -0700155#define GEN4_FEATURES \
156 .gen = 4, .num_pipes = 2, \
157 .has_hotplug = 1, \
Carlos Santa804b8712016-08-17 12:30:55 -0700158 .has_gmch_display = 1, \
Carlos Santa4d495be2016-08-17 12:30:49 -0700159 .ring_mask = RENDER_RING, \
160 GEN_DEFAULT_PIPEOFFSETS, \
161 CURSOR_OFFSETS
162
Chris Wilson42f55512016-06-24 14:00:26 +0100163static const struct intel_device_info intel_i965g_info = {
Carlos Santa4d495be2016-08-17 12:30:49 -0700164 GEN4_FEATURES,
Jani Nikulac0f86832016-12-07 12:13:04 +0200165 .platform = INTEL_I965G,
Chris Wilson42f55512016-06-24 14:00:26 +0100166 .has_overlay = 1,
Carlos Santa31776592016-08-17 12:30:56 -0700167 .hws_needs_physical = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100168};
169
170static const struct intel_device_info intel_i965gm_info = {
Carlos Santa4d495be2016-08-17 12:30:49 -0700171 GEN4_FEATURES,
Jani Nikulac0f86832016-12-07 12:13:04 +0200172 .platform = INTEL_I965GM,
Carlos Santa4d495be2016-08-17 12:30:49 -0700173 .is_mobile = 1, .has_fbc = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100174 .has_overlay = 1,
175 .supports_tv = 1,
Carlos Santa31776592016-08-17 12:30:56 -0700176 .hws_needs_physical = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100177};
178
Chris Wilson42f55512016-06-24 14:00:26 +0100179static const struct intel_device_info intel_g45_info = {
Carlos Santa4d495be2016-08-17 12:30:49 -0700180 GEN4_FEATURES,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200181 .platform = INTEL_G45,
Carlos Santa4d495be2016-08-17 12:30:49 -0700182 .has_pipe_cxsr = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100183 .ring_mask = RENDER_RING | BSD_RING,
Chris Wilson42f55512016-06-24 14:00:26 +0100184};
185
186static const struct intel_device_info intel_gm45_info = {
Carlos Santa4d495be2016-08-17 12:30:49 -0700187 GEN4_FEATURES,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200188 .platform = INTEL_GM45,
Carlos Santa31776592016-08-17 12:30:56 -0700189 .is_mobile = 1, .has_fbc = 1,
Carlos Santa4d495be2016-08-17 12:30:49 -0700190 .has_pipe_cxsr = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100191 .supports_tv = 1,
192 .ring_mask = RENDER_RING | BSD_RING,
Chris Wilson42f55512016-06-24 14:00:26 +0100193};
194
Carlos Santaa1323382016-08-17 12:30:47 -0700195#define GEN5_FEATURES \
196 .gen = 5, .num_pipes = 2, \
Carlos Santa31776592016-08-17 12:30:56 -0700197 .has_hotplug = 1, \
Carlos Santab355f102016-08-17 12:30:48 -0700198 .has_gmbus_irq = 1, \
Carlos Santaa1323382016-08-17 12:30:47 -0700199 .ring_mask = RENDER_RING | BSD_RING, \
200 GEN_DEFAULT_PIPEOFFSETS, \
201 CURSOR_OFFSETS
202
Chris Wilson42f55512016-06-24 14:00:26 +0100203static const struct intel_device_info intel_ironlake_d_info = {
Carlos Santaa1323382016-08-17 12:30:47 -0700204 GEN5_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200205 .platform = INTEL_IRONLAKE,
Chris Wilson42f55512016-06-24 14:00:26 +0100206};
207
208static const struct intel_device_info intel_ironlake_m_info = {
Carlos Santaa1323382016-08-17 12:30:47 -0700209 GEN5_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200210 .platform = INTEL_IRONLAKE,
Ville Syrjäläc2d1a0c2017-06-06 16:32:29 +0300211 .is_mobile = 1, .has_fbc = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100212};
213
Carlos Santa07db6be2016-08-17 12:30:38 -0700214#define GEN6_FEATURES \
215 .gen = 6, .num_pipes = 2, \
Carlos Santa31776592016-08-17 12:30:56 -0700216 .has_hotplug = 1, \
Carlos Santa07db6be2016-08-17 12:30:38 -0700217 .has_fbc = 1, \
218 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
219 .has_llc = 1, \
Carlos Santa86f36242016-08-17 12:30:44 -0700220 .has_rc6 = 1, \
Carlos Santa33b5bf82016-08-17 12:30:45 -0700221 .has_rc6p = 1, \
Carlos Santab355f102016-08-17 12:30:48 -0700222 .has_gmbus_irq = 1, \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800223 .has_aliasing_ppgtt = 1, \
Carlos Santa07db6be2016-08-17 12:30:38 -0700224 GEN_DEFAULT_PIPEOFFSETS, \
225 CURSOR_OFFSETS
226
Chris Wilson42f55512016-06-24 14:00:26 +0100227static const struct intel_device_info intel_sandybridge_d_info = {
Carlos Santa07db6be2016-08-17 12:30:38 -0700228 GEN6_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200229 .platform = INTEL_SANDYBRIDGE,
Chris Wilson42f55512016-06-24 14:00:26 +0100230};
231
232static const struct intel_device_info intel_sandybridge_m_info = {
Carlos Santa07db6be2016-08-17 12:30:38 -0700233 GEN6_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200234 .platform = INTEL_SANDYBRIDGE,
Carlos Santa07db6be2016-08-17 12:30:38 -0700235 .is_mobile = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100236};
237
238#define GEN7_FEATURES \
239 .gen = 7, .num_pipes = 3, \
Carlos Santa31776592016-08-17 12:30:56 -0700240 .has_hotplug = 1, \
Chris Wilson42f55512016-06-24 14:00:26 +0100241 .has_fbc = 1, \
242 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
243 .has_llc = 1, \
Carlos Santa86f36242016-08-17 12:30:44 -0700244 .has_rc6 = 1, \
Carlos Santa33b5bf82016-08-17 12:30:45 -0700245 .has_rc6p = 1, \
Carlos Santab355f102016-08-17 12:30:48 -0700246 .has_gmbus_irq = 1, \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800247 .has_aliasing_ppgtt = 1, \
248 .has_full_ppgtt = 1, \
Chris Wilson42f55512016-06-24 14:00:26 +0100249 GEN_DEFAULT_PIPEOFFSETS, \
250 IVB_CURSOR_OFFSETS
251
252static const struct intel_device_info intel_ivybridge_d_info = {
253 GEN7_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200254 .platform = INTEL_IVYBRIDGE,
Carlos Santaca9c4522016-08-17 12:30:54 -0700255 .has_l3_dpf = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100256};
257
258static const struct intel_device_info intel_ivybridge_m_info = {
259 GEN7_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200260 .platform = INTEL_IVYBRIDGE,
Chris Wilson42f55512016-06-24 14:00:26 +0100261 .is_mobile = 1,
Carlos Santaca9c4522016-08-17 12:30:54 -0700262 .has_l3_dpf = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100263};
264
265static const struct intel_device_info intel_ivybridge_q_info = {
266 GEN7_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200267 .platform = INTEL_IVYBRIDGE,
Chris Wilson42f55512016-06-24 14:00:26 +0100268 .num_pipes = 0, /* legal, last one wins */
Carlos Santaca9c4522016-08-17 12:30:54 -0700269 .has_l3_dpf = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100270};
271
Carlos Santa8d9c20e2016-08-17 12:30:37 -0700272static const struct intel_device_info intel_valleyview_info = {
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200273 .platform = INTEL_VALLEYVIEW,
Rodrigo Vivieb6f7712016-12-19 13:55:08 -0800274 .gen = 7,
275 .is_lp = 1,
276 .num_pipes = 2,
277 .has_psr = 1,
278 .has_runtime_pm = 1,
279 .has_rc6 = 1,
280 .has_gmbus_irq = 1,
Rodrigo Vivieb6f7712016-12-19 13:55:08 -0800281 .has_gmch_display = 1,
282 .has_hotplug = 1,
283 .has_aliasing_ppgtt = 1,
284 .has_full_ppgtt = 1,
285 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
286 .display_mmio_offset = VLV_DISPLAY_BASE,
287 GEN_DEFAULT_PIPEOFFSETS,
288 CURSOR_OFFSETS
Chris Wilson42f55512016-06-24 14:00:26 +0100289};
290
291#define HSW_FEATURES \
292 GEN7_FEATURES, \
293 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
294 .has_ddi = 1, \
Carlos Santa6e3b84d2016-08-17 12:30:36 -0700295 .has_fpga_dbg = 1, \
Carlos Santa4aa4c232016-08-17 12:30:39 -0700296 .has_psr = 1, \
Carlos Santa53233f02016-08-17 12:30:43 -0700297 .has_resource_streamer = 1, \
Carlos Santa1d3fe532016-08-17 12:30:46 -0700298 .has_dp_mst = 1, \
Carlos Santa33b5bf82016-08-17 12:30:45 -0700299 .has_rc6p = 0 /* RC6p removed-by HSW */, \
Carlos Santa4aa4c232016-08-17 12:30:39 -0700300 .has_runtime_pm = 1
Chris Wilson42f55512016-06-24 14:00:26 +0100301
Carlos Santa8d9c20e2016-08-17 12:30:37 -0700302static const struct intel_device_info intel_haswell_info = {
Chris Wilson42f55512016-06-24 14:00:26 +0100303 HSW_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200304 .platform = INTEL_HASWELL,
Carlos Santaca9c4522016-08-17 12:30:54 -0700305 .has_l3_dpf = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100306};
307
Chris Wilson42f55512016-06-24 14:00:26 +0100308#define BDW_FEATURES \
309 HSW_FEATURES, \
Carlos Santa4586f1d2016-08-17 12:30:53 -0700310 BDW_COLORS, \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200311 .has_logical_ring_contexts = 1, \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800312 .has_full_48bit_ppgtt = 1, \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200313 .has_64bit_reloc = 1
Chris Wilson42f55512016-06-24 14:00:26 +0100314
Carlos Santa8d9c20e2016-08-17 12:30:37 -0700315static const struct intel_device_info intel_broadwell_info = {
Chris Wilson42f55512016-06-24 14:00:26 +0100316 BDW_FEATURES,
317 .gen = 8,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200318 .platform = INTEL_BROADWELL,
Chris Wilson42f55512016-06-24 14:00:26 +0100319};
320
Carlos Santa8d9c20e2016-08-17 12:30:37 -0700321static const struct intel_device_info intel_broadwell_gt3_info = {
Chris Wilson42f55512016-06-24 14:00:26 +0100322 BDW_FEATURES,
323 .gen = 8,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200324 .platform = INTEL_BROADWELL,
Chris Wilson42f55512016-06-24 14:00:26 +0100325 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
326};
327
Chris Wilson42f55512016-06-24 14:00:26 +0100328static const struct intel_device_info intel_cherryview_info = {
329 .gen = 8, .num_pipes = 3,
Carlos Santa31776592016-08-17 12:30:56 -0700330 .has_hotplug = 1,
Rodrigo Vivi8727dc02016-12-18 13:36:26 -0800331 .is_lp = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100332 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200333 .platform = INTEL_CHERRYVIEW,
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200334 .has_64bit_reloc = 1,
Carlos Santa6e3b84d2016-08-17 12:30:36 -0700335 .has_psr = 1,
Carlos Santa4aa4c232016-08-17 12:30:39 -0700336 .has_runtime_pm = 1,
Carlos Santa53233f02016-08-17 12:30:43 -0700337 .has_resource_streamer = 1,
Carlos Santa86f36242016-08-17 12:30:44 -0700338 .has_rc6 = 1,
Carlos Santab355f102016-08-17 12:30:48 -0700339 .has_gmbus_irq = 1,
Carlos Santa4586f1d2016-08-17 12:30:53 -0700340 .has_logical_ring_contexts = 1,
Carlos Santa804b8712016-08-17 12:30:55 -0700341 .has_gmch_display = 1,
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800342 .has_aliasing_ppgtt = 1,
343 .has_full_ppgtt = 1,
Chris Wilson42f55512016-06-24 14:00:26 +0100344 .display_mmio_offset = VLV_DISPLAY_BASE,
345 GEN_CHV_PIPEOFFSETS,
346 CURSOR_OFFSETS,
347 CHV_COLORS,
348};
349
350static const struct intel_device_info intel_skylake_info = {
351 BDW_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200352 .platform = INTEL_SKYLAKE,
Chris Wilson42f55512016-06-24 14:00:26 +0100353 .gen = 9,
Carlos Santa3bacde12016-08-17 12:30:42 -0700354 .has_csr = 1,
Carlos Santa3d810fb2016-08-17 12:30:57 -0700355 .has_guc = 1,
Deepak M6f3fff62016-09-15 15:01:10 +0530356 .ddb_size = 896,
Chris Wilson42f55512016-06-24 14:00:26 +0100357};
358
359static const struct intel_device_info intel_skylake_gt3_info = {
360 BDW_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200361 .platform = INTEL_SKYLAKE,
Chris Wilson42f55512016-06-24 14:00:26 +0100362 .gen = 9,
Carlos Santa3bacde12016-08-17 12:30:42 -0700363 .has_csr = 1,
Carlos Santa3d810fb2016-08-17 12:30:57 -0700364 .has_guc = 1,
Deepak M6f3fff62016-09-15 15:01:10 +0530365 .ddb_size = 896,
Chris Wilson42f55512016-06-24 14:00:26 +0100366 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
367};
368
Rodrigo Vivi80fa66b2016-12-01 11:33:16 +0200369#define GEN9_LP_FEATURES \
370 .gen = 9, \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200371 .is_lp = 1, \
Rodrigo Vivi80fa66b2016-12-01 11:33:16 +0200372 .has_hotplug = 1, \
373 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
374 .num_pipes = 3, \
375 .has_64bit_reloc = 1, \
376 .has_ddi = 1, \
377 .has_fpga_dbg = 1, \
378 .has_fbc = 1, \
379 .has_runtime_pm = 1, \
380 .has_pooled_eu = 0, \
381 .has_csr = 1, \
382 .has_resource_streamer = 1, \
383 .has_rc6 = 1, \
384 .has_dp_mst = 1, \
385 .has_gmbus_irq = 1, \
Rodrigo Vivi80fa66b2016-12-01 11:33:16 +0200386 .has_logical_ring_contexts = 1, \
387 .has_guc = 1, \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800388 .has_aliasing_ppgtt = 1, \
389 .has_full_ppgtt = 1, \
390 .has_full_48bit_ppgtt = 1, \
Rodrigo Vivi80fa66b2016-12-01 11:33:16 +0200391 GEN_DEFAULT_PIPEOFFSETS, \
392 IVB_CURSOR_OFFSETS, \
393 BDW_COLORS
394
Chris Wilson42f55512016-06-24 14:00:26 +0100395static const struct intel_device_info intel_broxton_info = {
Rodrigo Vivi80fa66b2016-12-01 11:33:16 +0200396 GEN9_LP_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200397 .platform = INTEL_BROXTON,
Deepak M6f3fff62016-09-15 15:01:10 +0530398 .ddb_size = 512,
Chris Wilson42f55512016-06-24 14:00:26 +0100399};
400
Ander Conselvan de Oliveirac22097f2016-11-14 16:25:26 +0200401static const struct intel_device_info intel_geminilake_info = {
Ander Conselvan de Oliveirac22097f2016-11-14 16:25:26 +0200402 GEN9_LP_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200403 .platform = INTEL_GEMINILAKE,
404 .is_alpha_support = 1,
Ander Conselvan de Oliveirac22097f2016-11-14 16:25:26 +0200405 .ddb_size = 1024,
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +0200406 .color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
Ander Conselvan de Oliveirac22097f2016-11-14 16:25:26 +0200407};
408
Chris Wilson42f55512016-06-24 14:00:26 +0100409static const struct intel_device_info intel_kabylake_info = {
410 BDW_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200411 .platform = INTEL_KABYLAKE,
Chris Wilson42f55512016-06-24 14:00:26 +0100412 .gen = 9,
Carlos Santa3bacde12016-08-17 12:30:42 -0700413 .has_csr = 1,
Carlos Santa3d810fb2016-08-17 12:30:57 -0700414 .has_guc = 1,
Deepak M6f3fff62016-09-15 15:01:10 +0530415 .ddb_size = 896,
Chris Wilson42f55512016-06-24 14:00:26 +0100416};
417
418static const struct intel_device_info intel_kabylake_gt3_info = {
419 BDW_FEATURES,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200420 .platform = INTEL_KABYLAKE,
Chris Wilson42f55512016-06-24 14:00:26 +0100421 .gen = 9,
Carlos Santa3bacde12016-08-17 12:30:42 -0700422 .has_csr = 1,
Carlos Santa3d810fb2016-08-17 12:30:57 -0700423 .has_guc = 1,
Deepak M6f3fff62016-09-15 15:01:10 +0530424 .ddb_size = 896,
Chris Wilson42f55512016-06-24 14:00:26 +0100425 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
426};
427
Rodrigo Vivi413f3c12017-06-06 13:30:30 -0700428static const struct intel_device_info intel_cannonlake_info = {
429 BDW_FEATURES,
430 .is_alpha_support = 1,
431 .platform = INTEL_CANNONLAKE,
432 .gen = 10,
433 .ddb_size = 1024,
434};
435
Chris Wilson42f55512016-06-24 14:00:26 +0100436/*
437 * Make sure any device matches here are from most specific to most
438 * general. For example, since the Quanta match is based on the subsystem
439 * and subvendor IDs, we need it to come before the more general IVB
440 * PCI ID matches, otherwise we'll use the wrong info struct above.
441 */
442static const struct pci_device_id pciidlist[] = {
443 INTEL_I830_IDS(&intel_i830_info),
Jani Nikula2a307c22016-11-30 17:43:04 +0200444 INTEL_I845G_IDS(&intel_i845g_info),
Chris Wilson42f55512016-06-24 14:00:26 +0100445 INTEL_I85X_IDS(&intel_i85x_info),
446 INTEL_I865G_IDS(&intel_i865g_info),
447 INTEL_I915G_IDS(&intel_i915g_info),
448 INTEL_I915GM_IDS(&intel_i915gm_info),
449 INTEL_I945G_IDS(&intel_i945g_info),
450 INTEL_I945GM_IDS(&intel_i945gm_info),
451 INTEL_I965G_IDS(&intel_i965g_info),
452 INTEL_G33_IDS(&intel_g33_info),
453 INTEL_I965GM_IDS(&intel_i965gm_info),
454 INTEL_GM45_IDS(&intel_gm45_info),
455 INTEL_G45_IDS(&intel_g45_info),
456 INTEL_PINEVIEW_IDS(&intel_pineview_info),
457 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
458 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
459 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
460 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
461 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
462 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
463 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
Carlos Santa8d9c20e2016-08-17 12:30:37 -0700464 INTEL_HSW_IDS(&intel_haswell_info),
465 INTEL_VLV_IDS(&intel_valleyview_info),
466 INTEL_BDW_GT12_IDS(&intel_broadwell_info),
467 INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
Paulo Zanoni98b2f012017-01-03 18:04:20 -0200468 INTEL_BDW_RSVD_IDS(&intel_broadwell_info),
Chris Wilson42f55512016-06-24 14:00:26 +0100469 INTEL_CHV_IDS(&intel_cherryview_info),
470 INTEL_SKL_GT1_IDS(&intel_skylake_info),
471 INTEL_SKL_GT2_IDS(&intel_skylake_info),
472 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
473 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
474 INTEL_BXT_IDS(&intel_broxton_info),
Ander Conselvan de Oliveira8363e3c2016-11-10 17:23:08 +0200475 INTEL_GLK_IDS(&intel_geminilake_info),
Chris Wilson42f55512016-06-24 14:00:26 +0100476 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
477 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
478 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
479 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
480 {0, 0, 0}
481};
482MODULE_DEVICE_TABLE(pci, pciidlist);
483
Chris Wilson953c7f82017-02-13 17:15:12 +0000484static void i915_pci_remove(struct pci_dev *pdev)
485{
486 struct drm_device *dev = pci_get_drvdata(pdev);
487
488 i915_driver_unload(dev);
489 drm_dev_unref(dev);
490}
491
Chris Wilson42f55512016-06-24 14:00:26 +0100492static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
493{
494 struct intel_device_info *intel_info =
495 (struct intel_device_info *) ent->driver_data;
Chris Wilson953c7f82017-02-13 17:15:12 +0000496 int err;
Chris Wilson42f55512016-06-24 14:00:26 +0100497
Jani Nikulac007fb42016-10-31 12:18:28 +0200498 if (IS_ALPHA_SUPPORT(intel_info) && !i915.alpha_support) {
499 DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
500 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
501 "to enable support in this kernel version, or check for kernel updates.\n");
Chris Wilson42f55512016-06-24 14:00:26 +0100502 return -ENODEV;
503 }
504
505 /* Only bind to function 0 of the device. Early generations
506 * used function 1 as a placeholder for multi-head. This causes
507 * us confusion instead, especially on the systems where both
508 * functions have the same PCI-ID!
509 */
510 if (PCI_FUNC(pdev->devfn))
511 return -ENODEV;
512
513 /*
514 * apple-gmux is needed on dual GPU MacBook Pro
515 * to probe the panel if we're the inactive GPU.
516 */
517 if (vga_switcheroo_client_probe_defer(pdev))
518 return -EPROBE_DEFER;
519
Chris Wilson953c7f82017-02-13 17:15:12 +0000520 err = i915_driver_load(pdev, ent);
521 if (err)
522 return err;
Chris Wilson42f55512016-06-24 14:00:26 +0100523
Chris Wilson953c7f82017-02-13 17:15:12 +0000524 err = i915_live_selftests(pdev);
525 if (err) {
526 i915_pci_remove(pdev);
527 return err > 0 ? -ENOTTY : err;
528 }
Chris Wilson42f55512016-06-24 14:00:26 +0100529
Chris Wilson953c7f82017-02-13 17:15:12 +0000530 return 0;
Chris Wilson42f55512016-06-24 14:00:26 +0100531}
532
Chris Wilsona09d0ba2016-06-24 14:00:27 +0100533static struct pci_driver i915_pci_driver = {
Chris Wilson42f55512016-06-24 14:00:26 +0100534 .name = DRIVER_NAME,
535 .id_table = pciidlist,
536 .probe = i915_pci_probe,
537 .remove = i915_pci_remove,
538 .driver.pm = &i915_pm_ops,
539};
Chris Wilsona09d0ba2016-06-24 14:00:27 +0100540
541static int __init i915_init(void)
542{
543 bool use_kms = true;
Chris Wilson953c7f82017-02-13 17:15:12 +0000544 int err;
545
546 err = i915_mock_selftests();
547 if (err)
548 return err > 0 ? 0 : err;
Chris Wilsona09d0ba2016-06-24 14:00:27 +0100549
550 /*
551 * Enable KMS by default, unless explicitly overriden by
552 * either the i915.modeset prarameter or by the
553 * vga_text_mode_force boot option.
554 */
555
556 if (i915.modeset == 0)
557 use_kms = false;
558
559 if (vgacon_text_force() && i915.modeset == -1)
560 use_kms = false;
561
562 if (!use_kms) {
563 /* Silently fail loading to not upset userspace. */
564 DRM_DEBUG_DRIVER("KMS disabled.\n");
565 return 0;
566 }
567
568 return pci_register_driver(&i915_pci_driver);
569}
570
571static void __exit i915_exit(void)
572{
573 if (!i915_pci_driver.driver.owner)
574 return;
575
576 pci_unregister_driver(&i915_pci_driver);
577}
578
579module_init(i915_init);
580module_exit(i915_exit);
581
582MODULE_AUTHOR("Tungsten Graphics, Inc.");
583MODULE_AUTHOR("Intel Corporation");
584
585MODULE_DESCRIPTION(DRIVER_DESC);
586MODULE_LICENSE("GPL and additional rights");