blob: d41280e869dee79e08e8f549ecc951c19d85223c [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
Christoph Hellwiga8695722017-05-21 13:26:45 +020057#define AMD_IOMMU_MAPPING_ERROR 0
58
Joerg Roedelb6c02712008-06-26 21:27:53 +020059#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
60
Joerg Roedel815b33f2011-04-06 17:26:49 +020061#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020062
Joerg Roedel307d5852016-07-05 11:54:04 +020063/* IO virtual address start page frame number */
64#define IOVA_START_PFN (1)
65#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
66#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
67
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Joerg Roedelb6c02712008-06-26 21:27:53 +020084static DEFINE_RWLOCK(amd_iommu_devtable_lock);
85
Joerg Roedel8fa5f802011-06-09 12:24:45 +020086/* List of all available dev_data structures */
87static LIST_HEAD(dev_data_list);
88static DEFINE_SPINLOCK(dev_data_list_lock);
89
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedelc5b5da92016-07-06 11:55:37 +020094#define FLUSH_QUEUE_SIZE 256
95
96struct flush_queue_entry {
97 unsigned long iova_pfn;
98 unsigned long pages;
99 struct dma_ops_domain *dma_dom;
100};
101
102struct flush_queue {
103 spinlock_t lock;
104 unsigned next;
105 struct flush_queue_entry *entries;
106};
107
Wei Yongjuna5604f22016-07-28 02:09:53 +0000108static DEFINE_PER_CPU(struct flush_queue, flush_queue);
Joerg Roedelc5b5da92016-07-06 11:55:37 +0200109
Joerg Roedelbb279472016-07-06 13:56:36 +0200110static atomic_t queue_timer_on;
111static struct timer_list queue_timer;
112
Joerg Roedel0feae532009-08-26 15:26:30 +0200113/*
114 * Domain for untranslated devices - only allocated
115 * if iommu=pt passed on kernel cmd line.
116 */
Joerg Roedelb0119e82017-02-01 13:23:08 +0100117const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100118
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100119static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100120int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100121
Bart Van Assche52997092017-01-20 13:04:01 -0800122static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200123
Joerg Roedel431b2a22008-07-11 17:14:22 +0200124/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200125 * This struct contains device specific data for the IOMMU
126 */
127struct iommu_dev_data {
128 struct list_head list; /* For domain->dev_list */
129 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200130 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200131 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200132 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200133 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200134 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200135 struct {
136 bool enabled;
137 int qdep;
138 } ats; /* ATS state */
139 bool pri_tlp; /* PASID TLB required for
140 PPR completions */
141 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500142 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel50917e22014-08-05 16:38:38 +0200143};
144
145/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200146 * general struct to manage commands send to an IOMMU
147 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200148struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200149 u32 data[4];
150};
151
Joerg Roedel05152a02012-06-15 16:53:51 +0200152struct kmem_cache *amd_iommu_irq_cache;
153
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200154static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200155static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100156static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700157
Joerg Roedel007b74b2015-12-21 12:53:54 +0100158/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100159 * Data container for a dma_ops specific protection domain
160 */
161struct dma_ops_domain {
162 /* generic protection domain information */
163 struct protection_domain domain;
164
Joerg Roedel307d5852016-07-05 11:54:04 +0200165 /* IOVA RB-Tree */
166 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100167};
168
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200169static struct iova_domain reserved_iova_ranges;
170static struct lock_class_key reserved_rbtree_key;
171
Joerg Roedel15898bb2009-11-24 15:39:42 +0100172/****************************************************************************
173 *
174 * Helper functions
175 *
176 ****************************************************************************/
177
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400178static inline int match_hid_uid(struct device *dev,
179 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100180{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400181 const char *hid, *uid;
182
183 hid = acpi_device_hid(ACPI_COMPANION(dev));
184 uid = acpi_device_uid(ACPI_COMPANION(dev));
185
186 if (!hid || !(*hid))
187 return -ENODEV;
188
189 if (!uid || !(*uid))
190 return strcmp(hid, entry->hid);
191
192 if (!(*entry->uid))
193 return strcmp(hid, entry->hid);
194
195 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100196}
197
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400198static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200199{
200 struct pci_dev *pdev = to_pci_dev(dev);
201
202 return PCI_DEVID(pdev->bus->number, pdev->devfn);
203}
204
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400205static inline int get_acpihid_device_id(struct device *dev,
206 struct acpihid_map_entry **entry)
207{
208 struct acpihid_map_entry *p;
209
210 list_for_each_entry(p, &acpihid_map, list) {
211 if (!match_hid_uid(dev, p)) {
212 if (entry)
213 *entry = p;
214 return p->devid;
215 }
216 }
217 return -EINVAL;
218}
219
220static inline int get_device_id(struct device *dev)
221{
222 int devid;
223
224 if (dev_is_pci(dev))
225 devid = get_pci_device_id(dev);
226 else
227 devid = get_acpihid_device_id(dev, NULL);
228
229 return devid;
230}
231
Joerg Roedel15898bb2009-11-24 15:39:42 +0100232static struct protection_domain *to_pdomain(struct iommu_domain *dom)
233{
234 return container_of(dom, struct protection_domain, domain);
235}
236
Joerg Roedelb3311b02016-07-08 13:31:31 +0200237static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
238{
239 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
240 return container_of(domain, struct dma_ops_domain, domain);
241}
242
Joerg Roedelf62dda62011-06-09 12:55:35 +0200243static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200244{
245 struct iommu_dev_data *dev_data;
246 unsigned long flags;
247
248 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
249 if (!dev_data)
250 return NULL;
251
Joerg Roedelf62dda62011-06-09 12:55:35 +0200252 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200253
254 spin_lock_irqsave(&dev_data_list_lock, flags);
255 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
256 spin_unlock_irqrestore(&dev_data_list_lock, flags);
257
258 return dev_data;
259}
260
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200261static struct iommu_dev_data *search_dev_data(u16 devid)
262{
263 struct iommu_dev_data *dev_data;
264 unsigned long flags;
265
266 spin_lock_irqsave(&dev_data_list_lock, flags);
267 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
268 if (dev_data->devid == devid)
269 goto out_unlock;
270 }
271
272 dev_data = NULL;
273
274out_unlock:
275 spin_unlock_irqrestore(&dev_data_list_lock, flags);
276
277 return dev_data;
278}
279
Joerg Roedele3156042016-04-08 15:12:24 +0200280static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
281{
282 *(u16 *)data = alias;
283 return 0;
284}
285
286static u16 get_alias(struct device *dev)
287{
288 struct pci_dev *pdev = to_pci_dev(dev);
289 u16 devid, ivrs_alias, pci_alias;
290
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200291 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200292 devid = get_device_id(dev);
293 ivrs_alias = amd_iommu_alias_table[devid];
294 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
295
296 if (ivrs_alias == pci_alias)
297 return ivrs_alias;
298
299 /*
300 * DMA alias showdown
301 *
302 * The IVRS is fairly reliable in telling us about aliases, but it
303 * can't know about every screwy device. If we don't have an IVRS
304 * reported alias, use the PCI reported alias. In that case we may
305 * still need to initialize the rlookup and dev_table entries if the
306 * alias is to a non-existent device.
307 */
308 if (ivrs_alias == devid) {
309 if (!amd_iommu_rlookup_table[pci_alias]) {
310 amd_iommu_rlookup_table[pci_alias] =
311 amd_iommu_rlookup_table[devid];
312 memcpy(amd_iommu_dev_table[pci_alias].data,
313 amd_iommu_dev_table[devid].data,
314 sizeof(amd_iommu_dev_table[pci_alias].data));
315 }
316
317 return pci_alias;
318 }
319
320 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
321 "for device %s[%04x:%04x], kernel reported alias "
322 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
323 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
324 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
325 PCI_FUNC(pci_alias));
326
327 /*
328 * If we don't have a PCI DMA alias and the IVRS alias is on the same
329 * bus, then the IVRS table may know about a quirk that we don't.
330 */
331 if (pci_alias == devid &&
332 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700333 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200334 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
335 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
336 dev_name(dev));
337 }
338
339 return ivrs_alias;
340}
341
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200342static struct iommu_dev_data *find_dev_data(u16 devid)
343{
344 struct iommu_dev_data *dev_data;
345
346 dev_data = search_dev_data(devid);
347
348 if (dev_data == NULL)
349 dev_data = alloc_dev_data(devid);
350
351 return dev_data;
352}
353
Joerg Roedel657cbb62009-11-23 15:26:46 +0100354static struct iommu_dev_data *get_dev_data(struct device *dev)
355{
356 return dev->archdata.iommu;
357}
358
Wan Zongshunb097d112016-04-01 09:06:04 -0400359/*
360* Find or create an IOMMU group for a acpihid device.
361*/
362static struct iommu_group *acpihid_device_group(struct device *dev)
363{
364 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300365 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400366
367 devid = get_acpihid_device_id(dev, &entry);
368 if (devid < 0)
369 return ERR_PTR(devid);
370
371 list_for_each_entry(p, &acpihid_map, list) {
372 if ((devid == p->devid) && p->group)
373 entry->group = p->group;
374 }
375
376 if (!entry->group)
377 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000378 else
379 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400380
381 return entry->group;
382}
383
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100384static bool pci_iommuv2_capable(struct pci_dev *pdev)
385{
386 static const int caps[] = {
387 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100388 PCI_EXT_CAP_ID_PRI,
389 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100390 };
391 int i, pos;
392
393 for (i = 0; i < 3; ++i) {
394 pos = pci_find_ext_capability(pdev, caps[i]);
395 if (pos == 0)
396 return false;
397 }
398
399 return true;
400}
401
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100402static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
403{
404 struct iommu_dev_data *dev_data;
405
406 dev_data = get_dev_data(&pdev->dev);
407
408 return dev_data->errata & (1 << erratum) ? true : false;
409}
410
Joerg Roedel71c70982009-11-24 16:43:06 +0100411/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100412 * This function checks if the driver got a valid device from the caller to
413 * avoid dereferencing invalid pointers.
414 */
415static bool check_device(struct device *dev)
416{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400417 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100418
419 if (!dev || !dev->dma_mask)
420 return false;
421
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100422 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200423 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400424 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100425
426 /* Out of our scope? */
427 if (devid > amd_iommu_last_bdf)
428 return false;
429
430 if (amd_iommu_rlookup_table[devid] == NULL)
431 return false;
432
433 return true;
434}
435
Alex Williamson25b11ce2014-09-19 10:03:13 -0600436static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600437{
Alex Williamson2851db22012-10-08 22:49:41 -0600438 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600439
Alex Williamson65d53522014-07-03 09:51:30 -0600440 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200441 if (IS_ERR(group))
442 return;
443
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200444 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600445}
446
447static int iommu_init_device(struct device *dev)
448{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600449 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100450 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400451 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600452
453 if (dev->archdata.iommu)
454 return 0;
455
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400456 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200457 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400458 return devid;
459
Joerg Roedel39ab9552017-02-01 16:56:46 +0100460 iommu = amd_iommu_rlookup_table[devid];
461
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400462 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600463 if (!dev_data)
464 return -ENOMEM;
465
Joerg Roedele3156042016-04-08 15:12:24 +0200466 dev_data->alias = get_alias(dev);
467
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400468 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100469 struct amd_iommu *iommu;
470
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400471 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100472 dev_data->iommu_v2 = iommu->is_iommu_v2;
473 }
474
Joerg Roedel657cbb62009-11-23 15:26:46 +0100475 dev->archdata.iommu = dev_data;
476
Joerg Roedele3d10af2017-02-01 17:23:22 +0100477 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600478
Joerg Roedel657cbb62009-11-23 15:26:46 +0100479 return 0;
480}
481
Joerg Roedel26018872011-06-06 16:50:14 +0200482static void iommu_ignore_device(struct device *dev)
483{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400484 u16 alias;
485 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200486
487 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200488 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400489 return;
490
Joerg Roedele3156042016-04-08 15:12:24 +0200491 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200492
493 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
494 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
495
496 amd_iommu_rlookup_table[devid] = NULL;
497 amd_iommu_rlookup_table[alias] = NULL;
498}
499
Joerg Roedel657cbb62009-11-23 15:26:46 +0100500static void iommu_uninit_device(struct device *dev)
501{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400502 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100503 struct amd_iommu *iommu;
504 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600505
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400506 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200507 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400508 return;
509
Joerg Roedel39ab9552017-02-01 16:56:46 +0100510 iommu = amd_iommu_rlookup_table[devid];
511
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400512 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600513 if (!dev_data)
514 return;
515
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100516 if (dev_data->domain)
517 detach_device(dev);
518
Joerg Roedele3d10af2017-02-01 17:23:22 +0100519 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600520
Alex Williamson9dcd6132012-05-30 14:19:07 -0600521 iommu_group_remove_device(dev);
522
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200523 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800524 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200525
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200526 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600527 * We keep dev_data around for unplugged devices and reuse it when the
528 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200529 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100530}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100531
Joerg Roedel431b2a22008-07-11 17:14:22 +0200532/****************************************************************************
533 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200534 * Interrupt handling functions
535 *
536 ****************************************************************************/
537
Joerg Roedele3e59872009-09-03 14:02:10 +0200538static void dump_dte_entry(u16 devid)
539{
540 int i;
541
Joerg Roedelee6c2862011-11-09 12:06:03 +0100542 for (i = 0; i < 4; ++i)
543 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200544 amd_iommu_dev_table[devid].data[i]);
545}
546
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200547static void dump_command(unsigned long phys_addr)
548{
549 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
550 int i;
551
552 for (i = 0; i < 4; ++i)
553 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
554}
555
Joerg Roedela345b232009-09-03 15:01:43 +0200556static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200557{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200558 int type, devid, domid, flags;
559 volatile u32 *event = __evt;
560 int count = 0;
561 u64 address;
562
563retry:
564 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
565 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
566 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
567 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
568 address = (u64)(((u64)event[3]) << 32) | event[2];
569
570 if (type == 0) {
571 /* Did we hit the erratum? */
572 if (++count == LOOP_TIMEOUT) {
573 pr_err("AMD-Vi: No event written to event log\n");
574 return;
575 }
576 udelay(1);
577 goto retry;
578 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200579
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200580 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200581
582 switch (type) {
583 case EVENT_TYPE_ILL_DEV:
584 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
585 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700586 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200587 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200588 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200589 break;
590 case EVENT_TYPE_IO_FAULT:
591 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
592 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700593 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200594 domid, address, flags);
595 break;
596 case EVENT_TYPE_DEV_TAB_ERR:
597 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
598 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700599 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600 address, flags);
601 break;
602 case EVENT_TYPE_PAGE_TAB_ERR:
603 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
604 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700605 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200606 domid, address, flags);
607 break;
608 case EVENT_TYPE_ILL_CMD:
609 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200610 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200611 break;
612 case EVENT_TYPE_CMD_HARD_ERR:
613 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
614 "flags=0x%04x]\n", address, flags);
615 break;
616 case EVENT_TYPE_IOTLB_INV_TO:
617 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
618 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700619 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200620 address);
621 break;
622 case EVENT_TYPE_INV_DEV_REQ:
623 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
624 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700625 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200626 address, flags);
627 break;
628 default:
629 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
630 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200631
632 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200633}
634
635static void iommu_poll_events(struct amd_iommu *iommu)
636{
637 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200638
639 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
640 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
641
642 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200643 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200644 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200645 }
646
647 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200648}
649
Joerg Roedeleee53532012-06-01 15:20:23 +0200650static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100651{
652 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100653
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100654 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
655 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
656 return;
657 }
658
659 fault.address = raw[1];
660 fault.pasid = PPR_PASID(raw[0]);
661 fault.device_id = PPR_DEVID(raw[0]);
662 fault.tag = PPR_TAG(raw[0]);
663 fault.flags = PPR_FLAGS(raw[0]);
664
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100665 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
666}
667
668static void iommu_poll_ppr_log(struct amd_iommu *iommu)
669{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100670 u32 head, tail;
671
672 if (iommu->ppr_log == NULL)
673 return;
674
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100675 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
676 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
677
678 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200679 volatile u64 *raw;
680 u64 entry[2];
681 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100682
Joerg Roedeleee53532012-06-01 15:20:23 +0200683 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100684
Joerg Roedeleee53532012-06-01 15:20:23 +0200685 /*
686 * Hardware bug: Interrupt may arrive before the entry is
687 * written to memory. If this happens we need to wait for the
688 * entry to arrive.
689 */
690 for (i = 0; i < LOOP_TIMEOUT; ++i) {
691 if (PPR_REQ_TYPE(raw[0]) != 0)
692 break;
693 udelay(1);
694 }
695
696 /* Avoid memcpy function-call overhead */
697 entry[0] = raw[0];
698 entry[1] = raw[1];
699
700 /*
701 * To detect the hardware bug we need to clear the entry
702 * back to zero.
703 */
704 raw[0] = raw[1] = 0UL;
705
706 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100707 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
708 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200709
Joerg Roedeleee53532012-06-01 15:20:23 +0200710 /* Handle PPR entry */
711 iommu_handle_ppr_entry(iommu, entry);
712
Joerg Roedeleee53532012-06-01 15:20:23 +0200713 /* Refresh ring-buffer information */
714 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100715 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
716 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100717}
718
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500719#ifdef CONFIG_IRQ_REMAP
720static int (*iommu_ga_log_notifier)(u32);
721
722int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
723{
724 iommu_ga_log_notifier = notifier;
725
726 return 0;
727}
728EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
729
730static void iommu_poll_ga_log(struct amd_iommu *iommu)
731{
732 u32 head, tail, cnt = 0;
733
734 if (iommu->ga_log == NULL)
735 return;
736
737 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
738 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
739
740 while (head != tail) {
741 volatile u64 *raw;
742 u64 log_entry;
743
744 raw = (u64 *)(iommu->ga_log + head);
745 cnt++;
746
747 /* Avoid memcpy function-call overhead */
748 log_entry = *raw;
749
750 /* Update head pointer of hardware ring-buffer */
751 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
752 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
753
754 /* Handle GA entry */
755 switch (GA_REQ_TYPE(log_entry)) {
756 case GA_GUEST_NR:
757 if (!iommu_ga_log_notifier)
758 break;
759
760 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
761 __func__, GA_DEVID(log_entry),
762 GA_TAG(log_entry));
763
764 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
765 pr_err("AMD-Vi: GA log notifier failed.\n");
766 break;
767 default:
768 break;
769 }
770 }
771}
772#endif /* CONFIG_IRQ_REMAP */
773
774#define AMD_IOMMU_INT_MASK \
775 (MMIO_STATUS_EVT_INT_MASK | \
776 MMIO_STATUS_PPR_INT_MASK | \
777 MMIO_STATUS_GALOG_INT_MASK)
778
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200779irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200780{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500781 struct amd_iommu *iommu = (struct amd_iommu *) data;
782 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200783
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500784 while (status & AMD_IOMMU_INT_MASK) {
785 /* Enable EVT and PPR and GA interrupts again */
786 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500787 iommu->mmio_base + MMIO_STATUS_OFFSET);
788
789 if (status & MMIO_STATUS_EVT_INT_MASK) {
790 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
791 iommu_poll_events(iommu);
792 }
793
794 if (status & MMIO_STATUS_PPR_INT_MASK) {
795 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
796 iommu_poll_ppr_log(iommu);
797 }
798
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500799#ifdef CONFIG_IRQ_REMAP
800 if (status & MMIO_STATUS_GALOG_INT_MASK) {
801 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
802 iommu_poll_ga_log(iommu);
803 }
804#endif
805
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500806 /*
807 * Hardware bug: ERBT1312
808 * When re-enabling interrupt (by writing 1
809 * to clear the bit), the hardware might also try to set
810 * the interrupt bit in the event status register.
811 * In this scenario, the bit will be set, and disable
812 * subsequent interrupts.
813 *
814 * Workaround: The IOMMU driver should read back the
815 * status register and check if the interrupt bits are cleared.
816 * If not, driver will need to go through the interrupt handler
817 * again and re-clear the bits
818 */
819 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100820 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200821 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200822}
823
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200824irqreturn_t amd_iommu_int_handler(int irq, void *data)
825{
826 return IRQ_WAKE_THREAD;
827}
828
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200829/****************************************************************************
830 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200831 * IOMMU command queuing functions
832 *
833 ****************************************************************************/
834
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200835static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200836{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200837 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200838
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200839 while (*sem == 0 && i < LOOP_TIMEOUT) {
840 udelay(1);
841 i += 1;
842 }
843
844 if (i == LOOP_TIMEOUT) {
845 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
846 return -EIO;
847 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200848
849 return 0;
850}
851
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200852static void copy_cmd_to_buffer(struct amd_iommu *iommu,
853 struct iommu_cmd *cmd,
854 u32 tail)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200855{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200856 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200857
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200858 target = iommu->cmd_buf + tail;
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200859 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200860
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200861 /* Copy command to buffer */
862 memcpy(target, cmd, sizeof(*cmd));
863
864 /* Tell the IOMMU about it */
865 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
866}
867
Joerg Roedel815b33f2011-04-06 17:26:49 +0200868static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200869{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200870 WARN_ON(address & 0x7ULL);
871
Joerg Roedelded46732011-04-06 10:53:48 +0200872 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200873 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
874 cmd->data[1] = upper_32_bits(__pa(address));
875 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200876 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
877}
878
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200879static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
880{
881 memset(cmd, 0, sizeof(*cmd));
882 cmd->data[0] = devid;
883 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
884}
885
Joerg Roedel11b64022011-04-06 11:49:28 +0200886static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
887 size_t size, u16 domid, int pde)
888{
889 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100890 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200891
892 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100893 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200894
895 if (pages > 1) {
896 /*
897 * If we have to flush more than one page, flush all
898 * TLB entries for this domain
899 */
900 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100901 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200902 }
903
904 address &= PAGE_MASK;
905
906 memset(cmd, 0, sizeof(*cmd));
907 cmd->data[1] |= domid;
908 cmd->data[2] = lower_32_bits(address);
909 cmd->data[3] = upper_32_bits(address);
910 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
911 if (s) /* size bit - we flush more than one 4kb page */
912 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200913 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200914 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
915}
916
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200917static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
918 u64 address, size_t size)
919{
920 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100921 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200922
923 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100924 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200925
926 if (pages > 1) {
927 /*
928 * If we have to flush more than one page, flush all
929 * TLB entries for this domain
930 */
931 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100932 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200933 }
934
935 address &= PAGE_MASK;
936
937 memset(cmd, 0, sizeof(*cmd));
938 cmd->data[0] = devid;
939 cmd->data[0] |= (qdep & 0xff) << 24;
940 cmd->data[1] = devid;
941 cmd->data[2] = lower_32_bits(address);
942 cmd->data[3] = upper_32_bits(address);
943 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
944 if (s)
945 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
946}
947
Joerg Roedel22e266c2011-11-21 15:59:08 +0100948static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
949 u64 address, bool size)
950{
951 memset(cmd, 0, sizeof(*cmd));
952
953 address &= ~(0xfffULL);
954
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600955 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100956 cmd->data[1] = domid;
957 cmd->data[2] = lower_32_bits(address);
958 cmd->data[3] = upper_32_bits(address);
959 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
960 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
961 if (size)
962 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
963 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
964}
965
966static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
967 int qdep, u64 address, bool size)
968{
969 memset(cmd, 0, sizeof(*cmd));
970
971 address &= ~(0xfffULL);
972
973 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600974 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100975 cmd->data[0] |= (qdep & 0xff) << 24;
976 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600977 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100978 cmd->data[2] = lower_32_bits(address);
979 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
980 cmd->data[3] = upper_32_bits(address);
981 if (size)
982 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
983 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
984}
985
Joerg Roedelc99afa22011-11-21 18:19:25 +0100986static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
987 int status, int tag, bool gn)
988{
989 memset(cmd, 0, sizeof(*cmd));
990
991 cmd->data[0] = devid;
992 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600993 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100994 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
995 }
996 cmd->data[3] = tag & 0x1ff;
997 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
998
999 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1000}
1001
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001002static void build_inv_all(struct iommu_cmd *cmd)
1003{
1004 memset(cmd, 0, sizeof(*cmd));
1005 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001006}
1007
Joerg Roedel7ef27982012-06-21 16:46:04 +02001008static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1009{
1010 memset(cmd, 0, sizeof(*cmd));
1011 cmd->data[0] = devid;
1012 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1013}
1014
Joerg Roedel431b2a22008-07-11 17:14:22 +02001015/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001016 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001017 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001018 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001019static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1020 struct iommu_cmd *cmd,
1021 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001022{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001023 u32 left, tail, head, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001024
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001025again:
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001026
1027 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1028 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +02001029 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1030 left = (head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031
Huang Rui432abf62016-12-12 07:28:26 -05001032 if (left <= 0x20) {
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001033 struct iommu_cmd sync_cmd;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001034 int ret;
1035
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001036 iommu->cmd_sem = 0;
1037
1038 build_completion_wait(&sync_cmd, (u64)&iommu->cmd_sem);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001039 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
1040
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001041 if ((ret = wait_on_sem(&iommu->cmd_sem)) != 0)
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001042 return ret;
1043
1044 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001045 }
1046
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001047 copy_cmd_to_buffer(iommu, cmd, tail);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001048
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001049 /* We need to sync now to make sure all commands are processed */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001050 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001051
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001052 return 0;
1053}
1054
1055static int iommu_queue_command_sync(struct amd_iommu *iommu,
1056 struct iommu_cmd *cmd,
1057 bool sync)
1058{
1059 unsigned long flags;
1060 int ret;
1061
1062 spin_lock_irqsave(&iommu->lock, flags);
1063 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001064 spin_unlock_irqrestore(&iommu->lock, flags);
1065
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001066 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001067}
1068
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001069static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1070{
1071 return iommu_queue_command_sync(iommu, cmd, true);
1072}
1073
Joerg Roedel8d201962008-12-02 20:34:41 +01001074/*
1075 * This function queues a completion wait command into the command
1076 * buffer of an IOMMU
1077 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001078static int iommu_completion_wait(struct amd_iommu *iommu)
1079{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001080 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001081 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001082 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001083
1084 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001085 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001086
Joerg Roedel8d201962008-12-02 20:34:41 +01001087
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001088 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1089
1090 spin_lock_irqsave(&iommu->lock, flags);
1091
1092 iommu->cmd_sem = 0;
1093
1094 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001095 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001096 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001097
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001098 ret = wait_on_sem(&iommu->cmd_sem);
1099
1100out_unlock:
1101 spin_unlock_irqrestore(&iommu->lock, flags);
1102
1103 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001104}
1105
Joerg Roedeld8c13082011-04-06 18:51:26 +02001106static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001107{
1108 struct iommu_cmd cmd;
1109
Joerg Roedeld8c13082011-04-06 18:51:26 +02001110 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001111
Joerg Roedeld8c13082011-04-06 18:51:26 +02001112 return iommu_queue_command(iommu, &cmd);
1113}
1114
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001115static void iommu_flush_dte_all(struct amd_iommu *iommu)
1116{
1117 u32 devid;
1118
1119 for (devid = 0; devid <= 0xffff; ++devid)
1120 iommu_flush_dte(iommu, devid);
1121
1122 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001123}
1124
1125/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001126 * This function uses heavy locking and may disable irqs for some time. But
1127 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001128 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001129static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001130{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001131 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001132
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001133 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1134 struct iommu_cmd cmd;
1135 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1136 dom_id, 1);
1137 iommu_queue_command(iommu, &cmd);
1138 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001139
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001140 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001141}
1142
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001143static void iommu_flush_all(struct amd_iommu *iommu)
1144{
1145 struct iommu_cmd cmd;
1146
1147 build_inv_all(&cmd);
1148
1149 iommu_queue_command(iommu, &cmd);
1150 iommu_completion_wait(iommu);
1151}
1152
Joerg Roedel7ef27982012-06-21 16:46:04 +02001153static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1154{
1155 struct iommu_cmd cmd;
1156
1157 build_inv_irt(&cmd, devid);
1158
1159 iommu_queue_command(iommu, &cmd);
1160}
1161
1162static void iommu_flush_irt_all(struct amd_iommu *iommu)
1163{
1164 u32 devid;
1165
1166 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1167 iommu_flush_irt(iommu, devid);
1168
1169 iommu_completion_wait(iommu);
1170}
1171
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001172void iommu_flush_all_caches(struct amd_iommu *iommu)
1173{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001174 if (iommu_feature(iommu, FEATURE_IA)) {
1175 iommu_flush_all(iommu);
1176 } else {
1177 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001178 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001179 iommu_flush_tlb_all(iommu);
1180 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001181}
1182
Joerg Roedel431b2a22008-07-11 17:14:22 +02001183/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001184 * Command send function for flushing on-device TLB
1185 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001186static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1187 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001188{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001189 struct amd_iommu *iommu;
1190 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001191 int qdep;
1192
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001193 qdep = dev_data->ats.qdep;
1194 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001195
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001196 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001197
1198 return iommu_queue_command(iommu, &cmd);
1199}
1200
1201/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001202 * Command send function for invalidating a device table entry
1203 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001204static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001205{
1206 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001207 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001208 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001209
Joerg Roedel6c542042011-06-09 17:07:31 +02001210 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001211 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001212
Joerg Roedelf62dda62011-06-09 12:55:35 +02001213 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001214 if (!ret && alias != dev_data->devid)
1215 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001216 if (ret)
1217 return ret;
1218
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001219 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001220 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001221
1222 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001223}
1224
Joerg Roedel431b2a22008-07-11 17:14:22 +02001225/*
1226 * TLB invalidation function which is called from the mapping functions.
1227 * It invalidates a single PTE if the range to flush is within a single
1228 * page. Otherwise it flushes the whole TLB of the IOMMU.
1229 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001230static void __domain_flush_pages(struct protection_domain *domain,
1231 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001232{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001233 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001234 struct iommu_cmd cmd;
1235 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001236
Joerg Roedel11b64022011-04-06 11:49:28 +02001237 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001238
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001239 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001240 if (!domain->dev_iommu[i])
1241 continue;
1242
1243 /*
1244 * Devices of this domain are behind this IOMMU
1245 * We need a TLB flush
1246 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001247 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001248 }
1249
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001250 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001251
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001252 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001253 continue;
1254
Joerg Roedel6c542042011-06-09 17:07:31 +02001255 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001256 }
1257
Joerg Roedel11b64022011-04-06 11:49:28 +02001258 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001259}
1260
Joerg Roedel17b124b2011-04-06 18:01:35 +02001261static void domain_flush_pages(struct protection_domain *domain,
1262 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001263{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001264 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001265}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001266
Joerg Roedel1c655772008-09-04 18:40:05 +02001267/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001268static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001269{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001270 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001271}
1272
Chris Wright42a49f92009-06-15 15:42:00 +02001273/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001274static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001275{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001276 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1277}
1278
1279static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001280{
1281 int i;
1282
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001283 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001284 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001285 continue;
1286
1287 /*
1288 * Devices of this domain are behind this IOMMU
1289 * We need to wait for completion of all commands.
1290 */
1291 iommu_completion_wait(amd_iommus[i]);
1292 }
1293}
1294
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001295
Joerg Roedel43f49602008-12-02 21:01:12 +01001296/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001297 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001298 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001299static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001300{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001301 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001302
1303 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001304 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001305}
1306
Joerg Roedel431b2a22008-07-11 17:14:22 +02001307/****************************************************************************
1308 *
1309 * The functions below are used the create the page table mappings for
1310 * unity mapped regions.
1311 *
1312 ****************************************************************************/
1313
1314/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001315 * This function is used to add another level to an IO page table. Adding
1316 * another level increases the size of the address space by 9 bits to a size up
1317 * to 64 bits.
1318 */
1319static bool increase_address_space(struct protection_domain *domain,
1320 gfp_t gfp)
1321{
1322 u64 *pte;
1323
1324 if (domain->mode == PAGE_MODE_6_LEVEL)
1325 /* address space already 64 bit large */
1326 return false;
1327
1328 pte = (void *)get_zeroed_page(gfp);
1329 if (!pte)
1330 return false;
1331
1332 *pte = PM_LEVEL_PDE(domain->mode,
1333 virt_to_phys(domain->pt_root));
1334 domain->pt_root = pte;
1335 domain->mode += 1;
1336 domain->updated = true;
1337
1338 return true;
1339}
1340
1341static u64 *alloc_pte(struct protection_domain *domain,
1342 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001343 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001344 u64 **pte_page,
1345 gfp_t gfp)
1346{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001347 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001348 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001349
1350 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001351
1352 while (address > PM_LEVEL_SIZE(domain->mode))
1353 increase_address_space(domain, gfp);
1354
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001355 level = domain->mode - 1;
1356 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1357 address = PAGE_SIZE_ALIGN(address, page_size);
1358 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001359
1360 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001361 u64 __pte, __npte;
1362
1363 __pte = *pte;
1364
1365 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001366 page = (u64 *)get_zeroed_page(gfp);
1367 if (!page)
1368 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001369
1370 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1371
Baoquan He134414f2016-09-15 16:50:50 +08001372 /* pte could have been changed somewhere. */
1373 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001374 free_page((unsigned long)page);
1375 continue;
1376 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001377 }
1378
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001379 /* No level skipping support yet */
1380 if (PM_PTE_LEVEL(*pte) != level)
1381 return NULL;
1382
Joerg Roedel308973d2009-11-24 17:43:32 +01001383 level -= 1;
1384
1385 pte = IOMMU_PTE_PAGE(*pte);
1386
1387 if (pte_page && level == end_lvl)
1388 *pte_page = pte;
1389
1390 pte = &pte[PM_LEVEL_INDEX(level, address)];
1391 }
1392
1393 return pte;
1394}
1395
1396/*
1397 * This function checks if there is a PTE for a given dma address. If
1398 * there is one, it returns the pointer to it.
1399 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001400static u64 *fetch_pte(struct protection_domain *domain,
1401 unsigned long address,
1402 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001403{
1404 int level;
1405 u64 *pte;
1406
Joerg Roedel24cd7722010-01-19 17:27:39 +01001407 if (address > PM_LEVEL_SIZE(domain->mode))
1408 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001409
Joerg Roedel3039ca12015-04-01 14:58:48 +02001410 level = domain->mode - 1;
1411 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1412 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001413
1414 while (level > 0) {
1415
1416 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001417 if (!IOMMU_PTE_PRESENT(*pte))
1418 return NULL;
1419
Joerg Roedel24cd7722010-01-19 17:27:39 +01001420 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001421 if (PM_PTE_LEVEL(*pte) == 7 ||
1422 PM_PTE_LEVEL(*pte) == 0)
1423 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001424
1425 /* No level skipping support yet */
1426 if (PM_PTE_LEVEL(*pte) != level)
1427 return NULL;
1428
Joerg Roedel308973d2009-11-24 17:43:32 +01001429 level -= 1;
1430
Joerg Roedel24cd7722010-01-19 17:27:39 +01001431 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001432 pte = IOMMU_PTE_PAGE(*pte);
1433 pte = &pte[PM_LEVEL_INDEX(level, address)];
1434 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1435 }
1436
1437 if (PM_PTE_LEVEL(*pte) == 0x07) {
1438 unsigned long pte_mask;
1439
1440 /*
1441 * If we have a series of large PTEs, make
1442 * sure to return a pointer to the first one.
1443 */
1444 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1445 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1446 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001447 }
1448
1449 return pte;
1450}
1451
1452/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001453 * Generic mapping functions. It maps a physical address into a DMA
1454 * address space. It allocates the page table pages if necessary.
1455 * In the future it can be extended to a generic mapping function
1456 * supporting all features of AMD IOMMU page tables like level skipping
1457 * and full 64 bit address spaces.
1458 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001459static int iommu_map_page(struct protection_domain *dom,
1460 unsigned long bus_addr,
1461 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001462 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001463 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001464 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001465{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001466 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001467 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001468
Joerg Roedeld4b03662015-04-01 14:58:52 +02001469 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1470 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1471
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001472 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001473 return -EINVAL;
1474
Joerg Roedeld4b03662015-04-01 14:58:52 +02001475 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001476 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001477
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001478 if (!pte)
1479 return -ENOMEM;
1480
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001481 for (i = 0; i < count; ++i)
1482 if (IOMMU_PTE_PRESENT(pte[i]))
1483 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001484
Joerg Roedeld4b03662015-04-01 14:58:52 +02001485 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001486 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1487 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1488 } else
1489 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1490
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001491 if (prot & IOMMU_PROT_IR)
1492 __pte |= IOMMU_PTE_IR;
1493 if (prot & IOMMU_PROT_IW)
1494 __pte |= IOMMU_PTE_IW;
1495
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001496 for (i = 0; i < count; ++i)
1497 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001498
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001499 update_domain(dom);
1500
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001501 return 0;
1502}
1503
Joerg Roedel24cd7722010-01-19 17:27:39 +01001504static unsigned long iommu_unmap_page(struct protection_domain *dom,
1505 unsigned long bus_addr,
1506 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001507{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001508 unsigned long long unmapped;
1509 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001510 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001511
Joerg Roedel24cd7722010-01-19 17:27:39 +01001512 BUG_ON(!is_power_of_2(page_size));
1513
1514 unmapped = 0;
1515
1516 while (unmapped < page_size) {
1517
Joerg Roedel71b390e2015-04-01 14:58:49 +02001518 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001519
Joerg Roedel71b390e2015-04-01 14:58:49 +02001520 if (pte) {
1521 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001522
Joerg Roedel71b390e2015-04-01 14:58:49 +02001523 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001524 for (i = 0; i < count; i++)
1525 pte[i] = 0ULL;
1526 }
1527
1528 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1529 unmapped += unmap_size;
1530 }
1531
Alex Williamson60d0ca32013-06-21 14:33:19 -06001532 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001533
1534 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001535}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001536
Joerg Roedel431b2a22008-07-11 17:14:22 +02001537/****************************************************************************
1538 *
1539 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001540 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001541 *
1542 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001543
Joerg Roedel9cabe892009-05-18 16:38:55 +02001544
Joerg Roedel256e4622016-07-05 14:23:01 +02001545static unsigned long dma_ops_alloc_iova(struct device *dev,
1546 struct dma_ops_domain *dma_dom,
1547 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001548{
Joerg Roedel256e4622016-07-05 14:23:01 +02001549 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001550
Joerg Roedel256e4622016-07-05 14:23:01 +02001551 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001552
Joerg Roedel256e4622016-07-05 14:23:01 +02001553 if (dma_mask > DMA_BIT_MASK(32))
1554 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1555 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001556
Joerg Roedel256e4622016-07-05 14:23:01 +02001557 if (!pfn)
1558 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001559
Joerg Roedel256e4622016-07-05 14:23:01 +02001560 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001561}
1562
Joerg Roedel256e4622016-07-05 14:23:01 +02001563static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1564 unsigned long address,
1565 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001566{
Joerg Roedel256e4622016-07-05 14:23:01 +02001567 pages = __roundup_pow_of_two(pages);
1568 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001569
Joerg Roedel256e4622016-07-05 14:23:01 +02001570 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001571}
1572
Joerg Roedel431b2a22008-07-11 17:14:22 +02001573/****************************************************************************
1574 *
1575 * The next functions belong to the domain allocation. A domain is
1576 * allocated for every IOMMU as the default domain. If device isolation
1577 * is enabled, every device get its own domain. The most important thing
1578 * about domains is the page table mapping the DMA address space they
1579 * contain.
1580 *
1581 ****************************************************************************/
1582
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001583/*
1584 * This function adds a protection domain to the global protection domain list
1585 */
1586static void add_domain_to_list(struct protection_domain *domain)
1587{
1588 unsigned long flags;
1589
1590 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1591 list_add(&domain->list, &amd_iommu_pd_list);
1592 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1593}
1594
1595/*
1596 * This function removes a protection domain to the global
1597 * protection domain list
1598 */
1599static void del_domain_from_list(struct protection_domain *domain)
1600{
1601 unsigned long flags;
1602
1603 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1604 list_del(&domain->list);
1605 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1606}
1607
Joerg Roedelec487d12008-06-26 21:27:58 +02001608static u16 domain_id_alloc(void)
1609{
1610 unsigned long flags;
1611 int id;
1612
1613 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1614 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1615 BUG_ON(id == 0);
1616 if (id > 0 && id < MAX_DOMAIN_ID)
1617 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1618 else
1619 id = 0;
1620 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1621
1622 return id;
1623}
1624
Joerg Roedela2acfb72008-12-02 18:28:53 +01001625static void domain_id_free(int id)
1626{
1627 unsigned long flags;
1628
1629 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1630 if (id > 0 && id < MAX_DOMAIN_ID)
1631 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1632 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1633}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001634
Joerg Roedel5c34c402013-06-20 20:22:58 +02001635#define DEFINE_FREE_PT_FN(LVL, FN) \
1636static void free_pt_##LVL (unsigned long __pt) \
1637{ \
1638 unsigned long p; \
1639 u64 *pt; \
1640 int i; \
1641 \
1642 pt = (u64 *)__pt; \
1643 \
1644 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001645 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001646 if (!IOMMU_PTE_PRESENT(pt[i])) \
1647 continue; \
1648 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001649 /* Large PTE? */ \
1650 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1651 PM_PTE_LEVEL(pt[i]) == 7) \
1652 continue; \
1653 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001654 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1655 FN(p); \
1656 } \
1657 free_page((unsigned long)pt); \
1658}
1659
1660DEFINE_FREE_PT_FN(l2, free_page)
1661DEFINE_FREE_PT_FN(l3, free_pt_l2)
1662DEFINE_FREE_PT_FN(l4, free_pt_l3)
1663DEFINE_FREE_PT_FN(l5, free_pt_l4)
1664DEFINE_FREE_PT_FN(l6, free_pt_l5)
1665
Joerg Roedel86db2e52008-12-02 18:20:21 +01001666static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001667{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001668 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001669
Joerg Roedel5c34c402013-06-20 20:22:58 +02001670 switch (domain->mode) {
1671 case PAGE_MODE_NONE:
1672 break;
1673 case PAGE_MODE_1_LEVEL:
1674 free_page(root);
1675 break;
1676 case PAGE_MODE_2_LEVEL:
1677 free_pt_l2(root);
1678 break;
1679 case PAGE_MODE_3_LEVEL:
1680 free_pt_l3(root);
1681 break;
1682 case PAGE_MODE_4_LEVEL:
1683 free_pt_l4(root);
1684 break;
1685 case PAGE_MODE_5_LEVEL:
1686 free_pt_l5(root);
1687 break;
1688 case PAGE_MODE_6_LEVEL:
1689 free_pt_l6(root);
1690 break;
1691 default:
1692 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001693 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001694}
1695
Joerg Roedelb16137b2011-11-21 16:50:23 +01001696static void free_gcr3_tbl_level1(u64 *tbl)
1697{
1698 u64 *ptr;
1699 int i;
1700
1701 for (i = 0; i < 512; ++i) {
1702 if (!(tbl[i] & GCR3_VALID))
1703 continue;
1704
1705 ptr = __va(tbl[i] & PAGE_MASK);
1706
1707 free_page((unsigned long)ptr);
1708 }
1709}
1710
1711static void free_gcr3_tbl_level2(u64 *tbl)
1712{
1713 u64 *ptr;
1714 int i;
1715
1716 for (i = 0; i < 512; ++i) {
1717 if (!(tbl[i] & GCR3_VALID))
1718 continue;
1719
1720 ptr = __va(tbl[i] & PAGE_MASK);
1721
1722 free_gcr3_tbl_level1(ptr);
1723 }
1724}
1725
Joerg Roedel52815b72011-11-17 17:24:28 +01001726static void free_gcr3_table(struct protection_domain *domain)
1727{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001728 if (domain->glx == 2)
1729 free_gcr3_tbl_level2(domain->gcr3_tbl);
1730 else if (domain->glx == 1)
1731 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001732 else
1733 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001734
Joerg Roedel52815b72011-11-17 17:24:28 +01001735 free_page((unsigned long)domain->gcr3_tbl);
1736}
1737
Joerg Roedel431b2a22008-07-11 17:14:22 +02001738/*
1739 * Free a domain, only used if something went wrong in the
1740 * allocation path and we need to free an already allocated page table
1741 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001742static void dma_ops_domain_free(struct dma_ops_domain *dom)
1743{
1744 if (!dom)
1745 return;
1746
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001747 del_domain_from_list(&dom->domain);
1748
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001749 put_iova_domain(&dom->iovad);
1750
Joerg Roedel86db2e52008-12-02 18:20:21 +01001751 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001752
Baoquan Hec3db9012016-09-15 16:50:52 +08001753 if (dom->domain.id)
1754 domain_id_free(dom->domain.id);
1755
Joerg Roedelec487d12008-06-26 21:27:58 +02001756 kfree(dom);
1757}
1758
Joerg Roedel431b2a22008-07-11 17:14:22 +02001759/*
1760 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001761 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001762 * structures required for the dma_ops interface
1763 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001764static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001765{
1766 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001767
1768 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1769 if (!dma_dom)
1770 return NULL;
1771
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001772 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001773 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001774
Joerg Roedelffec2192016-07-26 15:31:23 +02001775 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001776 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001777 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001778 if (!dma_dom->domain.pt_root)
1779 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001780
Joerg Roedel307d5852016-07-05 11:54:04 +02001781 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1782 IOVA_START_PFN, DMA_32BIT_PFN);
1783
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001784 /* Initialize reserved ranges */
1785 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1786
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001787 add_domain_to_list(&dma_dom->domain);
1788
Joerg Roedelec487d12008-06-26 21:27:58 +02001789 return dma_dom;
1790
1791free_dma_dom:
1792 dma_ops_domain_free(dma_dom);
1793
1794 return NULL;
1795}
1796
Joerg Roedel431b2a22008-07-11 17:14:22 +02001797/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001798 * little helper function to check whether a given protection domain is a
1799 * dma_ops domain
1800 */
1801static bool dma_ops_domain(struct protection_domain *domain)
1802{
1803 return domain->flags & PD_DMA_OPS_MASK;
1804}
1805
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001806static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001807{
Joerg Roedel132bd682011-11-17 14:18:46 +01001808 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001809 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001810
Joerg Roedel132bd682011-11-17 14:18:46 +01001811 if (domain->mode != PAGE_MODE_NONE)
1812 pte_root = virt_to_phys(domain->pt_root);
1813
Joerg Roedel38ddf412008-09-11 10:38:32 +02001814 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1815 << DEV_ENTRY_MODE_SHIFT;
1816 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001817
Joerg Roedelee6c2862011-11-09 12:06:03 +01001818 flags = amd_iommu_dev_table[devid].data[1];
1819
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001820 if (ats)
1821 flags |= DTE_FLAG_IOTLB;
1822
Joerg Roedel52815b72011-11-17 17:24:28 +01001823 if (domain->flags & PD_IOMMUV2_MASK) {
1824 u64 gcr3 = __pa(domain->gcr3_tbl);
1825 u64 glx = domain->glx;
1826 u64 tmp;
1827
1828 pte_root |= DTE_FLAG_GV;
1829 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1830
1831 /* First mask out possible old values for GCR3 table */
1832 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1833 flags &= ~tmp;
1834
1835 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1836 flags &= ~tmp;
1837
1838 /* Encode GCR3 table into DTE */
1839 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1840 pte_root |= tmp;
1841
1842 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1843 flags |= tmp;
1844
1845 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1846 flags |= tmp;
1847 }
1848
Joerg Roedelee6c2862011-11-09 12:06:03 +01001849 flags &= ~(0xffffUL);
1850 flags |= domain->id;
1851
1852 amd_iommu_dev_table[devid].data[1] = flags;
1853 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001854}
1855
Joerg Roedel15898bb2009-11-24 15:39:42 +01001856static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001857{
Joerg Roedel355bf552008-12-08 12:02:41 +01001858 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001859 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1860 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001861
Joerg Roedelc5cca142009-10-09 18:31:20 +02001862 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001863}
1864
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001865static void do_attach(struct iommu_dev_data *dev_data,
1866 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001867{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001868 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001869 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001870 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001871
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001872 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001873 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001874 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001875
1876 /* Update data structures */
1877 dev_data->domain = domain;
1878 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001879
1880 /* Do reference counting */
1881 domain->dev_iommu[iommu->index] += 1;
1882 domain->dev_cnt += 1;
1883
Joerg Roedele25bfb52015-10-20 17:33:38 +02001884 /* Update device table */
1885 set_dte_entry(dev_data->devid, domain, ats);
1886 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08001887 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001888
Joerg Roedel6c542042011-06-09 17:07:31 +02001889 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001890}
1891
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001892static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001893{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001894 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001895 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001896
Joerg Roedel5adad992015-10-09 16:23:33 +02001897 /*
1898 * First check if the device is still attached. It might already
1899 * be detached from its domain because the generic
1900 * iommu_detach_group code detached it and we try again here in
1901 * our alias handling.
1902 */
1903 if (!dev_data->domain)
1904 return;
1905
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001906 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001907 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001908
Joerg Roedelc4596112009-11-20 14:57:32 +01001909 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001910 dev_data->domain->dev_iommu[iommu->index] -= 1;
1911 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001912
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001913 /* Update data structures */
1914 dev_data->domain = NULL;
1915 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001916 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001917 if (alias != dev_data->devid)
1918 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001919
1920 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001921 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001922}
1923
1924/*
1925 * If a device is not yet associated with a domain, this function does
1926 * assigns it visible for the hardware
1927 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001928static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001929 struct protection_domain *domain)
1930{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001931 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001932
Joerg Roedel272e4f92015-10-20 17:33:37 +02001933 /*
1934 * Must be called with IRQs disabled. Warn here to detect early
1935 * when its not.
1936 */
1937 WARN_ON(!irqs_disabled());
1938
Joerg Roedel15898bb2009-11-24 15:39:42 +01001939 /* lock domain */
1940 spin_lock(&domain->lock);
1941
Joerg Roedel397111a2014-08-05 17:31:51 +02001942 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001943 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001944 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001945
Joerg Roedel397111a2014-08-05 17:31:51 +02001946 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001947 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001948
Julia Lawall84fe6c12010-05-27 12:31:51 +02001949 ret = 0;
1950
1951out_unlock:
1952
Joerg Roedel355bf552008-12-08 12:02:41 +01001953 /* ready */
1954 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001955
Julia Lawall84fe6c12010-05-27 12:31:51 +02001956 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001957}
1958
Joerg Roedel52815b72011-11-17 17:24:28 +01001959
1960static void pdev_iommuv2_disable(struct pci_dev *pdev)
1961{
1962 pci_disable_ats(pdev);
1963 pci_disable_pri(pdev);
1964 pci_disable_pasid(pdev);
1965}
1966
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001967/* FIXME: Change generic reset-function to do the same */
1968static int pri_reset_while_enabled(struct pci_dev *pdev)
1969{
1970 u16 control;
1971 int pos;
1972
Joerg Roedel46277b72011-12-07 14:34:02 +01001973 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001974 if (!pos)
1975 return -EINVAL;
1976
Joerg Roedel46277b72011-12-07 14:34:02 +01001977 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1978 control |= PCI_PRI_CTRL_RESET;
1979 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001980
1981 return 0;
1982}
1983
Joerg Roedel52815b72011-11-17 17:24:28 +01001984static int pdev_iommuv2_enable(struct pci_dev *pdev)
1985{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001986 bool reset_enable;
1987 int reqs, ret;
1988
1989 /* FIXME: Hardcode number of outstanding requests for now */
1990 reqs = 32;
1991 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
1992 reqs = 1;
1993 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01001994
1995 /* Only allow access to user-accessible pages */
1996 ret = pci_enable_pasid(pdev, 0);
1997 if (ret)
1998 goto out_err;
1999
2000 /* First reset the PRI state of the device */
2001 ret = pci_reset_pri(pdev);
2002 if (ret)
2003 goto out_err;
2004
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002005 /* Enable PRI */
2006 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002007 if (ret)
2008 goto out_err;
2009
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002010 if (reset_enable) {
2011 ret = pri_reset_while_enabled(pdev);
2012 if (ret)
2013 goto out_err;
2014 }
2015
Joerg Roedel52815b72011-11-17 17:24:28 +01002016 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2017 if (ret)
2018 goto out_err;
2019
2020 return 0;
2021
2022out_err:
2023 pci_disable_pri(pdev);
2024 pci_disable_pasid(pdev);
2025
2026 return ret;
2027}
2028
Joerg Roedelc99afa22011-11-21 18:19:25 +01002029/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002030#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002031
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002032static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002033{
Joerg Roedela3b93122012-04-12 12:49:26 +02002034 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002035 int pos;
2036
Joerg Roedel46277b72011-12-07 14:34:02 +01002037 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002038 if (!pos)
2039 return false;
2040
Joerg Roedela3b93122012-04-12 12:49:26 +02002041 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002042
Joerg Roedela3b93122012-04-12 12:49:26 +02002043 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002044}
2045
Joerg Roedel15898bb2009-11-24 15:39:42 +01002046/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002047 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002048 * assigns it visible for the hardware
2049 */
2050static int attach_device(struct device *dev,
2051 struct protection_domain *domain)
2052{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002053 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002054 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002055 unsigned long flags;
2056 int ret;
2057
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002058 dev_data = get_dev_data(dev);
2059
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002060 if (!dev_is_pci(dev))
2061 goto skip_ats_check;
2062
2063 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002064 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002065 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002066 return -EINVAL;
2067
Joerg Roedel02ca2022015-07-28 16:58:49 +02002068 if (dev_data->iommu_v2) {
2069 if (pdev_iommuv2_enable(pdev) != 0)
2070 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002071
Joerg Roedel02ca2022015-07-28 16:58:49 +02002072 dev_data->ats.enabled = true;
2073 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2074 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2075 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002076 } else if (amd_iommu_iotlb_sup &&
2077 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002078 dev_data->ats.enabled = true;
2079 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2080 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002081
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002082skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002083 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002084 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002085 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2086
2087 /*
2088 * We might boot into a crash-kernel here. The crashed kernel
2089 * left the caches in the IOMMU dirty. So we have to flush
2090 * here to evict all dirty stuff.
2091 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002092 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002093
2094 return ret;
2095}
2096
2097/*
2098 * Removes a device from a protection domain (unlocked)
2099 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002100static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002101{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002102 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002103
Joerg Roedel272e4f92015-10-20 17:33:37 +02002104 /*
2105 * Must be called with IRQs disabled. Warn here to detect early
2106 * when its not.
2107 */
2108 WARN_ON(!irqs_disabled());
2109
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002110 if (WARN_ON(!dev_data->domain))
2111 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002112
Joerg Roedel2ca76272010-01-22 16:45:31 +01002113 domain = dev_data->domain;
2114
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002115 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002116
Joerg Roedel150952f2015-10-20 17:33:35 +02002117 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002118
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002119 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002120}
2121
2122/*
2123 * Removes a device from a protection domain (with devtable_lock held)
2124 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002125static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002126{
Joerg Roedel52815b72011-11-17 17:24:28 +01002127 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002128 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002129 unsigned long flags;
2130
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002131 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002132 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002133
Joerg Roedel355bf552008-12-08 12:02:41 +01002134 /* lock device table */
2135 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002136 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002137 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002138
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002139 if (!dev_is_pci(dev))
2140 return;
2141
Joerg Roedel02ca2022015-07-28 16:58:49 +02002142 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002143 pdev_iommuv2_disable(to_pci_dev(dev));
2144 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002145 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002146
2147 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002148}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002149
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002150static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002151{
Joerg Roedel71f77582011-06-09 19:03:15 +02002152 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002153 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002154 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002155 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002156
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002157 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002158 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002159
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002160 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002161 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002162 return devid;
2163
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002164 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002165
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002166 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002167 if (ret) {
2168 if (ret != -ENOTSUPP)
2169 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2170 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002171
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002172 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002173 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002174 goto out;
2175 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002176 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002177
Joerg Roedel07ee8692015-05-28 18:41:42 +02002178 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002179
2180 BUG_ON(!dev_data);
2181
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002182 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002183 iommu_request_dm_for_dev(dev);
2184
2185 /* Domains are initialized for this device - have a look what we ended up with */
2186 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002187 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002188 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002189 else
Bart Van Assche56579332017-01-20 13:04:02 -08002190 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002191
2192out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002193 iommu_completion_wait(iommu);
2194
Joerg Roedele275a2a2008-12-10 18:27:25 +01002195 return 0;
2196}
2197
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002198static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002199{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002200 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002201 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002202
2203 if (!check_device(dev))
2204 return;
2205
2206 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002207 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002208 return;
2209
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002210 iommu = amd_iommu_rlookup_table[devid];
2211
2212 iommu_uninit_device(dev);
2213 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002214}
2215
Wan Zongshunb097d112016-04-01 09:06:04 -04002216static struct iommu_group *amd_iommu_device_group(struct device *dev)
2217{
2218 if (dev_is_pci(dev))
2219 return pci_device_group(dev);
2220
2221 return acpihid_device_group(dev);
2222}
2223
Joerg Roedel431b2a22008-07-11 17:14:22 +02002224/*****************************************************************************
2225 *
2226 * The next functions belong to the dma_ops mapping/unmapping code.
2227 *
2228 *****************************************************************************/
2229
Joerg Roedelb1516a12016-07-06 13:07:22 +02002230static void __queue_flush(struct flush_queue *queue)
2231{
2232 struct protection_domain *domain;
2233 unsigned long flags;
2234 int idx;
2235
2236 /* First flush TLB of all known domains */
2237 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
2238 list_for_each_entry(domain, &amd_iommu_pd_list, list)
2239 domain_flush_tlb(domain);
2240 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
2241
2242 /* Wait until flushes have completed */
2243 domain_flush_complete(NULL);
2244
2245 for (idx = 0; idx < queue->next; ++idx) {
2246 struct flush_queue_entry *entry;
2247
2248 entry = queue->entries + idx;
2249
2250 free_iova_fast(&entry->dma_dom->iovad,
2251 entry->iova_pfn,
2252 entry->pages);
2253
2254 /* Not really necessary, just to make sure we catch any bugs */
2255 entry->dma_dom = NULL;
2256 }
2257
2258 queue->next = 0;
2259}
2260
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002261static void queue_flush_all(void)
Joerg Roedelbb279472016-07-06 13:56:36 +02002262{
2263 int cpu;
2264
Joerg Roedelbb279472016-07-06 13:56:36 +02002265 for_each_possible_cpu(cpu) {
2266 struct flush_queue *queue;
2267 unsigned long flags;
2268
2269 queue = per_cpu_ptr(&flush_queue, cpu);
2270 spin_lock_irqsave(&queue->lock, flags);
2271 if (queue->next > 0)
2272 __queue_flush(queue);
2273 spin_unlock_irqrestore(&queue->lock, flags);
2274 }
2275}
2276
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002277static void queue_flush_timeout(unsigned long unsused)
2278{
2279 atomic_set(&queue_timer_on, 0);
2280 queue_flush_all();
2281}
2282
Joerg Roedelb1516a12016-07-06 13:07:22 +02002283static void queue_add(struct dma_ops_domain *dma_dom,
2284 unsigned long address, unsigned long pages)
2285{
2286 struct flush_queue_entry *entry;
2287 struct flush_queue *queue;
2288 unsigned long flags;
2289 int idx;
2290
2291 pages = __roundup_pow_of_two(pages);
2292 address >>= PAGE_SHIFT;
2293
2294 queue = get_cpu_ptr(&flush_queue);
2295 spin_lock_irqsave(&queue->lock, flags);
2296
2297 if (queue->next == FLUSH_QUEUE_SIZE)
2298 __queue_flush(queue);
2299
2300 idx = queue->next++;
2301 entry = queue->entries + idx;
2302
2303 entry->iova_pfn = address;
2304 entry->pages = pages;
2305 entry->dma_dom = dma_dom;
2306
2307 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelbb279472016-07-06 13:56:36 +02002308
2309 if (atomic_cmpxchg(&queue_timer_on, 0, 1) == 0)
2310 mod_timer(&queue_timer, jiffies + msecs_to_jiffies(10));
2311
Joerg Roedelb1516a12016-07-06 13:07:22 +02002312 put_cpu_ptr(&flush_queue);
2313}
2314
2315
Joerg Roedel431b2a22008-07-11 17:14:22 +02002316/*
2317 * In the dma_ops path we only have the struct device. This function
2318 * finds the corresponding IOMMU, the protection domain and the
2319 * requestor id for a given device.
2320 * If the device is not yet associated with a domain this is also done
2321 * in this function.
2322 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002323static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002324{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002325 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002326
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002327 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002328 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002329
Joerg Roedeld26592a2016-07-07 15:31:13 +02002330 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002331 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002332 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002333
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002334 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002335}
2336
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002337static void update_device_table(struct protection_domain *domain)
2338{
Joerg Roedel492667d2009-11-27 13:25:47 +01002339 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002340
Joerg Roedel3254de62016-07-26 15:18:54 +02002341 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002342 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002343
2344 if (dev_data->devid == dev_data->alias)
2345 continue;
2346
2347 /* There is an alias, update device table entry for it */
2348 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2349 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002350}
2351
2352static void update_domain(struct protection_domain *domain)
2353{
2354 if (!domain->updated)
2355 return;
2356
2357 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002358
2359 domain_flush_devices(domain);
2360 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002361
2362 domain->updated = false;
2363}
2364
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002365static int dir2prot(enum dma_data_direction direction)
2366{
2367 if (direction == DMA_TO_DEVICE)
2368 return IOMMU_PROT_IR;
2369 else if (direction == DMA_FROM_DEVICE)
2370 return IOMMU_PROT_IW;
2371 else if (direction == DMA_BIDIRECTIONAL)
2372 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2373 else
2374 return 0;
2375}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002376/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002377 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002378 * contiguous memory region into DMA address space. It is used by all
2379 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002380 * Must be called with the domain lock held.
2381 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002382static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002383 struct dma_ops_domain *dma_dom,
2384 phys_addr_t paddr,
2385 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002386 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002387 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002388{
2389 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002390 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002391 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002392 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002393 int i;
2394
Joerg Roedele3c449f2008-10-15 22:02:11 -07002395 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002396 paddr &= PAGE_MASK;
2397
Joerg Roedel256e4622016-07-05 14:23:01 +02002398 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002399 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002400 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002401
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002402 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002403
Joerg Roedelcb76c322008-06-26 21:28:00 +02002404 start = address;
2405 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002406 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2407 PAGE_SIZE, prot, GFP_ATOMIC);
2408 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002409 goto out_unmap;
2410
Joerg Roedelcb76c322008-06-26 21:28:00 +02002411 paddr += PAGE_SIZE;
2412 start += PAGE_SIZE;
2413 }
2414 address += offset;
2415
Joerg Roedelab7032b2015-12-21 18:47:11 +01002416 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002417 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002418 domain_flush_complete(&dma_dom->domain);
2419 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002420
Joerg Roedelcb76c322008-06-26 21:28:00 +02002421out:
2422 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002423
2424out_unmap:
2425
2426 for (--i; i >= 0; --i) {
2427 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002428 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002429 }
2430
Joerg Roedel256e4622016-07-05 14:23:01 +02002431 domain_flush_tlb(&dma_dom->domain);
2432 domain_flush_complete(&dma_dom->domain);
2433
2434 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002435
Christoph Hellwiga8695722017-05-21 13:26:45 +02002436 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002437}
2438
Joerg Roedel431b2a22008-07-11 17:14:22 +02002439/*
2440 * Does the reverse of the __map_single function. Must be called with
2441 * the domain lock held too
2442 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002443static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002444 dma_addr_t dma_addr,
2445 size_t size,
2446 int dir)
2447{
Joerg Roedel04e04632010-09-23 16:12:48 +02002448 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449 dma_addr_t i, start;
2450 unsigned int pages;
2451
Joerg Roedel04e04632010-09-23 16:12:48 +02002452 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002453 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002454 dma_addr &= PAGE_MASK;
2455 start = dma_addr;
2456
2457 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002458 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002459 start += PAGE_SIZE;
2460 }
2461
Joerg Roedelb1516a12016-07-06 13:07:22 +02002462 if (amd_iommu_unmap_flush) {
2463 dma_ops_free_iova(dma_dom, dma_addr, pages);
2464 domain_flush_tlb(&dma_dom->domain);
2465 domain_flush_complete(&dma_dom->domain);
2466 } else {
2467 queue_add(dma_dom, dma_addr, pages);
2468 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002469}
2470
Joerg Roedel431b2a22008-07-11 17:14:22 +02002471/*
2472 * The exported map_single function for dma_ops.
2473 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002474static dma_addr_t map_page(struct device *dev, struct page *page,
2475 unsigned long offset, size_t size,
2476 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002477 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002478{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002479 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002480 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002481 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002482 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002483
Joerg Roedel94f6d192009-11-24 16:40:02 +01002484 domain = get_domain(dev);
2485 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002486 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002487 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002488 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002489
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002490 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002491 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002492
Joerg Roedelb3311b02016-07-08 13:31:31 +02002493 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002494}
2495
Joerg Roedel431b2a22008-07-11 17:14:22 +02002496/*
2497 * The exported unmap_single function for dma_ops.
2498 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002499static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002500 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002501{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002502 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002503 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002504
Joerg Roedel94f6d192009-11-24 16:40:02 +01002505 domain = get_domain(dev);
2506 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002507 return;
2508
Joerg Roedelb3311b02016-07-08 13:31:31 +02002509 dma_dom = to_dma_ops_domain(domain);
2510
2511 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002512}
2513
Joerg Roedel80187fd2016-07-06 17:20:54 +02002514static int sg_num_pages(struct device *dev,
2515 struct scatterlist *sglist,
2516 int nelems)
2517{
2518 unsigned long mask, boundary_size;
2519 struct scatterlist *s;
2520 int i, npages = 0;
2521
2522 mask = dma_get_seg_boundary(dev);
2523 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2524 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2525
2526 for_each_sg(sglist, s, nelems, i) {
2527 int p, n;
2528
2529 s->dma_address = npages << PAGE_SHIFT;
2530 p = npages % boundary_size;
2531 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2532 if (p + n > boundary_size)
2533 npages += boundary_size - p;
2534 npages += n;
2535 }
2536
2537 return npages;
2538}
2539
Joerg Roedel431b2a22008-07-11 17:14:22 +02002540/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002541 * The exported map_sg function for dma_ops (handles scatter-gather
2542 * lists).
2543 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002544static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002545 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002546 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002547{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002548 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002549 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002550 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002551 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002552 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002553 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002554
Joerg Roedel94f6d192009-11-24 16:40:02 +01002555 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002556 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002557 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002558
Joerg Roedelb3311b02016-07-08 13:31:31 +02002559 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002560 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002561
Joerg Roedel80187fd2016-07-06 17:20:54 +02002562 npages = sg_num_pages(dev, sglist, nelems);
2563
2564 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002565 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002566 goto out_err;
2567
2568 prot = dir2prot(direction);
2569
2570 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002571 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002572 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002573
Joerg Roedel80187fd2016-07-06 17:20:54 +02002574 for (j = 0; j < pages; ++j) {
2575 unsigned long bus_addr, phys_addr;
2576 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002577
Joerg Roedel80187fd2016-07-06 17:20:54 +02002578 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2579 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2580 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2581 if (ret)
2582 goto out_unmap;
2583
2584 mapped_pages += 1;
2585 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002586 }
2587
Joerg Roedel80187fd2016-07-06 17:20:54 +02002588 /* Everything is mapped - write the right values into s->dma_address */
2589 for_each_sg(sglist, s, nelems, i) {
2590 s->dma_address += address + s->offset;
2591 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002592 }
2593
Joerg Roedel80187fd2016-07-06 17:20:54 +02002594 return nelems;
2595
2596out_unmap:
2597 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2598 dev_name(dev), npages);
2599
2600 for_each_sg(sglist, s, nelems, i) {
2601 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2602
2603 for (j = 0; j < pages; ++j) {
2604 unsigned long bus_addr;
2605
2606 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2607 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2608
2609 if (--mapped_pages)
2610 goto out_free_iova;
2611 }
2612 }
2613
2614out_free_iova:
2615 free_iova_fast(&dma_dom->iovad, address, npages);
2616
2617out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002618 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002619}
2620
Joerg Roedel431b2a22008-07-11 17:14:22 +02002621/*
2622 * The exported map_sg function for dma_ops (handles scatter-gather
2623 * lists).
2624 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002625static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002626 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002627 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002628{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002629 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002630 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002631 unsigned long startaddr;
2632 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002633
Joerg Roedel94f6d192009-11-24 16:40:02 +01002634 domain = get_domain(dev);
2635 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002636 return;
2637
Joerg Roedel80187fd2016-07-06 17:20:54 +02002638 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002639 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002640 npages = sg_num_pages(dev, sglist, nelems);
2641
Joerg Roedelb3311b02016-07-08 13:31:31 +02002642 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002643}
2644
Joerg Roedel431b2a22008-07-11 17:14:22 +02002645/*
2646 * The exported alloc_coherent function for dma_ops.
2647 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002648static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002649 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002650 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002651{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002652 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002653 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002654 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002655 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002656
Joerg Roedel94f6d192009-11-24 16:40:02 +01002657 domain = get_domain(dev);
2658 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002659 page = alloc_pages(flag, get_order(size));
2660 *dma_addr = page_to_phys(page);
2661 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002662 } else if (IS_ERR(domain))
2663 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002664
Joerg Roedelb3311b02016-07-08 13:31:31 +02002665 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002666 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002667 dma_mask = dev->coherent_dma_mask;
2668 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002669 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002670
Joerg Roedel3b839a52015-04-01 14:58:47 +02002671 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2672 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002673 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002674 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002675
Joerg Roedel3b839a52015-04-01 14:58:47 +02002676 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002677 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002678 if (!page)
2679 return NULL;
2680 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002681
Joerg Roedel832a90c2008-09-18 15:54:23 +02002682 if (!dma_mask)
2683 dma_mask = *dev->dma_mask;
2684
Joerg Roedelb3311b02016-07-08 13:31:31 +02002685 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002686 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002687
Christoph Hellwiga8695722017-05-21 13:26:45 +02002688 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002689 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002690
Joerg Roedel3b839a52015-04-01 14:58:47 +02002691 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002692
2693out_free:
2694
Joerg Roedel3b839a52015-04-01 14:58:47 +02002695 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2696 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002697
2698 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002699}
2700
Joerg Roedel431b2a22008-07-11 17:14:22 +02002701/*
2702 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002703 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002704static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002705 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002706 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002707{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002708 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002709 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002710 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002711
Joerg Roedel3b839a52015-04-01 14:58:47 +02002712 page = virt_to_page(virt_addr);
2713 size = PAGE_ALIGN(size);
2714
Joerg Roedel94f6d192009-11-24 16:40:02 +01002715 domain = get_domain(dev);
2716 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002717 goto free_mem;
2718
Joerg Roedelb3311b02016-07-08 13:31:31 +02002719 dma_dom = to_dma_ops_domain(domain);
2720
2721 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002722
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002723free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002724 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2725 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002726}
2727
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002728/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002729 * This function is called by the DMA layer to find out if we can handle a
2730 * particular device. It is part of the dma_ops.
2731 */
2732static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2733{
Joerg Roedel420aef82009-11-23 16:14:57 +01002734 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002735}
2736
Christoph Hellwiga8695722017-05-21 13:26:45 +02002737static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2738{
2739 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2740}
2741
Bart Van Assche52997092017-01-20 13:04:01 -08002742static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002743 .alloc = alloc_coherent,
2744 .free = free_coherent,
2745 .map_page = map_page,
2746 .unmap_page = unmap_page,
2747 .map_sg = map_sg,
2748 .unmap_sg = unmap_sg,
2749 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002750 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002751};
2752
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002753static int init_reserved_iova_ranges(void)
2754{
2755 struct pci_dev *pdev = NULL;
2756 struct iova *val;
2757
2758 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2759 IOVA_START_PFN, DMA_32BIT_PFN);
2760
2761 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2762 &reserved_rbtree_key);
2763
2764 /* MSI memory range */
2765 val = reserve_iova(&reserved_iova_ranges,
2766 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2767 if (!val) {
2768 pr_err("Reserving MSI range failed\n");
2769 return -ENOMEM;
2770 }
2771
2772 /* HT memory range */
2773 val = reserve_iova(&reserved_iova_ranges,
2774 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2775 if (!val) {
2776 pr_err("Reserving HT range failed\n");
2777 return -ENOMEM;
2778 }
2779
2780 /*
2781 * Memory used for PCI resources
2782 * FIXME: Check whether we can reserve the PCI-hole completly
2783 */
2784 for_each_pci_dev(pdev) {
2785 int i;
2786
2787 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2788 struct resource *r = &pdev->resource[i];
2789
2790 if (!(r->flags & IORESOURCE_MEM))
2791 continue;
2792
2793 val = reserve_iova(&reserved_iova_ranges,
2794 IOVA_PFN(r->start),
2795 IOVA_PFN(r->end));
2796 if (!val) {
2797 pr_err("Reserve pci-resource range failed\n");
2798 return -ENOMEM;
2799 }
2800 }
2801 }
2802
2803 return 0;
2804}
2805
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002806int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002807{
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002808 int ret, cpu, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002809
2810 ret = iova_cache_get();
2811 if (ret)
2812 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002813
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002814 ret = init_reserved_iova_ranges();
2815 if (ret)
2816 return ret;
2817
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002818 for_each_possible_cpu(cpu) {
2819 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2820
2821 queue->entries = kzalloc(FLUSH_QUEUE_SIZE *
2822 sizeof(*queue->entries),
2823 GFP_KERNEL);
2824 if (!queue->entries)
2825 goto out_put_iova;
2826
2827 spin_lock_init(&queue->lock);
2828 }
2829
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002830 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2831 if (err)
2832 return err;
2833#ifdef CONFIG_ARM_AMBA
2834 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2835 if (err)
2836 return err;
2837#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002838 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2839 if (err)
2840 return err;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002841 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002842
2843out_put_iova:
2844 for_each_possible_cpu(cpu) {
2845 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2846
2847 kfree(queue->entries);
2848 }
2849
2850 return -ENOMEM;
Joerg Roedelf5325092010-01-22 17:44:35 +01002851}
2852
Joerg Roedel6631ee92008-06-26 21:28:05 +02002853int __init amd_iommu_init_dma_ops(void)
2854{
Joerg Roedelbb279472016-07-06 13:56:36 +02002855 setup_timer(&queue_timer, queue_flush_timeout, 0);
2856 atomic_set(&queue_timer_on, 0);
2857
Joerg Roedel32302322015-07-28 16:58:50 +02002858 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002859 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002860
Joerg Roedel52717822015-07-28 16:58:51 +02002861 /*
2862 * In case we don't initialize SWIOTLB (actually the common case
2863 * when AMD IOMMU is enabled), make sure there are global
2864 * dma_ops set as a fall-back for devices not handled by this
2865 * driver (for example non-PCI devices).
2866 */
2867 if (!swiotlb)
2868 dma_ops = &nommu_dma_ops;
2869
Joerg Roedel62410ee2012-06-12 16:42:43 +02002870 if (amd_iommu_unmap_flush)
2871 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2872 else
2873 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2874
Joerg Roedel6631ee92008-06-26 21:28:05 +02002875 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002876
Joerg Roedel6631ee92008-06-26 21:28:05 +02002877}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002878
2879/*****************************************************************************
2880 *
2881 * The following functions belong to the exported interface of AMD IOMMU
2882 *
2883 * This interface allows access to lower level functions of the IOMMU
2884 * like protection domain handling and assignement of devices to domains
2885 * which is not possible with the dma_ops interface.
2886 *
2887 *****************************************************************************/
2888
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002889static void cleanup_domain(struct protection_domain *domain)
2890{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002891 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002892 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002893
2894 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2895
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002896 while (!list_empty(&domain->dev_list)) {
2897 entry = list_first_entry(&domain->dev_list,
2898 struct iommu_dev_data, list);
2899 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002900 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002901
2902 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2903}
2904
Joerg Roedel26508152009-08-26 16:52:40 +02002905static void protection_domain_free(struct protection_domain *domain)
2906{
2907 if (!domain)
2908 return;
2909
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002910 del_domain_from_list(domain);
2911
Joerg Roedel26508152009-08-26 16:52:40 +02002912 if (domain->id)
2913 domain_id_free(domain->id);
2914
2915 kfree(domain);
2916}
2917
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002918static int protection_domain_init(struct protection_domain *domain)
2919{
2920 spin_lock_init(&domain->lock);
2921 mutex_init(&domain->api_lock);
2922 domain->id = domain_id_alloc();
2923 if (!domain->id)
2924 return -ENOMEM;
2925 INIT_LIST_HEAD(&domain->dev_list);
2926
2927 return 0;
2928}
2929
Joerg Roedel26508152009-08-26 16:52:40 +02002930static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002931{
2932 struct protection_domain *domain;
2933
2934 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2935 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002936 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002937
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002938 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002939 goto out_err;
2940
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002941 add_domain_to_list(domain);
2942
Joerg Roedel26508152009-08-26 16:52:40 +02002943 return domain;
2944
2945out_err:
2946 kfree(domain);
2947
2948 return NULL;
2949}
2950
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002951static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2952{
2953 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002954 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002955
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002956 switch (type) {
2957 case IOMMU_DOMAIN_UNMANAGED:
2958 pdomain = protection_domain_alloc();
2959 if (!pdomain)
2960 return NULL;
2961
2962 pdomain->mode = PAGE_MODE_3_LEVEL;
2963 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2964 if (!pdomain->pt_root) {
2965 protection_domain_free(pdomain);
2966 return NULL;
2967 }
2968
2969 pdomain->domain.geometry.aperture_start = 0;
2970 pdomain->domain.geometry.aperture_end = ~0ULL;
2971 pdomain->domain.geometry.force_aperture = true;
2972
2973 break;
2974 case IOMMU_DOMAIN_DMA:
2975 dma_domain = dma_ops_domain_alloc();
2976 if (!dma_domain) {
2977 pr_err("AMD-Vi: Failed to allocate\n");
2978 return NULL;
2979 }
2980 pdomain = &dma_domain->domain;
2981 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002982 case IOMMU_DOMAIN_IDENTITY:
2983 pdomain = protection_domain_alloc();
2984 if (!pdomain)
2985 return NULL;
2986
2987 pdomain->mode = PAGE_MODE_NONE;
2988 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002989 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002990 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002991 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002992
2993 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002994}
2995
2996static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002997{
2998 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002999 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003000
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003001 domain = to_pdomain(dom);
3002
Joerg Roedel98383fc2008-12-02 18:34:12 +01003003 if (domain->dev_cnt > 0)
3004 cleanup_domain(domain);
3005
3006 BUG_ON(domain->dev_cnt != 0);
3007
Joerg Roedelcda70052016-07-07 15:57:04 +02003008 if (!dom)
3009 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003010
Joerg Roedelcda70052016-07-07 15:57:04 +02003011 switch (dom->type) {
3012 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003013 /*
3014 * First make sure the domain is no longer referenced from the
3015 * flush queue
3016 */
3017 queue_flush_all();
3018
3019 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003020 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003021 dma_ops_domain_free(dma_dom);
3022 break;
3023 default:
3024 if (domain->mode != PAGE_MODE_NONE)
3025 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003026
Joerg Roedelcda70052016-07-07 15:57:04 +02003027 if (domain->flags & PD_IOMMUV2_MASK)
3028 free_gcr3_table(domain);
3029
3030 protection_domain_free(domain);
3031 break;
3032 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003033}
3034
Joerg Roedel684f2882008-12-08 12:07:44 +01003035static void amd_iommu_detach_device(struct iommu_domain *dom,
3036 struct device *dev)
3037{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003038 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003039 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003040 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003041
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003042 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003043 return;
3044
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003045 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003046 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003047 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003048
Joerg Roedel657cbb62009-11-23 15:26:46 +01003049 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003050 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003051
3052 iommu = amd_iommu_rlookup_table[devid];
3053 if (!iommu)
3054 return;
3055
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003056#ifdef CONFIG_IRQ_REMAP
3057 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3058 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3059 dev_data->use_vapic = 0;
3060#endif
3061
Joerg Roedel684f2882008-12-08 12:07:44 +01003062 iommu_completion_wait(iommu);
3063}
3064
Joerg Roedel01106062008-12-02 19:34:11 +01003065static int amd_iommu_attach_device(struct iommu_domain *dom,
3066 struct device *dev)
3067{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003068 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003069 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003070 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003071 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003072
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003073 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003074 return -EINVAL;
3075
Joerg Roedel657cbb62009-11-23 15:26:46 +01003076 dev_data = dev->archdata.iommu;
3077
Joerg Roedelf62dda62011-06-09 12:55:35 +02003078 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003079 if (!iommu)
3080 return -EINVAL;
3081
Joerg Roedel657cbb62009-11-23 15:26:46 +01003082 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003083 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003084
Joerg Roedel15898bb2009-11-24 15:39:42 +01003085 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003086
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003087#ifdef CONFIG_IRQ_REMAP
3088 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3089 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3090 dev_data->use_vapic = 1;
3091 else
3092 dev_data->use_vapic = 0;
3093 }
3094#endif
3095
Joerg Roedel01106062008-12-02 19:34:11 +01003096 iommu_completion_wait(iommu);
3097
Joerg Roedel15898bb2009-11-24 15:39:42 +01003098 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003099}
3100
Joerg Roedel468e2362010-01-21 16:37:36 +01003101static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003102 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003103{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003104 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003105 int prot = 0;
3106 int ret;
3107
Joerg Roedel132bd682011-11-17 14:18:46 +01003108 if (domain->mode == PAGE_MODE_NONE)
3109 return -EINVAL;
3110
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003111 if (iommu_prot & IOMMU_READ)
3112 prot |= IOMMU_PROT_IR;
3113 if (iommu_prot & IOMMU_WRITE)
3114 prot |= IOMMU_PROT_IW;
3115
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003116 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003117 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003118 mutex_unlock(&domain->api_lock);
3119
Joerg Roedel795e74f72010-05-11 17:40:57 +02003120 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003121}
3122
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003123static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3124 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003125{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003126 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003127 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003128
Joerg Roedel132bd682011-11-17 14:18:46 +01003129 if (domain->mode == PAGE_MODE_NONE)
3130 return -EINVAL;
3131
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003132 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003133 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003134 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003135
Joerg Roedel17b124b2011-04-06 18:01:35 +02003136 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003137
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003138 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003139}
3140
Joerg Roedel645c4c82008-12-02 20:05:50 +01003141static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303142 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003143{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003144 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003145 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003146 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003147
Joerg Roedel132bd682011-11-17 14:18:46 +01003148 if (domain->mode == PAGE_MODE_NONE)
3149 return iova;
3150
Joerg Roedel3039ca12015-04-01 14:58:48 +02003151 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003152
Joerg Roedela6d41a42009-09-02 17:08:55 +02003153 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003154 return 0;
3155
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003156 offset_mask = pte_pgsize - 1;
3157 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003158
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003159 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003160}
3161
Joerg Roedelab636482014-09-05 10:48:21 +02003162static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003163{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003164 switch (cap) {
3165 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003166 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003167 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003168 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003169 case IOMMU_CAP_NOEXEC:
3170 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003171 }
3172
Joerg Roedelab636482014-09-05 10:48:21 +02003173 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003174}
3175
Eric Augere5b52342017-01-19 20:57:47 +00003176static void amd_iommu_get_resv_regions(struct device *dev,
3177 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003178{
Eric Auger4397f322017-01-19 20:57:54 +00003179 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003180 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003181 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003182
3183 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003184 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003185 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003186
3187 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003188 size_t length;
3189 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003190
3191 if (devid < entry->devid_start || devid > entry->devid_end)
3192 continue;
3193
Eric Auger4397f322017-01-19 20:57:54 +00003194 length = entry->address_end - entry->address_start;
3195 if (entry->prot & IOMMU_PROT_IR)
3196 prot |= IOMMU_READ;
3197 if (entry->prot & IOMMU_PROT_IW)
3198 prot |= IOMMU_WRITE;
3199
3200 region = iommu_alloc_resv_region(entry->address_start,
3201 length, prot,
3202 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003203 if (!region) {
3204 pr_err("Out of memory allocating dm-regions for %s\n",
3205 dev_name(dev));
3206 return;
3207 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003208 list_add_tail(&region->list, head);
3209 }
Eric Auger4397f322017-01-19 20:57:54 +00003210
3211 region = iommu_alloc_resv_region(MSI_RANGE_START,
3212 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003213 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003214 if (!region)
3215 return;
3216 list_add_tail(&region->list, head);
3217
3218 region = iommu_alloc_resv_region(HT_RANGE_START,
3219 HT_RANGE_END - HT_RANGE_START + 1,
3220 0, IOMMU_RESV_RESERVED);
3221 if (!region)
3222 return;
3223 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003224}
3225
Eric Augere5b52342017-01-19 20:57:47 +00003226static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003227 struct list_head *head)
3228{
Eric Augere5b52342017-01-19 20:57:47 +00003229 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003230
3231 list_for_each_entry_safe(entry, next, head, list)
3232 kfree(entry);
3233}
3234
Eric Augere5b52342017-01-19 20:57:47 +00003235static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003236 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003237 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003238{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003239 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003240 unsigned long start, end;
3241
3242 start = IOVA_PFN(region->start);
3243 end = IOVA_PFN(region->start + region->length);
3244
3245 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3246}
3247
Joerg Roedelb0119e82017-02-01 13:23:08 +01003248const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003249 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003250 .domain_alloc = amd_iommu_domain_alloc,
3251 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003252 .attach_dev = amd_iommu_attach_device,
3253 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003254 .map = amd_iommu_map,
3255 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003256 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003257 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003258 .add_device = amd_iommu_add_device,
3259 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003260 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003261 .get_resv_regions = amd_iommu_get_resv_regions,
3262 .put_resv_regions = amd_iommu_put_resv_regions,
3263 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003264 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003265};
3266
Joerg Roedel0feae532009-08-26 15:26:30 +02003267/*****************************************************************************
3268 *
3269 * The next functions do a basic initialization of IOMMU for pass through
3270 * mode
3271 *
3272 * In passthrough mode the IOMMU is initialized and enabled but not used for
3273 * DMA-API translation.
3274 *
3275 *****************************************************************************/
3276
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003277/* IOMMUv2 specific functions */
3278int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3279{
3280 return atomic_notifier_chain_register(&ppr_notifier, nb);
3281}
3282EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3283
3284int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3285{
3286 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3287}
3288EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003289
3290void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3291{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003292 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003293 unsigned long flags;
3294
3295 spin_lock_irqsave(&domain->lock, flags);
3296
3297 /* Update data structure */
3298 domain->mode = PAGE_MODE_NONE;
3299 domain->updated = true;
3300
3301 /* Make changes visible to IOMMUs */
3302 update_domain(domain);
3303
3304 /* Page-table is not visible to IOMMU anymore, so free it */
3305 free_pagetable(domain);
3306
3307 spin_unlock_irqrestore(&domain->lock, flags);
3308}
3309EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003310
3311int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3312{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003313 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003314 unsigned long flags;
3315 int levels, ret;
3316
3317 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3318 return -EINVAL;
3319
3320 /* Number of GCR3 table levels required */
3321 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3322 levels += 1;
3323
3324 if (levels > amd_iommu_max_glx_val)
3325 return -EINVAL;
3326
3327 spin_lock_irqsave(&domain->lock, flags);
3328
3329 /*
3330 * Save us all sanity checks whether devices already in the
3331 * domain support IOMMUv2. Just force that the domain has no
3332 * devices attached when it is switched into IOMMUv2 mode.
3333 */
3334 ret = -EBUSY;
3335 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3336 goto out;
3337
3338 ret = -ENOMEM;
3339 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3340 if (domain->gcr3_tbl == NULL)
3341 goto out;
3342
3343 domain->glx = levels;
3344 domain->flags |= PD_IOMMUV2_MASK;
3345 domain->updated = true;
3346
3347 update_domain(domain);
3348
3349 ret = 0;
3350
3351out:
3352 spin_unlock_irqrestore(&domain->lock, flags);
3353
3354 return ret;
3355}
3356EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003357
3358static int __flush_pasid(struct protection_domain *domain, int pasid,
3359 u64 address, bool size)
3360{
3361 struct iommu_dev_data *dev_data;
3362 struct iommu_cmd cmd;
3363 int i, ret;
3364
3365 if (!(domain->flags & PD_IOMMUV2_MASK))
3366 return -EINVAL;
3367
3368 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3369
3370 /*
3371 * IOMMU TLB needs to be flushed before Device TLB to
3372 * prevent device TLB refill from IOMMU TLB
3373 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003374 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003375 if (domain->dev_iommu[i] == 0)
3376 continue;
3377
3378 ret = iommu_queue_command(amd_iommus[i], &cmd);
3379 if (ret != 0)
3380 goto out;
3381 }
3382
3383 /* Wait until IOMMU TLB flushes are complete */
3384 domain_flush_complete(domain);
3385
3386 /* Now flush device TLBs */
3387 list_for_each_entry(dev_data, &domain->dev_list, list) {
3388 struct amd_iommu *iommu;
3389 int qdep;
3390
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003391 /*
3392 There might be non-IOMMUv2 capable devices in an IOMMUv2
3393 * domain.
3394 */
3395 if (!dev_data->ats.enabled)
3396 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003397
3398 qdep = dev_data->ats.qdep;
3399 iommu = amd_iommu_rlookup_table[dev_data->devid];
3400
3401 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3402 qdep, address, size);
3403
3404 ret = iommu_queue_command(iommu, &cmd);
3405 if (ret != 0)
3406 goto out;
3407 }
3408
3409 /* Wait until all device TLBs are flushed */
3410 domain_flush_complete(domain);
3411
3412 ret = 0;
3413
3414out:
3415
3416 return ret;
3417}
3418
3419static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3420 u64 address)
3421{
3422 return __flush_pasid(domain, pasid, address, false);
3423}
3424
3425int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3426 u64 address)
3427{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003428 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003429 unsigned long flags;
3430 int ret;
3431
3432 spin_lock_irqsave(&domain->lock, flags);
3433 ret = __amd_iommu_flush_page(domain, pasid, address);
3434 spin_unlock_irqrestore(&domain->lock, flags);
3435
3436 return ret;
3437}
3438EXPORT_SYMBOL(amd_iommu_flush_page);
3439
3440static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3441{
3442 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3443 true);
3444}
3445
3446int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3447{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003448 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003449 unsigned long flags;
3450 int ret;
3451
3452 spin_lock_irqsave(&domain->lock, flags);
3453 ret = __amd_iommu_flush_tlb(domain, pasid);
3454 spin_unlock_irqrestore(&domain->lock, flags);
3455
3456 return ret;
3457}
3458EXPORT_SYMBOL(amd_iommu_flush_tlb);
3459
Joerg Roedelb16137b2011-11-21 16:50:23 +01003460static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3461{
3462 int index;
3463 u64 *pte;
3464
3465 while (true) {
3466
3467 index = (pasid >> (9 * level)) & 0x1ff;
3468 pte = &root[index];
3469
3470 if (level == 0)
3471 break;
3472
3473 if (!(*pte & GCR3_VALID)) {
3474 if (!alloc)
3475 return NULL;
3476
3477 root = (void *)get_zeroed_page(GFP_ATOMIC);
3478 if (root == NULL)
3479 return NULL;
3480
3481 *pte = __pa(root) | GCR3_VALID;
3482 }
3483
3484 root = __va(*pte & PAGE_MASK);
3485
3486 level -= 1;
3487 }
3488
3489 return pte;
3490}
3491
3492static int __set_gcr3(struct protection_domain *domain, int pasid,
3493 unsigned long cr3)
3494{
3495 u64 *pte;
3496
3497 if (domain->mode != PAGE_MODE_NONE)
3498 return -EINVAL;
3499
3500 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3501 if (pte == NULL)
3502 return -ENOMEM;
3503
3504 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3505
3506 return __amd_iommu_flush_tlb(domain, pasid);
3507}
3508
3509static int __clear_gcr3(struct protection_domain *domain, int pasid)
3510{
3511 u64 *pte;
3512
3513 if (domain->mode != PAGE_MODE_NONE)
3514 return -EINVAL;
3515
3516 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3517 if (pte == NULL)
3518 return 0;
3519
3520 *pte = 0;
3521
3522 return __amd_iommu_flush_tlb(domain, pasid);
3523}
3524
3525int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3526 unsigned long cr3)
3527{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003528 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003529 unsigned long flags;
3530 int ret;
3531
3532 spin_lock_irqsave(&domain->lock, flags);
3533 ret = __set_gcr3(domain, pasid, cr3);
3534 spin_unlock_irqrestore(&domain->lock, flags);
3535
3536 return ret;
3537}
3538EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3539
3540int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3541{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003542 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003543 unsigned long flags;
3544 int ret;
3545
3546 spin_lock_irqsave(&domain->lock, flags);
3547 ret = __clear_gcr3(domain, pasid);
3548 spin_unlock_irqrestore(&domain->lock, flags);
3549
3550 return ret;
3551}
3552EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003553
3554int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3555 int status, int tag)
3556{
3557 struct iommu_dev_data *dev_data;
3558 struct amd_iommu *iommu;
3559 struct iommu_cmd cmd;
3560
3561 dev_data = get_dev_data(&pdev->dev);
3562 iommu = amd_iommu_rlookup_table[dev_data->devid];
3563
3564 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3565 tag, dev_data->pri_tlp);
3566
3567 return iommu_queue_command(iommu, &cmd);
3568}
3569EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003570
3571struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3572{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003573 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003574
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003575 pdomain = get_domain(&pdev->dev);
3576 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003577 return NULL;
3578
3579 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003580 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003581 return NULL;
3582
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003583 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003584}
3585EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003586
3587void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3588{
3589 struct iommu_dev_data *dev_data;
3590
3591 if (!amd_iommu_v2_supported())
3592 return;
3593
3594 dev_data = get_dev_data(&pdev->dev);
3595 dev_data->errata |= (1 << erratum);
3596}
3597EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003598
3599int amd_iommu_device_info(struct pci_dev *pdev,
3600 struct amd_iommu_device_info *info)
3601{
3602 int max_pasids;
3603 int pos;
3604
3605 if (pdev == NULL || info == NULL)
3606 return -EINVAL;
3607
3608 if (!amd_iommu_v2_supported())
3609 return -EINVAL;
3610
3611 memset(info, 0, sizeof(*info));
3612
3613 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3614 if (pos)
3615 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3616
3617 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3618 if (pos)
3619 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3620
3621 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3622 if (pos) {
3623 int features;
3624
3625 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3626 max_pasids = min(max_pasids, (1 << 20));
3627
3628 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3629 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3630
3631 features = pci_pasid_features(pdev);
3632 if (features & PCI_PASID_CAP_EXEC)
3633 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3634 if (features & PCI_PASID_CAP_PRIV)
3635 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3636 }
3637
3638 return 0;
3639}
3640EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003641
3642#ifdef CONFIG_IRQ_REMAP
3643
3644/*****************************************************************************
3645 *
3646 * Interrupt Remapping Implementation
3647 *
3648 *****************************************************************************/
3649
Jiang Liu7c71d302015-04-13 14:11:33 +08003650static struct irq_chip amd_ir_chip;
3651
Joerg Roedel2b324502012-06-21 16:29:10 +02003652#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3653#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3654#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3655#define DTE_IRQ_REMAP_ENABLE 1ULL
3656
3657static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3658{
3659 u64 dte;
3660
3661 dte = amd_iommu_dev_table[devid].data[2];
3662 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3663 dte |= virt_to_phys(table->table);
3664 dte |= DTE_IRQ_REMAP_INTCTL;
3665 dte |= DTE_IRQ_TABLE_LEN;
3666 dte |= DTE_IRQ_REMAP_ENABLE;
3667
3668 amd_iommu_dev_table[devid].data[2] = dte;
3669}
3670
Joerg Roedel2b324502012-06-21 16:29:10 +02003671static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3672{
3673 struct irq_remap_table *table = NULL;
3674 struct amd_iommu *iommu;
3675 unsigned long flags;
3676 u16 alias;
3677
3678 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3679
3680 iommu = amd_iommu_rlookup_table[devid];
3681 if (!iommu)
3682 goto out_unlock;
3683
3684 table = irq_lookup_table[devid];
3685 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003686 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003687
3688 alias = amd_iommu_alias_table[devid];
3689 table = irq_lookup_table[alias];
3690 if (table) {
3691 irq_lookup_table[devid] = table;
3692 set_dte_irq_entry(devid, table);
3693 iommu_flush_dte(iommu, devid);
3694 goto out;
3695 }
3696
3697 /* Nothing there yet, allocate new irq remapping table */
3698 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3699 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003700 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003701
Joerg Roedel197887f2013-04-09 21:14:08 +02003702 /* Initialize table spin-lock */
3703 spin_lock_init(&table->lock);
3704
Joerg Roedel2b324502012-06-21 16:29:10 +02003705 if (ioapic)
3706 /* Keep the first 32 indexes free for IOAPIC interrupts */
3707 table->min_index = 32;
3708
3709 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3710 if (!table->table) {
3711 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003712 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003713 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003714 }
3715
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003716 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3717 memset(table->table, 0,
3718 MAX_IRQS_PER_TABLE * sizeof(u32));
3719 else
3720 memset(table->table, 0,
3721 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003722
3723 if (ioapic) {
3724 int i;
3725
3726 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003727 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003728 }
3729
3730 irq_lookup_table[devid] = table;
3731 set_dte_irq_entry(devid, table);
3732 iommu_flush_dte(iommu, devid);
3733 if (devid != alias) {
3734 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003735 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003736 iommu_flush_dte(iommu, alias);
3737 }
3738
3739out:
3740 iommu_completion_wait(iommu);
3741
3742out_unlock:
3743 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3744
3745 return table;
3746}
3747
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003748static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003749{
3750 struct irq_remap_table *table;
3751 unsigned long flags;
3752 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003753 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3754
3755 if (!iommu)
3756 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003757
3758 table = get_irq_table(devid, false);
3759 if (!table)
3760 return -ENODEV;
3761
3762 spin_lock_irqsave(&table->lock, flags);
3763
3764 /* Scan table for free entries */
3765 for (c = 0, index = table->min_index;
3766 index < MAX_IRQS_PER_TABLE;
3767 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003768 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003769 c += 1;
3770 else
3771 c = 0;
3772
3773 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003774 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003775 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003776
3777 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003778 goto out;
3779 }
3780 }
3781
3782 index = -ENOSPC;
3783
3784out:
3785 spin_unlock_irqrestore(&table->lock, flags);
3786
3787 return index;
3788}
3789
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003790static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3791 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003792{
3793 struct irq_remap_table *table;
3794 struct amd_iommu *iommu;
3795 unsigned long flags;
3796 struct irte_ga *entry;
3797
3798 iommu = amd_iommu_rlookup_table[devid];
3799 if (iommu == NULL)
3800 return -EINVAL;
3801
3802 table = get_irq_table(devid, false);
3803 if (!table)
3804 return -ENOMEM;
3805
3806 spin_lock_irqsave(&table->lock, flags);
3807
3808 entry = (struct irte_ga *)table->table;
3809 entry = &entry[index];
3810 entry->lo.fields_remap.valid = 0;
3811 entry->hi.val = irte->hi.val;
3812 entry->lo.val = irte->lo.val;
3813 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003814 if (data)
3815 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003816
3817 spin_unlock_irqrestore(&table->lock, flags);
3818
3819 iommu_flush_irt(iommu, devid);
3820 iommu_completion_wait(iommu);
3821
3822 return 0;
3823}
3824
3825static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003826{
3827 struct irq_remap_table *table;
3828 struct amd_iommu *iommu;
3829 unsigned long flags;
3830
3831 iommu = amd_iommu_rlookup_table[devid];
3832 if (iommu == NULL)
3833 return -EINVAL;
3834
3835 table = get_irq_table(devid, false);
3836 if (!table)
3837 return -ENOMEM;
3838
3839 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003840 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003841 spin_unlock_irqrestore(&table->lock, flags);
3842
3843 iommu_flush_irt(iommu, devid);
3844 iommu_completion_wait(iommu);
3845
3846 return 0;
3847}
3848
3849static void free_irte(u16 devid, int index)
3850{
3851 struct irq_remap_table *table;
3852 struct amd_iommu *iommu;
3853 unsigned long flags;
3854
3855 iommu = amd_iommu_rlookup_table[devid];
3856 if (iommu == NULL)
3857 return;
3858
3859 table = get_irq_table(devid, false);
3860 if (!table)
3861 return;
3862
3863 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003864 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003865 spin_unlock_irqrestore(&table->lock, flags);
3866
3867 iommu_flush_irt(iommu, devid);
3868 iommu_completion_wait(iommu);
3869}
3870
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003871static void irte_prepare(void *entry,
3872 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003873 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003874{
3875 union irte *irte = (union irte *) entry;
3876
3877 irte->val = 0;
3878 irte->fields.vector = vector;
3879 irte->fields.int_type = delivery_mode;
3880 irte->fields.destination = dest_apicid;
3881 irte->fields.dm = dest_mode;
3882 irte->fields.valid = 1;
3883}
3884
3885static void irte_ga_prepare(void *entry,
3886 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003887 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003888{
3889 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003890 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003891
3892 irte->lo.val = 0;
3893 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003894 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003895 irte->lo.fields_remap.int_type = delivery_mode;
3896 irte->lo.fields_remap.dm = dest_mode;
3897 irte->hi.fields.vector = vector;
3898 irte->lo.fields_remap.destination = dest_apicid;
3899 irte->lo.fields_remap.valid = 1;
3900}
3901
3902static void irte_activate(void *entry, u16 devid, u16 index)
3903{
3904 union irte *irte = (union irte *) entry;
3905
3906 irte->fields.valid = 1;
3907 modify_irte(devid, index, irte);
3908}
3909
3910static void irte_ga_activate(void *entry, u16 devid, u16 index)
3911{
3912 struct irte_ga *irte = (struct irte_ga *) entry;
3913
3914 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003915 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003916}
3917
3918static void irte_deactivate(void *entry, u16 devid, u16 index)
3919{
3920 union irte *irte = (union irte *) entry;
3921
3922 irte->fields.valid = 0;
3923 modify_irte(devid, index, irte);
3924}
3925
3926static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3927{
3928 struct irte_ga *irte = (struct irte_ga *) entry;
3929
3930 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003931 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003932}
3933
3934static void irte_set_affinity(void *entry, u16 devid, u16 index,
3935 u8 vector, u32 dest_apicid)
3936{
3937 union irte *irte = (union irte *) entry;
3938
3939 irte->fields.vector = vector;
3940 irte->fields.destination = dest_apicid;
3941 modify_irte(devid, index, irte);
3942}
3943
3944static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3945 u8 vector, u32 dest_apicid)
3946{
3947 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003948 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003949
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003950 if (!dev_data || !dev_data->use_vapic) {
3951 irte->hi.fields.vector = vector;
3952 irte->lo.fields_remap.destination = dest_apicid;
3953 irte->lo.fields_remap.guest_mode = 0;
3954 modify_irte_ga(devid, index, irte, NULL);
3955 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003956}
3957
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003958#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003959static void irte_set_allocated(struct irq_remap_table *table, int index)
3960{
3961 table->table[index] = IRTE_ALLOCATED;
3962}
3963
3964static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3965{
3966 struct irte_ga *ptr = (struct irte_ga *)table->table;
3967 struct irte_ga *irte = &ptr[index];
3968
3969 memset(&irte->lo.val, 0, sizeof(u64));
3970 memset(&irte->hi.val, 0, sizeof(u64));
3971 irte->hi.fields.vector = 0xff;
3972}
3973
3974static bool irte_is_allocated(struct irq_remap_table *table, int index)
3975{
3976 union irte *ptr = (union irte *)table->table;
3977 union irte *irte = &ptr[index];
3978
3979 return irte->val != 0;
3980}
3981
3982static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3983{
3984 struct irte_ga *ptr = (struct irte_ga *)table->table;
3985 struct irte_ga *irte = &ptr[index];
3986
3987 return irte->hi.fields.vector != 0;
3988}
3989
3990static void irte_clear_allocated(struct irq_remap_table *table, int index)
3991{
3992 table->table[index] = 0;
3993}
3994
3995static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3996{
3997 struct irte_ga *ptr = (struct irte_ga *)table->table;
3998 struct irte_ga *irte = &ptr[index];
3999
4000 memset(&irte->lo.val, 0, sizeof(u64));
4001 memset(&irte->hi.val, 0, sizeof(u64));
4002}
4003
Jiang Liu7c71d302015-04-13 14:11:33 +08004004static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004005{
Jiang Liu7c71d302015-04-13 14:11:33 +08004006 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004007
Jiang Liu7c71d302015-04-13 14:11:33 +08004008 switch (info->type) {
4009 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4010 devid = get_ioapic_devid(info->ioapic_id);
4011 break;
4012 case X86_IRQ_ALLOC_TYPE_HPET:
4013 devid = get_hpet_devid(info->hpet_id);
4014 break;
4015 case X86_IRQ_ALLOC_TYPE_MSI:
4016 case X86_IRQ_ALLOC_TYPE_MSIX:
4017 devid = get_device_id(&info->msi_dev->dev);
4018 break;
4019 default:
4020 BUG_ON(1);
4021 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004022 }
4023
Jiang Liu7c71d302015-04-13 14:11:33 +08004024 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004025}
4026
Jiang Liu7c71d302015-04-13 14:11:33 +08004027static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004028{
Jiang Liu7c71d302015-04-13 14:11:33 +08004029 struct amd_iommu *iommu;
4030 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004031
Jiang Liu7c71d302015-04-13 14:11:33 +08004032 if (!info)
4033 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004034
Jiang Liu7c71d302015-04-13 14:11:33 +08004035 devid = get_devid(info);
4036 if (devid >= 0) {
4037 iommu = amd_iommu_rlookup_table[devid];
4038 if (iommu)
4039 return iommu->ir_domain;
4040 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004041
Jiang Liu7c71d302015-04-13 14:11:33 +08004042 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004043}
4044
Jiang Liu7c71d302015-04-13 14:11:33 +08004045static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004046{
Jiang Liu7c71d302015-04-13 14:11:33 +08004047 struct amd_iommu *iommu;
4048 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004049
Jiang Liu7c71d302015-04-13 14:11:33 +08004050 if (!info)
4051 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004052
Jiang Liu7c71d302015-04-13 14:11:33 +08004053 switch (info->type) {
4054 case X86_IRQ_ALLOC_TYPE_MSI:
4055 case X86_IRQ_ALLOC_TYPE_MSIX:
4056 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004057 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004058 return NULL;
4059
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004060 iommu = amd_iommu_rlookup_table[devid];
4061 if (iommu)
4062 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004063 break;
4064 default:
4065 break;
4066 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004067
Jiang Liu7c71d302015-04-13 14:11:33 +08004068 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004069}
4070
Joerg Roedel6b474b82012-06-26 16:46:04 +02004071struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004072 .prepare = amd_iommu_prepare,
4073 .enable = amd_iommu_enable,
4074 .disable = amd_iommu_disable,
4075 .reenable = amd_iommu_reenable,
4076 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004077 .get_ir_irq_domain = get_ir_irq_domain,
4078 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004079};
Jiang Liu7c71d302015-04-13 14:11:33 +08004080
4081static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4082 struct irq_cfg *irq_cfg,
4083 struct irq_alloc_info *info,
4084 int devid, int index, int sub_handle)
4085{
4086 struct irq_2_irte *irte_info = &data->irq_2_irte;
4087 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004088 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004089 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4090
4091 if (!iommu)
4092 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004093
Jiang Liu7c71d302015-04-13 14:11:33 +08004094 data->irq_2_irte.devid = devid;
4095 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004096 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4097 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004098 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004099
4100 switch (info->type) {
4101 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4102 /* Setup IOAPIC entry */
4103 entry = info->ioapic_entry;
4104 info->ioapic_entry = NULL;
4105 memset(entry, 0, sizeof(*entry));
4106 entry->vector = index;
4107 entry->mask = 0;
4108 entry->trigger = info->ioapic_trigger;
4109 entry->polarity = info->ioapic_polarity;
4110 /* Mask level triggered irqs. */
4111 if (info->ioapic_trigger)
4112 entry->mask = 1;
4113 break;
4114
4115 case X86_IRQ_ALLOC_TYPE_HPET:
4116 case X86_IRQ_ALLOC_TYPE_MSI:
4117 case X86_IRQ_ALLOC_TYPE_MSIX:
4118 msg->address_hi = MSI_ADDR_BASE_HI;
4119 msg->address_lo = MSI_ADDR_BASE_LO;
4120 msg->data = irte_info->index;
4121 break;
4122
4123 default:
4124 BUG_ON(1);
4125 break;
4126 }
4127}
4128
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004129struct amd_irte_ops irte_32_ops = {
4130 .prepare = irte_prepare,
4131 .activate = irte_activate,
4132 .deactivate = irte_deactivate,
4133 .set_affinity = irte_set_affinity,
4134 .set_allocated = irte_set_allocated,
4135 .is_allocated = irte_is_allocated,
4136 .clear_allocated = irte_clear_allocated,
4137};
4138
4139struct amd_irte_ops irte_128_ops = {
4140 .prepare = irte_ga_prepare,
4141 .activate = irte_ga_activate,
4142 .deactivate = irte_ga_deactivate,
4143 .set_affinity = irte_ga_set_affinity,
4144 .set_allocated = irte_ga_set_allocated,
4145 .is_allocated = irte_ga_is_allocated,
4146 .clear_allocated = irte_ga_clear_allocated,
4147};
4148
Jiang Liu7c71d302015-04-13 14:11:33 +08004149static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4150 unsigned int nr_irqs, void *arg)
4151{
4152 struct irq_alloc_info *info = arg;
4153 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004154 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004155 struct irq_cfg *cfg;
4156 int i, ret, devid;
4157 int index = -1;
4158
4159 if (!info)
4160 return -EINVAL;
4161 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4162 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4163 return -EINVAL;
4164
4165 /*
4166 * With IRQ remapping enabled, don't need contiguous CPU vectors
4167 * to support multiple MSI interrupts.
4168 */
4169 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4170 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4171
4172 devid = get_devid(info);
4173 if (devid < 0)
4174 return -EINVAL;
4175
4176 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4177 if (ret < 0)
4178 return ret;
4179
Jiang Liu7c71d302015-04-13 14:11:33 +08004180 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4181 if (get_irq_table(devid, true))
4182 index = info->ioapic_pin;
4183 else
4184 ret = -ENOMEM;
4185 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004186 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004187 }
4188 if (index < 0) {
4189 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004190 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004191 goto out_free_parent;
4192 }
4193
4194 for (i = 0; i < nr_irqs; i++) {
4195 irq_data = irq_domain_get_irq_data(domain, virq + i);
4196 cfg = irqd_cfg(irq_data);
4197 if (!irq_data || !cfg) {
4198 ret = -EINVAL;
4199 goto out_free_data;
4200 }
4201
Joerg Roedela130e692015-08-13 11:07:25 +02004202 ret = -ENOMEM;
4203 data = kzalloc(sizeof(*data), GFP_KERNEL);
4204 if (!data)
4205 goto out_free_data;
4206
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004207 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4208 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4209 else
4210 data->entry = kzalloc(sizeof(struct irte_ga),
4211 GFP_KERNEL);
4212 if (!data->entry) {
4213 kfree(data);
4214 goto out_free_data;
4215 }
4216
Jiang Liu7c71d302015-04-13 14:11:33 +08004217 irq_data->hwirq = (devid << 16) + i;
4218 irq_data->chip_data = data;
4219 irq_data->chip = &amd_ir_chip;
4220 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4221 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4222 }
Joerg Roedela130e692015-08-13 11:07:25 +02004223
Jiang Liu7c71d302015-04-13 14:11:33 +08004224 return 0;
4225
4226out_free_data:
4227 for (i--; i >= 0; i--) {
4228 irq_data = irq_domain_get_irq_data(domain, virq + i);
4229 if (irq_data)
4230 kfree(irq_data->chip_data);
4231 }
4232 for (i = 0; i < nr_irqs; i++)
4233 free_irte(devid, index + i);
4234out_free_parent:
4235 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4236 return ret;
4237}
4238
4239static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4240 unsigned int nr_irqs)
4241{
4242 struct irq_2_irte *irte_info;
4243 struct irq_data *irq_data;
4244 struct amd_ir_data *data;
4245 int i;
4246
4247 for (i = 0; i < nr_irqs; i++) {
4248 irq_data = irq_domain_get_irq_data(domain, virq + i);
4249 if (irq_data && irq_data->chip_data) {
4250 data = irq_data->chip_data;
4251 irte_info = &data->irq_2_irte;
4252 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004253 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004254 kfree(data);
4255 }
4256 }
4257 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4258}
4259
4260static void irq_remapping_activate(struct irq_domain *domain,
4261 struct irq_data *irq_data)
4262{
4263 struct amd_ir_data *data = irq_data->chip_data;
4264 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004265 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004266
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004267 if (iommu)
4268 iommu->irte_ops->activate(data->entry, irte_info->devid,
4269 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004270}
4271
4272static void irq_remapping_deactivate(struct irq_domain *domain,
4273 struct irq_data *irq_data)
4274{
4275 struct amd_ir_data *data = irq_data->chip_data;
4276 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004277 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004278
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004279 if (iommu)
4280 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4281 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004282}
4283
4284static struct irq_domain_ops amd_ir_domain_ops = {
4285 .alloc = irq_remapping_alloc,
4286 .free = irq_remapping_free,
4287 .activate = irq_remapping_activate,
4288 .deactivate = irq_remapping_deactivate,
4289};
4290
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004291static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4292{
4293 struct amd_iommu *iommu;
4294 struct amd_iommu_pi_data *pi_data = vcpu_info;
4295 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4296 struct amd_ir_data *ir_data = data->chip_data;
4297 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4298 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004299 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4300
4301 /* Note:
4302 * This device has never been set up for guest mode.
4303 * we should not modify the IRTE
4304 */
4305 if (!dev_data || !dev_data->use_vapic)
4306 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004307
4308 pi_data->ir_data = ir_data;
4309
4310 /* Note:
4311 * SVM tries to set up for VAPIC mode, but we are in
4312 * legacy mode. So, we force legacy mode instead.
4313 */
4314 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4315 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4316 __func__);
4317 pi_data->is_guest_mode = false;
4318 }
4319
4320 iommu = amd_iommu_rlookup_table[irte_info->devid];
4321 if (iommu == NULL)
4322 return -EINVAL;
4323
4324 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4325 if (pi_data->is_guest_mode) {
4326 /* Setting */
4327 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4328 irte->hi.fields.vector = vcpu_pi_info->vector;
4329 irte->lo.fields_vapic.guest_mode = 1;
4330 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4331
4332 ir_data->cached_ga_tag = pi_data->ga_tag;
4333 } else {
4334 /* Un-Setting */
4335 struct irq_cfg *cfg = irqd_cfg(data);
4336
4337 irte->hi.val = 0;
4338 irte->lo.val = 0;
4339 irte->hi.fields.vector = cfg->vector;
4340 irte->lo.fields_remap.guest_mode = 0;
4341 irte->lo.fields_remap.destination = cfg->dest_apicid;
4342 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4343 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4344
4345 /*
4346 * This communicates the ga_tag back to the caller
4347 * so that it can do all the necessary clean up.
4348 */
4349 ir_data->cached_ga_tag = 0;
4350 }
4351
4352 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4353}
4354
Jiang Liu7c71d302015-04-13 14:11:33 +08004355static int amd_ir_set_affinity(struct irq_data *data,
4356 const struct cpumask *mask, bool force)
4357{
4358 struct amd_ir_data *ir_data = data->chip_data;
4359 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4360 struct irq_cfg *cfg = irqd_cfg(data);
4361 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004362 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004363 int ret;
4364
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004365 if (!iommu)
4366 return -ENODEV;
4367
Jiang Liu7c71d302015-04-13 14:11:33 +08004368 ret = parent->chip->irq_set_affinity(parent, mask, force);
4369 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4370 return ret;
4371
4372 /*
4373 * Atomically updates the IRTE with the new destination, vector
4374 * and flushes the interrupt entry cache.
4375 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004376 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4377 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004378
4379 /*
4380 * After this point, all the interrupts will start arriving
4381 * at the new destination. So, time to cleanup the previous
4382 * vector allocation.
4383 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004384 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004385
4386 return IRQ_SET_MASK_OK_DONE;
4387}
4388
4389static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4390{
4391 struct amd_ir_data *ir_data = irq_data->chip_data;
4392
4393 *msg = ir_data->msi_entry;
4394}
4395
4396static struct irq_chip amd_ir_chip = {
4397 .irq_ack = ir_ack_apic_edge,
4398 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004399 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004400 .irq_compose_msi_msg = ir_compose_msi_msg,
4401};
4402
4403int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4404{
4405 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4406 if (!iommu->ir_domain)
4407 return -ENOMEM;
4408
4409 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4410 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4411
4412 return 0;
4413}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004414
4415int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4416{
4417 unsigned long flags;
4418 struct amd_iommu *iommu;
4419 struct irq_remap_table *irt;
4420 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4421 int devid = ir_data->irq_2_irte.devid;
4422 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4423 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4424
4425 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4426 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4427 return 0;
4428
4429 iommu = amd_iommu_rlookup_table[devid];
4430 if (!iommu)
4431 return -ENODEV;
4432
4433 irt = get_irq_table(devid, false);
4434 if (!irt)
4435 return -ENODEV;
4436
4437 spin_lock_irqsave(&irt->lock, flags);
4438
4439 if (ref->lo.fields_vapic.guest_mode) {
4440 if (cpu >= 0)
4441 ref->lo.fields_vapic.destination = cpu;
4442 ref->lo.fields_vapic.is_run = is_run;
4443 barrier();
4444 }
4445
4446 spin_unlock_irqrestore(&irt->lock, flags);
4447
4448 iommu_flush_irt(iommu, devid);
4449 iommu_completion_wait(iommu);
4450 return 0;
4451}
4452EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004453#endif