blob: 6db6e320bc7999d5224dcb1a1215ba6039ae630e [file] [log] [blame]
Alex Deucher66229b22013-06-26 00:11:19 -04001/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#ifndef PP_SMC_H
24#define PP_SMC_H
25
26#pragma pack(push, 1)
27
28#define PPSMC_SWSTATE_FLAG_DC 0x01
Alex Deuchera9e61412013-06-25 17:56:16 -040029#define PPSMC_SWSTATE_FLAG_UVD 0x02
30#define PPSMC_SWSTATE_FLAG_VCE 0x04
31#define PPSMC_SWSTATE_FLAG_PCIE_X1 0x08
Alex Deucher66229b22013-06-26 00:11:19 -040032
33#define PPSMC_THERMAL_PROTECT_TYPE_INTERNAL 0x00
34#define PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL 0x01
35#define PPSMC_THERMAL_PROTECT_TYPE_NONE 0xff
36
37#define PPSMC_SYSTEMFLAG_GPIO_DC 0x01
38#define PPSMC_SYSTEMFLAG_STEPVDDC 0x02
39#define PPSMC_SYSTEMFLAG_GDDR5 0x04
40#define PPSMC_SYSTEMFLAG_DISABLE_BABYSTEP 0x08
41#define PPSMC_SYSTEMFLAG_REGULATOR_HOT 0x10
Alex Deuchera9e61412013-06-25 17:56:16 -040042#define PPSMC_SYSTEMFLAG_REGULATOR_HOT_ANALOG 0x20
43#define PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO 0x40
Alex Deucher66229b22013-06-26 00:11:19 -040044
45#define PPSMC_EXTRAFLAGS_AC2DC_ACTION_MASK 0x07
46#define PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK 0x08
47#define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTODPMLOWSTATE 0x00
48#define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE 0x01
Alex Deuchera9e61412013-06-25 17:56:16 -040049#define PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH 0x02
Alex Deucher66229b22013-06-26 00:11:19 -040050
51#define PPSMC_DISPLAY_WATERMARK_LOW 0
52#define PPSMC_DISPLAY_WATERMARK_HIGH 1
53
54#define PPSMC_STATEFLAG_AUTO_PULSE_SKIP 0x01
Alex Deucher69e0b572013-04-12 16:42:42 -040055#define PPSMC_STATEFLAG_POWERBOOST 0x02
Alex Deuchera9e61412013-06-25 17:56:16 -040056#define PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE 0x20
57#define PPSMC_STATEFLAG_DEEPSLEEP_BYPASS 0x40
Alex Deucher66229b22013-06-26 00:11:19 -040058
59#define PPSMC_Result_OK ((uint8_t)0x01)
60#define PPSMC_Result_Failed ((uint8_t)0xFF)
61
62typedef uint8_t PPSMC_Result;
63
64#define PPSMC_MSG_Halt ((uint8_t)0x10)
65#define PPSMC_MSG_Resume ((uint8_t)0x11)
66#define PPSMC_MSG_ZeroLevelsDisabled ((uint8_t)0x13)
67#define PPSMC_MSG_OneLevelsDisabled ((uint8_t)0x14)
68#define PPSMC_MSG_TwoLevelsDisabled ((uint8_t)0x15)
69#define PPSMC_MSG_EnableThermalInterrupt ((uint8_t)0x16)
Alex Deucher69e0b572013-04-12 16:42:42 -040070#define PPSMC_MSG_RunningOnAC ((uint8_t)0x17)
Alex Deucher66229b22013-06-26 00:11:19 -040071#define PPSMC_MSG_SwitchToSwState ((uint8_t)0x20)
72#define PPSMC_MSG_SwitchToInitialState ((uint8_t)0x40)
73#define PPSMC_MSG_NoForcedLevel ((uint8_t)0x41)
Alex Deucher8b5e6b72013-07-02 18:40:35 -040074#define PPSMC_MSG_ForceHigh ((uint8_t)0x42)
75#define PPSMC_MSG_ForceMediumOrHigh ((uint8_t)0x43)
Alex Deucher66229b22013-06-26 00:11:19 -040076#define PPSMC_MSG_SwitchToMinimumPower ((uint8_t)0x51)
77#define PPSMC_MSG_ResumeFromMinimumPower ((uint8_t)0x52)
Alex Deucher69e0b572013-04-12 16:42:42 -040078#define PPSMC_MSG_EnableCac ((uint8_t)0x53)
79#define PPSMC_MSG_DisableCac ((uint8_t)0x54)
80#define PPSMC_TDPClampingActive ((uint8_t)0x59)
81#define PPSMC_TDPClampingInactive ((uint8_t)0x5A)
Alex Deucher66229b22013-06-26 00:11:19 -040082#define PPSMC_MSG_NoDisplay ((uint8_t)0x5D)
83#define PPSMC_MSG_HasDisplay ((uint8_t)0x5E)
Alex Deucher69e0b572013-04-12 16:42:42 -040084#define PPSMC_MSG_UVDPowerOFF ((uint8_t)0x60)
85#define PPSMC_MSG_UVDPowerON ((uint8_t)0x61)
Alex Deucher66229b22013-06-26 00:11:19 -040086#define PPSMC_MSG_EnableULV ((uint8_t)0x62)
87#define PPSMC_MSG_DisableULV ((uint8_t)0x63)
88#define PPSMC_MSG_EnterULV ((uint8_t)0x64)
89#define PPSMC_MSG_ExitULV ((uint8_t)0x65)
Alex Deucher69e0b572013-04-12 16:42:42 -040090#define PPSMC_CACLongTermAvgEnable ((uint8_t)0x6E)
91#define PPSMC_CACLongTermAvgDisable ((uint8_t)0x6F)
92#define PPSMC_MSG_CollectCAC_PowerCorreln ((uint8_t)0x7A)
Alex Deuchera9e61412013-06-25 17:56:16 -040093#define PPSMC_FlushDataCache ((uint8_t)0x80)
Alex Deucher69e0b572013-04-12 16:42:42 -040094#define PPSMC_MSG_SetEnabledLevels ((uint8_t)0x82)
95#define PPSMC_MSG_SetForcedLevels ((uint8_t)0x83)
Alex Deucher66229b22013-06-26 00:11:19 -040096#define PPSMC_MSG_ResetToDefaults ((uint8_t)0x84)
Alex Deuchera9e61412013-06-25 17:56:16 -040097#define PPSMC_MSG_EnableDTE ((uint8_t)0x87)
98#define PPSMC_MSG_DisableDTE ((uint8_t)0x88)
99#define PPSMC_MSG_ThrottleOVRDSCLKDS ((uint8_t)0x96)
100#define PPSMC_MSG_CancelThrottleOVRDSCLKDS ((uint8_t)0x97)
Alex Deucher66229b22013-06-26 00:11:19 -0400101
Alex Deucher41a524a2013-08-14 01:01:40 -0400102/* KV/KB */
103#define PPSMC_MSG_UVDDPM_SetEnabledMask ((uint16_t) 0x12D)
104#define PPSMC_MSG_VCEDPM_SetEnabledMask ((uint16_t) 0x12E)
105#define PPSMC_MSG_ACPDPM_SetEnabledMask ((uint16_t) 0x12F)
106#define PPSMC_MSG_SAMUDPM_SetEnabledMask ((uint16_t) 0x130)
107#define PPSMC_MSG_MCLKDPM_ForceState ((uint16_t) 0x131)
108#define PPSMC_MSG_MCLKDPM_NoForcedLevel ((uint16_t) 0x132)
109#define PPSMC_MSG_Voltage_Cntl_Disable ((uint16_t) 0x135)
110#define PPSMC_MSG_PCIeDPM_Enable ((uint16_t) 0x136)
111#define PPSMC_MSG_ACPPowerOFF ((uint16_t) 0x137)
112#define PPSMC_MSG_ACPPowerON ((uint16_t) 0x138)
113#define PPSMC_MSG_SAMPowerOFF ((uint16_t) 0x139)
114#define PPSMC_MSG_SAMPowerON ((uint16_t) 0x13a)
115#define PPSMC_MSG_PCIeDPM_Disable ((uint16_t) 0x13d)
116#define PPSMC_MSG_NBDPM_Enable ((uint16_t) 0x140)
117#define PPSMC_MSG_NBDPM_Disable ((uint16_t) 0x141)
118#define PPSMC_MSG_SCLKDPM_SetEnabledMask ((uint16_t) 0x145)
119#define PPSMC_MSG_DPM_Enable ((uint16_t) 0x14e)
120#define PPSMC_MSG_DPM_Disable ((uint16_t) 0x14f)
121#define PPSMC_MSG_UVDDPM_Enable ((uint16_t) 0x154)
122#define PPSMC_MSG_UVDDPM_Disable ((uint16_t) 0x155)
123#define PPSMC_MSG_SAMUDPM_Enable ((uint16_t) 0x156)
124#define PPSMC_MSG_SAMUDPM_Disable ((uint16_t) 0x157)
125#define PPSMC_MSG_ACPDPM_Enable ((uint16_t) 0x158)
126#define PPSMC_MSG_ACPDPM_Disable ((uint16_t) 0x159)
127#define PPSMC_MSG_VCEDPM_Enable ((uint16_t) 0x15a)
128#define PPSMC_MSG_VCEDPM_Disable ((uint16_t) 0x15b)
129#define PPSMC_MSG_SCLKDPM_GetEnabledMask ((uint16_t) 0x162)
130#define PPSMC_MSG_SCLKDPM_FreezeLevel ((uint16_t) 0x189)
131#define PPSMC_MSG_SCLKDPM_UnfreezeLevel ((uint16_t) 0x18A)
132
Alex Deucherd70229f2013-04-12 16:40:41 -0400133/* TN */
134#define PPSMC_MSG_DPM_Config ((uint32_t) 0x102)
135#define PPSMC_MSG_DPM_ForceState ((uint32_t) 0x104)
136#define PPSMC_MSG_PG_SIMD_Config ((uint32_t) 0x108)
Alex Deucher9b5de592013-07-02 18:52:10 -0400137#define PPSMC_MSG_DPM_N_LevelsDisabled ((uint32_t) 0x112)
Alex Deucher41a524a2013-08-14 01:01:40 -0400138#define PPSMC_MSG_Voltage_Cntl_Enable ((uint32_t) 0x109)
139#define PPSMC_MSG_VCEPowerOFF ((uint32_t) 0x10e)
140#define PPSMC_MSG_VCEPowerON ((uint32_t) 0x10f)
Alex Deucherd70229f2013-04-12 16:40:41 -0400141#define PPSMC_MSG_DCE_RemoveVoltageAdjustment ((uint32_t) 0x11d)
142#define PPSMC_MSG_DCE_AllowVoltageAdjustment ((uint32_t) 0x11e)
Alex Deucher0c4aaea2012-11-07 20:05:07 -0500143#define PPSMC_MSG_UVD_DPM_Config ((uint32_t) 0x124)
Alex Deucherd70229f2013-04-12 16:40:41 -0400144
145
146typedef uint16_t PPSMC_Msg;
Alex Deucher66229b22013-06-26 00:11:19 -0400147
148#pragma pack(pop)
149
150#endif