blob: d36aa7621ad921c37f203c549d6a0e30bdd0194e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000029#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/io.h>
33#include <asm/irq.h>
34
Francois Romieu865c6522008-05-11 14:51:00 +020035#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
37#define PFX MODULENAME ": "
38
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
Hayes Wangc5583862012-07-02 17:23:22 +080050#define FIRMWARE_8168G_1 "rtl_nic/rtl8168g-1.fw"
françois romieubca03d52011-01-03 15:07:31 +000051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#ifdef RTL8169_DEBUG
53#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020054 if (!(expr)) { \
55 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070056 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020057 }
Joe Perches06fa7352007-10-18 21:15:00 +020058#define dprintk(fmt, args...) \
59 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#else
61#define assert(expr) do {} while (0)
62#define dprintk(fmt, args...) do {} while (0)
63#endif /* RTL8169_DEBUG */
64
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020065#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070066 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020067
Julien Ducourthial477206a2012-05-09 00:00:06 +020068#define TX_SLOTS_AVAIL(tp) \
69 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
70
71/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
72#define TX_FRAGS_READY_FOR(tp,nr_frags) \
73 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
76 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050077static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Francois Romieu9c14cea2008-07-05 00:21:15 +020079#define MAX_READ_REQUEST_SHIFT 12
Michal Schmidtaee77e42012-09-09 13:55:26 +000080#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
82
83#define R8169_REGS_SIZE 256
84#define R8169_NAPI_WEIGHT 64
85#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000086#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
88#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
89
90#define RTL8169_TX_TIMEOUT (6*HZ)
91#define RTL8169_PHY_TIMEOUT (10*HZ)
92
93/* write/read MMIO register */
94#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
95#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
96#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
97#define RTL_R8(reg) readb (ioaddr + (reg))
98#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +000099#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200102 RTL_GIGA_MAC_VER_01 = 0,
103 RTL_GIGA_MAC_VER_02,
104 RTL_GIGA_MAC_VER_03,
105 RTL_GIGA_MAC_VER_04,
106 RTL_GIGA_MAC_VER_05,
107 RTL_GIGA_MAC_VER_06,
108 RTL_GIGA_MAC_VER_07,
109 RTL_GIGA_MAC_VER_08,
110 RTL_GIGA_MAC_VER_09,
111 RTL_GIGA_MAC_VER_10,
112 RTL_GIGA_MAC_VER_11,
113 RTL_GIGA_MAC_VER_12,
114 RTL_GIGA_MAC_VER_13,
115 RTL_GIGA_MAC_VER_14,
116 RTL_GIGA_MAC_VER_15,
117 RTL_GIGA_MAC_VER_16,
118 RTL_GIGA_MAC_VER_17,
119 RTL_GIGA_MAC_VER_18,
120 RTL_GIGA_MAC_VER_19,
121 RTL_GIGA_MAC_VER_20,
122 RTL_GIGA_MAC_VER_21,
123 RTL_GIGA_MAC_VER_22,
124 RTL_GIGA_MAC_VER_23,
125 RTL_GIGA_MAC_VER_24,
126 RTL_GIGA_MAC_VER_25,
127 RTL_GIGA_MAC_VER_26,
128 RTL_GIGA_MAC_VER_27,
129 RTL_GIGA_MAC_VER_28,
130 RTL_GIGA_MAC_VER_29,
131 RTL_GIGA_MAC_VER_30,
132 RTL_GIGA_MAC_VER_31,
133 RTL_GIGA_MAC_VER_32,
134 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800135 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800136 RTL_GIGA_MAC_VER_35,
137 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800138 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800139 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800140 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800141 RTL_GIGA_MAC_VER_40,
142 RTL_GIGA_MAC_VER_41,
Francois Romieu85bffe62011-04-27 08:22:39 +0200143 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144};
145
Francois Romieu2b7b4312011-04-18 22:53:24 -0700146enum rtl_tx_desc_version {
147 RTL_TD_0 = 0,
148 RTL_TD_1 = 1,
149};
150
Francois Romieud58d46b2011-05-03 16:38:29 +0200151#define JUMBO_1K ETH_DATA_LEN
152#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
153#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
154#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
155#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
156
157#define _R(NAME,TD,FW,SZ,B) { \
158 .name = NAME, \
159 .txd_version = TD, \
160 .fw_name = FW, \
161 .jumbo_max = SZ, \
162 .jumbo_tx_csum = B \
163}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800165static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700167 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200168 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200169 u16 jumbo_max;
170 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200171} rtl_chip_infos[] = {
172 /* PCI devices. */
173 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200174 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200175 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200176 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200178 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200180 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200182 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200184 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 /* PCI-E devices. */
186 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200187 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200189 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200191 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200193 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200195 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200197 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200199 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200201 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200203 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200205 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_17] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200207 _R("RTL8168b/8111b", RTL_TD_1, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200209 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200211 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200213 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200215 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200217 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200219 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200221 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200223 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
224 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200226 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
227 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200229 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200231 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200233 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
234 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200236 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
237 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200238 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200239 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200240 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200241 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
242 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200244 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
245 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800246 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200247 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
248 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800249 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200250 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
251 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800252 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200253 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
254 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800255 [RTL_GIGA_MAC_VER_37] =
256 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
257 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800258 [RTL_GIGA_MAC_VER_38] =
259 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
260 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800261 [RTL_GIGA_MAC_VER_39] =
262 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
263 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800264 [RTL_GIGA_MAC_VER_40] =
265 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_1,
266 JUMBO_9K, false),
267 [RTL_GIGA_MAC_VER_41] =
268 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269};
270#undef _R
271
Francois Romieubcf0bf92006-07-26 23:14:13 +0200272enum cfg_version {
273 RTL_CFG_0 = 0x00,
274 RTL_CFG_1,
275 RTL_CFG_2
276};
277
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000278static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200279 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200280 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200281 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100282 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200283 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200284 { PCI_VENDOR_ID_DLINK, 0x4300,
285 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200286 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000287 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200288 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200289 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
290 { PCI_VENDOR_ID_LINKSYS, 0x1032,
291 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100292 { 0x0001, 0x8168,
293 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 {0,},
295};
296
297MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
298
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000299static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700300static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200301static struct {
302 u32 msg_enable;
303} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Francois Romieu07d3f512007-02-21 22:40:46 +0100305enum rtl_registers {
306 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100307 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100308 MAR0 = 8, /* Multicast filter. */
309 CounterAddrLow = 0x10,
310 CounterAddrHigh = 0x14,
311 TxDescStartAddrLow = 0x20,
312 TxDescStartAddrHigh = 0x24,
313 TxHDescStartAddrLow = 0x28,
314 TxHDescStartAddrHigh = 0x2c,
315 FLASH = 0x30,
316 ERSR = 0x36,
317 ChipCmd = 0x37,
318 TxPoll = 0x38,
319 IntrMask = 0x3c,
320 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700321
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800322 TxConfig = 0x40,
323#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
324#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
325
326 RxConfig = 0x44,
327#define RX128_INT_EN (1 << 15) /* 8111c and later */
328#define RX_MULTI_EN (1 << 14) /* 8111c only */
329#define RXCFG_FIFO_SHIFT 13
330 /* No threshold before first PCI xfer */
331#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
332#define RXCFG_DMA_SHIFT 8
333 /* Unlimited maximum PCI burst. */
334#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700335
Francois Romieu07d3f512007-02-21 22:40:46 +0100336 RxMissed = 0x4c,
337 Cfg9346 = 0x50,
338 Config0 = 0x51,
339 Config1 = 0x52,
340 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200341#define PME_SIGNAL (1 << 5) /* 8168c and later */
342
Francois Romieu07d3f512007-02-21 22:40:46 +0100343 Config3 = 0x54,
344 Config4 = 0x55,
345 Config5 = 0x56,
346 MultiIntr = 0x5c,
347 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100348 PHYstatus = 0x6c,
349 RxMaxSize = 0xda,
350 CPlusCmd = 0xe0,
351 IntrMitigate = 0xe2,
352 RxDescAddrLow = 0xe4,
353 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000354 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
355
356#define NoEarlyTx 0x3f /* Max value : no early transmit. */
357
358 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
359
360#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800361#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000362
Francois Romieu07d3f512007-02-21 22:40:46 +0100363 FuncEvent = 0xf0,
364 FuncEventMask = 0xf4,
365 FuncPresetState = 0xf8,
366 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367};
368
Francois Romieuf162a5d2008-06-01 22:37:49 +0200369enum rtl8110_registers {
370 TBICSR = 0x64,
371 TBI_ANAR = 0x68,
372 TBI_LPAR = 0x6a,
373};
374
375enum rtl8168_8101_registers {
376 CSIDR = 0x64,
377 CSIAR = 0x68,
378#define CSIAR_FLAG 0x80000000
379#define CSIAR_WRITE_CMD 0x80000000
380#define CSIAR_BYTE_ENABLE 0x0f
381#define CSIAR_BYTE_ENABLE_SHIFT 12
382#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800383#define CSIAR_FUNC_CARD 0x00000000
384#define CSIAR_FUNC_SDIO 0x00010000
385#define CSIAR_FUNC_NIC 0x00020000
françois romieu065c27c2011-01-03 15:08:12 +0000386 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200387 EPHYAR = 0x80,
388#define EPHYAR_FLAG 0x80000000
389#define EPHYAR_WRITE_CMD 0x80000000
390#define EPHYAR_REG_MASK 0x1f
391#define EPHYAR_REG_SHIFT 16
392#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800393 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800394#define PFM_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200395 DBG_REG = 0xd1,
396#define FIX_NAK_1 (1 << 4)
397#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800398 TWSI = 0xd2,
399 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800400#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800401#define TX_EMPTY (1 << 5)
402#define RX_EMPTY (1 << 4)
403#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800404#define EN_NDP (1 << 3)
405#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800406#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000407 EFUSEAR = 0xdc,
408#define EFUSEAR_FLAG 0x80000000
409#define EFUSEAR_WRITE_CMD 0x80000000
410#define EFUSEAR_READ_CMD 0x00000000
411#define EFUSEAR_REG_MASK 0x03ff
412#define EFUSEAR_REG_SHIFT 8
413#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200414};
415
françois romieuc0e45c12011-01-03 15:08:04 +0000416enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800417 LED_FREQ = 0x1a,
418 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000419 ERIDR = 0x70,
420 ERIAR = 0x74,
421#define ERIAR_FLAG 0x80000000
422#define ERIAR_WRITE_CMD 0x80000000
423#define ERIAR_READ_CMD 0x00000000
424#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000425#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800426#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
427#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
428#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
429#define ERIAR_MASK_SHIFT 12
430#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
431#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800432#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800433#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000434 EPHY_RXER_NUM = 0x7c,
435 OCPDR = 0xb0, /* OCP GPHY access */
436#define OCPDR_WRITE_CMD 0x80000000
437#define OCPDR_READ_CMD 0x00000000
438#define OCPDR_REG_MASK 0x7f
439#define OCPDR_GPHY_REG_SHIFT 16
440#define OCPDR_DATA_MASK 0xffff
441 OCPAR = 0xb4,
442#define OCPAR_FLAG 0x80000000
443#define OCPAR_GPHY_WRITE_CMD 0x8000f060
444#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800445 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000446 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
447 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200448#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800449#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800450#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800451#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800452#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000453};
454
Francois Romieu07d3f512007-02-21 22:40:46 +0100455enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100457 SYSErr = 0x8000,
458 PCSTimeout = 0x4000,
459 SWInt = 0x0100,
460 TxDescUnavail = 0x0080,
461 RxFIFOOver = 0x0040,
462 LinkChg = 0x0020,
463 RxOverflow = 0x0010,
464 TxErr = 0x0008,
465 TxOK = 0x0004,
466 RxErr = 0x0002,
467 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
469 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400470 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200471 RxFOVF = (1 << 23),
472 RxRWT = (1 << 22),
473 RxRES = (1 << 21),
474 RxRUNT = (1 << 20),
475 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
477 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800478 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100479 CmdReset = 0x10,
480 CmdRxEnb = 0x08,
481 CmdTxEnb = 0x04,
482 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Francois Romieu275391a2007-02-23 23:50:28 +0100484 /* TXPoll register p.5 */
485 HPQ = 0x80, /* Poll cmd on the high prio queue */
486 NPQ = 0x40, /* Poll cmd on the low prio queue */
487 FSWInt = 0x01, /* Forced software interrupt */
488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100490 Cfg9346_Lock = 0x00,
491 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100494 AcceptErr = 0x20,
495 AcceptRunt = 0x10,
496 AcceptBroadcast = 0x08,
497 AcceptMulticast = 0x04,
498 AcceptMyPhys = 0x02,
499 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200500#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 /* TxConfigBits */
503 TxInterFrameGapShift = 24,
504 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
505
Francois Romieu5d06a992006-02-23 00:47:58 +0100506 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200507 LEDS1 = (1 << 7),
508 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200509 Speed_down = (1 << 4),
510 MEMMAP = (1 << 3),
511 IOMAP = (1 << 2),
512 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100513 PMEnable = (1 << 0), /* Power Management Enable */
514
Francois Romieu6dccd162007-02-13 23:38:05 +0100515 /* Config2 register p. 25 */
françois romieu2ca6cf02011-12-15 08:37:43 +0000516 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100517 PCI_Clock_66MHz = 0x01,
518 PCI_Clock_33MHz = 0x00,
519
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100520 /* Config3 register p.25 */
521 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
522 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200523 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200524 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100525
Francois Romieud58d46b2011-05-03 16:38:29 +0200526 /* Config4 register */
527 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
528
Francois Romieu5d06a992006-02-23 00:47:58 +0100529 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100530 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
531 MWF = (1 << 5), /* Accept Multicast wakeup frame */
532 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200533 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100534 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100535 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 /* TBICSR p.28 */
538 TBIReset = 0x80000000,
539 TBILoopback = 0x40000000,
540 TBINwEnable = 0x20000000,
541 TBINwRestart = 0x10000000,
542 TBILinkOk = 0x02000000,
543 TBINwComplete = 0x01000000,
544
545 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200546 EnableBist = (1 << 15), // 8168 8101
547 Mac_dbgo_oe = (1 << 14), // 8168 8101
548 Normal_mode = (1 << 13), // unused
549 Force_half_dup = (1 << 12), // 8168 8101
550 Force_rxflow_en = (1 << 11), // 8168 8101
551 Force_txflow_en = (1 << 10), // 8168 8101
552 Cxpl_dbg_sel = (1 << 9), // 8168 8101
553 ASF = (1 << 8), // 8168 8101
554 PktCntrDisable = (1 << 7), // 8168 8101
555 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 RxVlan = (1 << 6),
557 RxChkSum = (1 << 5),
558 PCIDAC = (1 << 4),
559 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100560 INTT_0 = 0x0000, // 8168
561 INTT_1 = 0x0001, // 8168
562 INTT_2 = 0x0002, // 8168
563 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100566 TBI_Enable = 0x80,
567 TxFlowCtrl = 0x40,
568 RxFlowCtrl = 0x20,
569 _1000bpsF = 0x10,
570 _100bps = 0x08,
571 _10bps = 0x04,
572 LinkStatus = 0x02,
573 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100576 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200577
578 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100579 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580};
581
Francois Romieu2b7b4312011-04-18 22:53:24 -0700582enum rtl_desc_bit {
583 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
585 RingEnd = (1 << 30), /* End of descriptor ring */
586 FirstFrag = (1 << 29), /* First segment of a packet */
587 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700588};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Francois Romieu2b7b4312011-04-18 22:53:24 -0700590/* Generic case. */
591enum rtl_tx_desc_bit {
592 /* First doubleword. */
593 TD_LSO = (1 << 27), /* Large Send Offload */
594#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Francois Romieu2b7b4312011-04-18 22:53:24 -0700596 /* Second doubleword. */
597 TxVlanTag = (1 << 17), /* Add VLAN tag */
598};
599
600/* 8169, 8168b and 810x except 8102e. */
601enum rtl_tx_desc_bit_0 {
602 /* First doubleword. */
603#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
604 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
605 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
606 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
607};
608
609/* 8102e, 8168c and beyond. */
610enum rtl_tx_desc_bit_1 {
611 /* Second doubleword. */
612#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
613 TD1_IP_CS = (1 << 29), /* Calculate IP checksum */
614 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
615 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
616};
617
618static const struct rtl_tx_desc_info {
619 struct {
620 u32 udp;
621 u32 tcp;
622 } checksum;
623 u16 mss_shift;
624 u16 opts_offset;
625} tx_desc_info [] = {
626 [RTL_TD_0] = {
627 .checksum = {
628 .udp = TD0_IP_CS | TD0_UDP_CS,
629 .tcp = TD0_IP_CS | TD0_TCP_CS
630 },
631 .mss_shift = TD0_MSS_SHIFT,
632 .opts_offset = 0
633 },
634 [RTL_TD_1] = {
635 .checksum = {
636 .udp = TD1_IP_CS | TD1_UDP_CS,
637 .tcp = TD1_IP_CS | TD1_TCP_CS
638 },
639 .mss_shift = TD1_MSS_SHIFT,
640 .opts_offset = 1
641 }
642};
643
644enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 /* Rx private */
646 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
647 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
648
649#define RxProtoUDP (PID1)
650#define RxProtoTCP (PID0)
651#define RxProtoIP (PID1 | PID0)
652#define RxProtoMask RxProtoIP
653
654 IPFail = (1 << 16), /* IP checksum failed */
655 UDPFail = (1 << 15), /* UDP/IP checksum failed */
656 TCPFail = (1 << 14), /* TCP/IP checksum failed */
657 RxVlanTag = (1 << 16), /* VLAN tag available */
658};
659
660#define RsvdMask 0x3fffc000
661
662struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200663 __le32 opts1;
664 __le32 opts2;
665 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666};
667
668struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200669 __le32 opts1;
670 __le32 opts2;
671 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672};
673
674struct ring_info {
675 struct sk_buff *skb;
676 u32 len;
677 u8 __pad[sizeof(void *) - sizeof(u32)];
678};
679
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200680enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200681 RTL_FEATURE_WOL = (1 << 0),
682 RTL_FEATURE_MSI = (1 << 1),
683 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200684};
685
Ivan Vecera355423d2009-02-06 21:49:57 -0800686struct rtl8169_counters {
687 __le64 tx_packets;
688 __le64 rx_packets;
689 __le64 tx_errors;
690 __le32 rx_errors;
691 __le16 rx_missed;
692 __le16 align_errors;
693 __le32 tx_one_collision;
694 __le32 tx_multi_collision;
695 __le64 rx_unicast;
696 __le64 rx_broadcast;
697 __le32 rx_multicast;
698 __le16 tx_aborted;
699 __le16 tx_underun;
700};
701
Francois Romieuda78dbf2012-01-26 14:18:23 +0100702enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100703 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100704 RTL_FLAG_TASK_SLOW_PENDING,
705 RTL_FLAG_TASK_RESET_PENDING,
706 RTL_FLAG_TASK_PHY_PENDING,
707 RTL_FLAG_MAX
708};
709
Junchang Wang8027aa22012-03-04 23:30:32 +0100710struct rtl8169_stats {
711 u64 packets;
712 u64 bytes;
713 struct u64_stats_sync syncp;
714};
715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716struct rtl8169_private {
717 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200718 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000719 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700720 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200721 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700722 u16 txd_version;
723 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
725 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100727 struct rtl8169_stats rx_stats;
728 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
730 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
731 dma_addr_t TxPhyAddr;
732 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000733 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 struct timer_list timer;
736 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100737
738 u16 event_slow;
françois romieuc0e45c12011-01-03 15:08:04 +0000739
740 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200741 void (*write)(struct rtl8169_private *, int, int);
742 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000743 } mdio_ops;
744
françois romieu065c27c2011-01-03 15:08:12 +0000745 struct pll_power_ops {
746 void (*down)(struct rtl8169_private *);
747 void (*up)(struct rtl8169_private *);
748 } pll_power_ops;
749
Francois Romieud58d46b2011-05-03 16:38:29 +0200750 struct jumbo_ops {
751 void (*enable)(struct rtl8169_private *);
752 void (*disable)(struct rtl8169_private *);
753 } jumbo_ops;
754
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800755 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200756 void (*write)(struct rtl8169_private *, int, int);
757 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800758 } csi_ops;
759
Oliver Neukum54405cd2011-01-06 21:55:13 +0100760 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200761 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000762 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100763 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000764 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800766 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100767
768 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100769 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
770 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100771 struct work_struct work;
772 } wk;
773
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200774 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200775
776 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800777 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000778 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400779 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000780
Francois Romieub6ffd972011-06-17 17:00:05 +0200781 struct rtl_fw {
782 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200783
784#define RTL_VER_SIZE 32
785
786 char version[RTL_VER_SIZE];
787
788 struct rtl_fw_phy_action {
789 __le32 *code;
790 size_t size;
791 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200792 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300793#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800794
795 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796};
797
Ralf Baechle979b6c12005-06-13 14:30:40 -0700798MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700801MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200802module_param_named(debug, debug.msg_enable, int, 0);
803MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804MODULE_LICENSE("GPL");
805MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000806MODULE_FIRMWARE(FIRMWARE_8168D_1);
807MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000808MODULE_FIRMWARE(FIRMWARE_8168E_1);
809MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400810MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800811MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800812MODULE_FIRMWARE(FIRMWARE_8168F_1);
813MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800814MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800815MODULE_FIRMWARE(FIRMWARE_8411_1);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800816MODULE_FIRMWARE(FIRMWARE_8106E_1);
Hayes Wangc5583862012-07-02 17:23:22 +0800817MODULE_FIRMWARE(FIRMWARE_8168G_1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Francois Romieuda78dbf2012-01-26 14:18:23 +0100819static void rtl_lock_work(struct rtl8169_private *tp)
820{
821 mutex_lock(&tp->wk.mutex);
822}
823
824static void rtl_unlock_work(struct rtl8169_private *tp)
825{
826 mutex_unlock(&tp->wk.mutex);
827}
828
Francois Romieud58d46b2011-05-03 16:38:29 +0200829static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
830{
Jiang Liu7d7903b2012-07-24 17:20:16 +0800831 pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
832 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200833}
834
Francois Romieuffc46952012-07-06 14:19:23 +0200835struct rtl_cond {
836 bool (*check)(struct rtl8169_private *);
837 const char *msg;
838};
839
840static void rtl_udelay(unsigned int d)
841{
842 udelay(d);
843}
844
845static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
846 void (*delay)(unsigned int), unsigned int d, int n,
847 bool high)
848{
849 int i;
850
851 for (i = 0; i < n; i++) {
852 delay(d);
853 if (c->check(tp) == high)
854 return true;
855 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200856 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
857 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200858 return false;
859}
860
861static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
862 const struct rtl_cond *c,
863 unsigned int d, int n)
864{
865 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
866}
867
868static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
869 const struct rtl_cond *c,
870 unsigned int d, int n)
871{
872 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
873}
874
875static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
876 const struct rtl_cond *c,
877 unsigned int d, int n)
878{
879 return rtl_loop_wait(tp, c, msleep, d, n, true);
880}
881
882static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
883 const struct rtl_cond *c,
884 unsigned int d, int n)
885{
886 return rtl_loop_wait(tp, c, msleep, d, n, false);
887}
888
889#define DECLARE_RTL_COND(name) \
890static bool name ## _check(struct rtl8169_private *); \
891 \
892static const struct rtl_cond name = { \
893 .check = name ## _check, \
894 .msg = #name \
895}; \
896 \
897static bool name ## _check(struct rtl8169_private *tp)
898
899DECLARE_RTL_COND(rtl_ocpar_cond)
900{
901 void __iomem *ioaddr = tp->mmio_addr;
902
903 return RTL_R32(OCPAR) & OCPAR_FLAG;
904}
905
françois romieub646d902011-01-03 15:08:21 +0000906static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
907{
908 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000909
910 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200911
912 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
913 RTL_R32(OCPDR) : ~0;
françois romieub646d902011-01-03 15:08:21 +0000914}
915
916static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
917{
918 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000919
920 RTL_W32(OCPDR, data);
921 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200922
923 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
924}
925
926DECLARE_RTL_COND(rtl_eriar_cond)
927{
928 void __iomem *ioaddr = tp->mmio_addr;
929
930 return RTL_R32(ERIAR) & ERIAR_FLAG;
françois romieub646d902011-01-03 15:08:21 +0000931}
932
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800933static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
françois romieub646d902011-01-03 15:08:21 +0000934{
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800935 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000936
937 RTL_W8(ERIDR, cmd);
938 RTL_W32(ERIAR, 0x800010e8);
939 msleep(2);
Francois Romieuffc46952012-07-06 14:19:23 +0200940
941 if (!rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 5))
942 return;
françois romieub646d902011-01-03 15:08:21 +0000943
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800944 ocp_write(tp, 0x1, 0x30, 0x00000001);
françois romieub646d902011-01-03 15:08:21 +0000945}
946
947#define OOB_CMD_RESET 0x00
948#define OOB_CMD_DRIVER_START 0x05
949#define OOB_CMD_DRIVER_STOP 0x06
950
Francois Romieucecb5fd2011-04-01 10:21:07 +0200951static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
952{
953 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
954}
955
Francois Romieuffc46952012-07-06 14:19:23 +0200956DECLARE_RTL_COND(rtl_ocp_read_cond)
françois romieub646d902011-01-03 15:08:21 +0000957{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200958 u16 reg;
françois romieub646d902011-01-03 15:08:21 +0000959
Francois Romieucecb5fd2011-04-01 10:21:07 +0200960 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000961
Francois Romieuffc46952012-07-06 14:19:23 +0200962 return ocp_read(tp, 0x0f, reg) & 0x00000800;
963}
964
965static void rtl8168_driver_start(struct rtl8169_private *tp)
966{
967 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
968
969 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
françois romieub646d902011-01-03 15:08:21 +0000970}
971
972static void rtl8168_driver_stop(struct rtl8169_private *tp)
973{
françois romieub646d902011-01-03 15:08:21 +0000974 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
975
Francois Romieuffc46952012-07-06 14:19:23 +0200976 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
françois romieub646d902011-01-03 15:08:21 +0000977}
978
hayeswang4804b3b2011-03-21 01:50:29 +0000979static int r8168dp_check_dash(struct rtl8169_private *tp)
980{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200981 u16 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000982
Francois Romieucecb5fd2011-04-01 10:21:07 +0200983 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
hayeswang4804b3b2011-03-21 01:50:29 +0000984}
françois romieub646d902011-01-03 15:08:21 +0000985
Hayes Wangc5583862012-07-02 17:23:22 +0800986static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
987{
988 if (reg & 0xffff0001) {
989 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
990 return true;
991 }
992 return false;
993}
994
995DECLARE_RTL_COND(rtl_ocp_gphy_cond)
996{
997 void __iomem *ioaddr = tp->mmio_addr;
998
999 return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
1000}
1001
1002static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1003{
1004 void __iomem *ioaddr = tp->mmio_addr;
1005
1006 if (rtl_ocp_reg_failure(tp, reg))
1007 return;
1008
1009 RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
1010
1011 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
1012}
1013
1014static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
1015{
1016 void __iomem *ioaddr = tp->mmio_addr;
1017
1018 if (rtl_ocp_reg_failure(tp, reg))
1019 return 0;
1020
1021 RTL_W32(GPHY_OCP, reg << 15);
1022
1023 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1024 (RTL_R32(GPHY_OCP) & 0xffff) : ~0;
1025}
1026
1027static void rtl_w1w0_phy_ocp(struct rtl8169_private *tp, int reg, int p, int m)
1028{
1029 int val;
1030
1031 val = r8168_phy_ocp_read(tp, reg);
1032 r8168_phy_ocp_write(tp, reg, (val | p) & ~m);
1033}
1034
Hayes Wangc5583862012-07-02 17:23:22 +08001035static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1036{
1037 void __iomem *ioaddr = tp->mmio_addr;
1038
1039 if (rtl_ocp_reg_failure(tp, reg))
1040 return;
1041
1042 RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001043}
1044
1045static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1046{
1047 void __iomem *ioaddr = tp->mmio_addr;
1048
1049 if (rtl_ocp_reg_failure(tp, reg))
1050 return 0;
1051
1052 RTL_W32(OCPDR, reg << 15);
1053
Hayes Wang3a83ad12012-07-11 20:31:56 +08001054 return RTL_R32(OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001055}
1056
1057#define OCP_STD_PHY_BASE 0xa400
1058
1059static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1060{
1061 if (reg == 0x1f) {
1062 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1063 return;
1064 }
1065
1066 if (tp->ocp_base != OCP_STD_PHY_BASE)
1067 reg -= 0x10;
1068
1069 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1070}
1071
1072static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1073{
1074 if (tp->ocp_base != OCP_STD_PHY_BASE)
1075 reg -= 0x10;
1076
1077 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1078}
1079
Francois Romieuffc46952012-07-06 14:19:23 +02001080DECLARE_RTL_COND(rtl_phyar_cond)
1081{
1082 void __iomem *ioaddr = tp->mmio_addr;
1083
1084 return RTL_R32(PHYAR) & 0x80000000;
1085}
1086
Francois Romieu24192212012-07-06 20:19:42 +02001087static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088{
Francois Romieu24192212012-07-06 20:19:42 +02001089 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
Francois Romieu24192212012-07-06 20:19:42 +02001091 RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
Francois Romieuffc46952012-07-06 14:19:23 +02001093 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001094 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001095 * According to hardware specs a 20us delay is required after write
1096 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001097 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001098 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099}
1100
Francois Romieu24192212012-07-06 20:19:42 +02001101static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Francois Romieu24192212012-07-06 20:19:42 +02001103 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieuffc46952012-07-06 14:19:23 +02001104 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Francois Romieu24192212012-07-06 20:19:42 +02001106 RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Francois Romieuffc46952012-07-06 14:19:23 +02001108 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1109 RTL_R32(PHYAR) & 0xffff : ~0;
1110
Timo Teräs81a95f02010-06-09 17:31:48 -07001111 /*
1112 * According to hardware specs a 20us delay is required after read
1113 * complete indication, but before sending next command.
1114 */
1115 udelay(20);
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 return value;
1118}
1119
Francois Romieu24192212012-07-06 20:19:42 +02001120static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001121{
Francois Romieu24192212012-07-06 20:19:42 +02001122 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001123
Francois Romieu24192212012-07-06 20:19:42 +02001124 RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
françois romieuc0e45c12011-01-03 15:08:04 +00001125 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
1126 RTL_W32(EPHY_RXER_NUM, 0);
1127
Francois Romieuffc46952012-07-06 14:19:23 +02001128 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001129}
1130
Francois Romieu24192212012-07-06 20:19:42 +02001131static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001132{
Francois Romieu24192212012-07-06 20:19:42 +02001133 r8168dp_1_mdio_access(tp, reg,
1134 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001135}
1136
Francois Romieu24192212012-07-06 20:19:42 +02001137static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001138{
Francois Romieu24192212012-07-06 20:19:42 +02001139 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001140
Francois Romieu24192212012-07-06 20:19:42 +02001141 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001142
1143 mdelay(1);
1144 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
1145 RTL_W32(EPHY_RXER_NUM, 0);
1146
Francois Romieuffc46952012-07-06 14:19:23 +02001147 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1148 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001149}
1150
françois romieue6de30d2011-01-03 15:08:37 +00001151#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1152
1153static void r8168dp_2_mdio_start(void __iomem *ioaddr)
1154{
1155 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
1156}
1157
1158static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
1159{
1160 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
1161}
1162
Francois Romieu24192212012-07-06 20:19:42 +02001163static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001164{
Francois Romieu24192212012-07-06 20:19:42 +02001165 void __iomem *ioaddr = tp->mmio_addr;
1166
françois romieue6de30d2011-01-03 15:08:37 +00001167 r8168dp_2_mdio_start(ioaddr);
1168
Francois Romieu24192212012-07-06 20:19:42 +02001169 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001170
1171 r8168dp_2_mdio_stop(ioaddr);
1172}
1173
Francois Romieu24192212012-07-06 20:19:42 +02001174static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001175{
Francois Romieu24192212012-07-06 20:19:42 +02001176 void __iomem *ioaddr = tp->mmio_addr;
françois romieue6de30d2011-01-03 15:08:37 +00001177 int value;
1178
1179 r8168dp_2_mdio_start(ioaddr);
1180
Francois Romieu24192212012-07-06 20:19:42 +02001181 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001182
1183 r8168dp_2_mdio_stop(ioaddr);
1184
1185 return value;
1186}
1187
françois romieu4da19632011-01-03 15:07:55 +00001188static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001189{
Francois Romieu24192212012-07-06 20:19:42 +02001190 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001191}
1192
françois romieu4da19632011-01-03 15:07:55 +00001193static int rtl_readphy(struct rtl8169_private *tp, int location)
1194{
Francois Romieu24192212012-07-06 20:19:42 +02001195 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001196}
1197
1198static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1199{
1200 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1201}
1202
1203static void rtl_w1w0_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001204{
1205 int val;
1206
françois romieu4da19632011-01-03 15:07:55 +00001207 val = rtl_readphy(tp, reg_addr);
1208 rtl_writephy(tp, reg_addr, (val | p) & ~m);
françois romieudaf9df62009-10-07 12:44:20 +00001209}
1210
Francois Romieuccdffb92008-07-26 14:26:06 +02001211static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1212 int val)
1213{
1214 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001215
françois romieu4da19632011-01-03 15:07:55 +00001216 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001217}
1218
1219static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1220{
1221 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001222
françois romieu4da19632011-01-03 15:07:55 +00001223 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001224}
1225
Francois Romieuffc46952012-07-06 14:19:23 +02001226DECLARE_RTL_COND(rtl_ephyar_cond)
1227{
1228 void __iomem *ioaddr = tp->mmio_addr;
1229
1230 return RTL_R32(EPHYAR) & EPHYAR_FLAG;
1231}
1232
Francois Romieufdf6fc02012-07-06 22:40:38 +02001233static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001234{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001235 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001236
1237 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1238 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1239
Francois Romieuffc46952012-07-06 14:19:23 +02001240 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1241
1242 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001243}
1244
Francois Romieufdf6fc02012-07-06 22:40:38 +02001245static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001246{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001247 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001248
1249 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1250
Francois Romieuffc46952012-07-06 14:19:23 +02001251 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1252 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001253}
1254
Francois Romieufdf6fc02012-07-06 22:40:38 +02001255static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1256 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001257{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001258 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001259
1260 BUG_ON((addr & 3) || (mask == 0));
1261 RTL_W32(ERIDR, val);
1262 RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1263
Francois Romieuffc46952012-07-06 14:19:23 +02001264 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001265}
1266
Francois Romieufdf6fc02012-07-06 22:40:38 +02001267static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001268{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001269 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001270
1271 RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1272
Francois Romieuffc46952012-07-06 14:19:23 +02001273 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1274 RTL_R32(ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001275}
1276
Francois Romieufdf6fc02012-07-06 22:40:38 +02001277static void rtl_w1w0_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1278 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001279{
1280 u32 val;
1281
Francois Romieufdf6fc02012-07-06 22:40:38 +02001282 val = rtl_eri_read(tp, addr, type);
1283 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001284}
1285
françois romieuc28aa382011-08-02 03:53:43 +00001286struct exgmac_reg {
1287 u16 addr;
1288 u16 mask;
1289 u32 val;
1290};
1291
Francois Romieufdf6fc02012-07-06 22:40:38 +02001292static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001293 const struct exgmac_reg *r, int len)
1294{
1295 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001296 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001297 r++;
1298 }
1299}
1300
Francois Romieuffc46952012-07-06 14:19:23 +02001301DECLARE_RTL_COND(rtl_efusear_cond)
1302{
1303 void __iomem *ioaddr = tp->mmio_addr;
1304
1305 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
1306}
1307
Francois Romieufdf6fc02012-07-06 22:40:38 +02001308static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001309{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001310 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00001311
1312 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1313
Francois Romieuffc46952012-07-06 14:19:23 +02001314 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1315 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001316}
1317
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001318static u16 rtl_get_events(struct rtl8169_private *tp)
1319{
1320 void __iomem *ioaddr = tp->mmio_addr;
1321
1322 return RTL_R16(IntrStatus);
1323}
1324
1325static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1326{
1327 void __iomem *ioaddr = tp->mmio_addr;
1328
1329 RTL_W16(IntrStatus, bits);
1330 mmiowb();
1331}
1332
1333static void rtl_irq_disable(struct rtl8169_private *tp)
1334{
1335 void __iomem *ioaddr = tp->mmio_addr;
1336
1337 RTL_W16(IntrMask, 0);
1338 mmiowb();
1339}
1340
Francois Romieu3e990ff2012-01-26 12:50:01 +01001341static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1342{
1343 void __iomem *ioaddr = tp->mmio_addr;
1344
1345 RTL_W16(IntrMask, bits);
1346}
1347
Francois Romieuda78dbf2012-01-26 14:18:23 +01001348#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1349#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1350#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1351
1352static void rtl_irq_enable_all(struct rtl8169_private *tp)
1353{
1354 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1355}
1356
françois romieu811fd302011-12-04 20:30:45 +00001357static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358{
françois romieu811fd302011-12-04 20:30:45 +00001359 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001361 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001362 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
françois romieu811fd302011-12-04 20:30:45 +00001363 RTL_R8(ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364}
1365
françois romieu4da19632011-01-03 15:07:55 +00001366static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
françois romieu4da19632011-01-03 15:07:55 +00001368 void __iomem *ioaddr = tp->mmio_addr;
1369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 return RTL_R32(TBICSR) & TBIReset;
1371}
1372
françois romieu4da19632011-01-03 15:07:55 +00001373static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374{
françois romieu4da19632011-01-03 15:07:55 +00001375 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376}
1377
1378static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1379{
1380 return RTL_R32(TBICSR) & TBILinkOk;
1381}
1382
1383static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1384{
1385 return RTL_R8(PHYstatus) & LinkStatus;
1386}
1387
françois romieu4da19632011-01-03 15:07:55 +00001388static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
françois romieu4da19632011-01-03 15:07:55 +00001390 void __iomem *ioaddr = tp->mmio_addr;
1391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1393}
1394
françois romieu4da19632011-01-03 15:07:55 +00001395static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
1397 unsigned int val;
1398
françois romieu4da19632011-01-03 15:07:55 +00001399 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1400 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401}
1402
Hayes Wang70090422011-07-06 15:58:06 +08001403static void rtl_link_chg_patch(struct rtl8169_private *tp)
1404{
1405 void __iomem *ioaddr = tp->mmio_addr;
1406 struct net_device *dev = tp->dev;
1407
1408 if (!netif_running(dev))
1409 return;
1410
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001411 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1412 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Hayes Wang70090422011-07-06 15:58:06 +08001413 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001414 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1415 ERIAR_EXGMAC);
1416 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1417 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001418 } else if (RTL_R8(PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001419 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1420 ERIAR_EXGMAC);
1421 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1422 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001423 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001424 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1425 ERIAR_EXGMAC);
1426 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1427 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001428 }
1429 /* Reset packet filter */
Francois Romieufdf6fc02012-07-06 22:40:38 +02001430 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001431 ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02001432 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001433 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001434 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1435 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1436 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001437 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1438 ERIAR_EXGMAC);
1439 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1440 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001441 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001442 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1443 ERIAR_EXGMAC);
1444 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1445 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001446 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001447 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1448 if (RTL_R8(PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001449 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1450 ERIAR_EXGMAC);
1451 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1452 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001453 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001454 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1455 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001456 }
Hayes Wang70090422011-07-06 15:58:06 +08001457 }
1458}
1459
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001460static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001461 struct rtl8169_private *tp,
1462 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 if (tp->link_ok(ioaddr)) {
Hayes Wang70090422011-07-06 15:58:06 +08001465 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001466 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001467 if (pm)
1468 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001470 if (net_ratelimit())
1471 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001472 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001474 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001475 if (pm)
hayeswang10953db2011-11-07 20:44:37 +00001476 pm_schedule_suspend(&tp->pci_dev->dev, 5000);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001477 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478}
1479
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001480static void rtl8169_check_link_status(struct net_device *dev,
1481 struct rtl8169_private *tp,
1482 void __iomem *ioaddr)
1483{
1484 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1485}
1486
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001487#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1488
1489static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1490{
1491 void __iomem *ioaddr = tp->mmio_addr;
1492 u8 options;
1493 u32 wolopts = 0;
1494
1495 options = RTL_R8(Config1);
1496 if (!(options & PMEnable))
1497 return 0;
1498
1499 options = RTL_R8(Config3);
1500 if (options & LinkUp)
1501 wolopts |= WAKE_PHY;
1502 if (options & MagicPacket)
1503 wolopts |= WAKE_MAGIC;
1504
1505 options = RTL_R8(Config5);
1506 if (options & UWF)
1507 wolopts |= WAKE_UCAST;
1508 if (options & BWF)
1509 wolopts |= WAKE_BCAST;
1510 if (options & MWF)
1511 wolopts |= WAKE_MCAST;
1512
1513 return wolopts;
1514}
1515
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001516static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1517{
1518 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001519
Francois Romieuda78dbf2012-01-26 14:18:23 +01001520 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001521
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001522 wol->supported = WAKE_ANY;
1523 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001524
Francois Romieuda78dbf2012-01-26 14:18:23 +01001525 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001526}
1527
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001528static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001529{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001530 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001531 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001532 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001533 u32 opt;
1534 u16 reg;
1535 u8 mask;
1536 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001537 { WAKE_PHY, Config3, LinkUp },
1538 { WAKE_MAGIC, Config3, MagicPacket },
1539 { WAKE_UCAST, Config5, UWF },
1540 { WAKE_BCAST, Config5, BWF },
1541 { WAKE_MCAST, Config5, MWF },
1542 { WAKE_ANY, Config5, LanWake }
1543 };
Francois Romieu851e6022012-04-17 11:10:11 +02001544 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001545
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001546 RTL_W8(Cfg9346, Cfg9346_Unlock);
1547
1548 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
Francois Romieu851e6022012-04-17 11:10:11 +02001549 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001550 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001551 options |= cfg[i].mask;
1552 RTL_W8(cfg[i].reg, options);
1553 }
1554
Francois Romieu851e6022012-04-17 11:10:11 +02001555 switch (tp->mac_version) {
1556 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1557 options = RTL_R8(Config1) & ~PMEnable;
1558 if (wolopts)
1559 options |= PMEnable;
1560 RTL_W8(Config1, options);
1561 break;
1562 default:
Francois Romieud387b422012-04-17 11:12:01 +02001563 options = RTL_R8(Config2) & ~PME_SIGNAL;
1564 if (wolopts)
1565 options |= PME_SIGNAL;
1566 RTL_W8(Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001567 break;
1568 }
1569
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001570 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001571}
1572
1573static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1574{
1575 struct rtl8169_private *tp = netdev_priv(dev);
1576
Francois Romieuda78dbf2012-01-26 14:18:23 +01001577 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001578
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001579 if (wol->wolopts)
1580 tp->features |= RTL_FEATURE_WOL;
1581 else
1582 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001583 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001584
1585 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001586
françois romieuea809072010-11-08 13:23:58 +00001587 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1588
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001589 return 0;
1590}
1591
Francois Romieu31bd2042011-04-26 18:58:59 +02001592static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1593{
Francois Romieu85bffe62011-04-27 08:22:39 +02001594 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001595}
1596
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597static void rtl8169_get_drvinfo(struct net_device *dev,
1598 struct ethtool_drvinfo *info)
1599{
1600 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001601 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Rick Jones68aad782011-11-07 13:29:27 +00001603 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1604 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1605 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001606 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001607 if (!IS_ERR_OR_NULL(rtl_fw))
1608 strlcpy(info->fw_version, rtl_fw->version,
1609 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610}
1611
1612static int rtl8169_get_regs_len(struct net_device *dev)
1613{
1614 return R8169_REGS_SIZE;
1615}
1616
1617static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001618 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619{
1620 struct rtl8169_private *tp = netdev_priv(dev);
1621 void __iomem *ioaddr = tp->mmio_addr;
1622 int ret = 0;
1623 u32 reg;
1624
1625 reg = RTL_R32(TBICSR);
1626 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1627 (duplex == DUPLEX_FULL)) {
1628 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1629 } else if (autoneg == AUTONEG_ENABLE)
1630 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1631 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001632 netif_warn(tp, link, dev,
1633 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 ret = -EOPNOTSUPP;
1635 }
1636
1637 return ret;
1638}
1639
1640static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001641 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
1643 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001644 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001645 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Hayes Wang716b50a2011-02-22 17:26:18 +08001647 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001650 int auto_nego;
1651
françois romieu4da19632011-01-03 15:07:55 +00001652 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001653 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1654 ADVERTISE_100HALF | ADVERTISE_100FULL);
1655
1656 if (adv & ADVERTISED_10baseT_Half)
1657 auto_nego |= ADVERTISE_10HALF;
1658 if (adv & ADVERTISED_10baseT_Full)
1659 auto_nego |= ADVERTISE_10FULL;
1660 if (adv & ADVERTISED_100baseT_Half)
1661 auto_nego |= ADVERTISE_100HALF;
1662 if (adv & ADVERTISED_100baseT_Full)
1663 auto_nego |= ADVERTISE_100FULL;
1664
françois romieu3577aa12009-05-19 10:46:48 +00001665 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1666
françois romieu4da19632011-01-03 15:07:55 +00001667 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001668 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1669
1670 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001671 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001672 if (adv & ADVERTISED_1000baseT_Half)
1673 giga_ctrl |= ADVERTISE_1000HALF;
1674 if (adv & ADVERTISED_1000baseT_Full)
1675 giga_ctrl |= ADVERTISE_1000FULL;
1676 } else if (adv & (ADVERTISED_1000baseT_Half |
1677 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001678 netif_info(tp, link, dev,
1679 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001680 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
françois romieu3577aa12009-05-19 10:46:48 +00001683 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001684
françois romieu4da19632011-01-03 15:07:55 +00001685 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1686 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001687 } else {
1688 giga_ctrl = 0;
1689
1690 if (speed == SPEED_10)
1691 bmcr = 0;
1692 else if (speed == SPEED_100)
1693 bmcr = BMCR_SPEED100;
1694 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001695 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001696
1697 if (duplex == DUPLEX_FULL)
1698 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001699 }
1700
françois romieu4da19632011-01-03 15:07:55 +00001701 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001702
Francois Romieucecb5fd2011-04-01 10:21:07 +02001703 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1704 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001705 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001706 rtl_writephy(tp, 0x17, 0x2138);
1707 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001708 } else {
françois romieu4da19632011-01-03 15:07:55 +00001709 rtl_writephy(tp, 0x17, 0x2108);
1710 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001711 }
1712 }
1713
Oliver Neukum54405cd2011-01-06 21:55:13 +01001714 rc = 0;
1715out:
1716 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717}
1718
1719static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001720 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721{
1722 struct rtl8169_private *tp = netdev_priv(dev);
1723 int ret;
1724
Oliver Neukum54405cd2011-01-06 21:55:13 +01001725 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001726 if (ret < 0)
1727 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Francois Romieu4876cc12011-03-11 21:07:11 +01001729 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1730 (advertising & ADVERTISED_1000baseT_Full)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001732 }
1733out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 return ret;
1735}
1736
1737static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1738{
1739 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 int ret;
1741
Francois Romieu4876cc12011-03-11 21:07:11 +01001742 del_timer_sync(&tp->timer);
1743
Francois Romieuda78dbf2012-01-26 14:18:23 +01001744 rtl_lock_work(tp);
Francois Romieucecb5fd2011-04-01 10:21:07 +02001745 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00001746 cmd->duplex, cmd->advertising);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001747 rtl_unlock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 return ret;
1750}
1751
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001752static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1753 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754{
Francois Romieud58d46b2011-05-03 16:38:29 +02001755 struct rtl8169_private *tp = netdev_priv(dev);
1756
Francois Romieu2b7b4312011-04-18 22:53:24 -07001757 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001758 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Francois Romieud58d46b2011-05-03 16:38:29 +02001760 if (dev->mtu > JUMBO_1K &&
1761 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
1762 features &= ~NETIF_F_IP_CSUM;
1763
Michał Mirosław350fb322011-04-08 06:35:56 +00001764 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765}
1766
Francois Romieuda78dbf2012-01-26 14:18:23 +01001767static void __rtl8169_set_features(struct net_device *dev,
1768 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
1770 struct rtl8169_private *tp = netdev_priv(dev);
Ben Greear6bbe0212012-02-10 15:04:33 +00001771 netdev_features_t changed = features ^ dev->features;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001772 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773
Ben Greear6bbe0212012-02-10 15:04:33 +00001774 if (!(changed & (NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_RX)))
1775 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
Ben Greear6bbe0212012-02-10 15:04:33 +00001777 if (changed & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_RX)) {
1778 if (features & NETIF_F_RXCSUM)
1779 tp->cp_cmd |= RxChkSum;
1780 else
1781 tp->cp_cmd &= ~RxChkSum;
Michał Mirosław350fb322011-04-08 06:35:56 +00001782
Ben Greear6bbe0212012-02-10 15:04:33 +00001783 if (dev->features & NETIF_F_HW_VLAN_RX)
1784 tp->cp_cmd |= RxVlan;
1785 else
1786 tp->cp_cmd &= ~RxVlan;
1787
1788 RTL_W16(CPlusCmd, tp->cp_cmd);
1789 RTL_R16(CPlusCmd);
1790 }
1791 if (changed & NETIF_F_RXALL) {
1792 int tmp = (RTL_R32(RxConfig) & ~(AcceptErr | AcceptRunt));
1793 if (features & NETIF_F_RXALL)
1794 tmp |= (AcceptErr | AcceptRunt);
1795 RTL_W32(RxConfig, tmp);
1796 }
Francois Romieuda78dbf2012-01-26 14:18:23 +01001797}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Francois Romieuda78dbf2012-01-26 14:18:23 +01001799static int rtl8169_set_features(struct net_device *dev,
1800 netdev_features_t features)
1801{
1802 struct rtl8169_private *tp = netdev_priv(dev);
1803
1804 rtl_lock_work(tp);
1805 __rtl8169_set_features(dev, features);
1806 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
1808 return 0;
1809}
1810
Francois Romieuda78dbf2012-01-26 14:18:23 +01001811
Kirill Smelkov810f4892012-11-10 21:11:02 +04001812static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813{
Jesse Grosseab6d182010-10-20 13:56:03 +00001814 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1816}
1817
Francois Romieu7a8fc772011-03-01 17:18:33 +01001818static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819{
1820 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
Francois Romieu7a8fc772011-03-01 17:18:33 +01001822 if (opts2 & RxVlanTag)
1823 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824}
1825
Francois Romieuccdffb92008-07-26 14:26:06 +02001826static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827{
1828 struct rtl8169_private *tp = netdev_priv(dev);
1829 void __iomem *ioaddr = tp->mmio_addr;
1830 u32 status;
1831
1832 cmd->supported =
1833 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1834 cmd->port = PORT_FIBRE;
1835 cmd->transceiver = XCVR_INTERNAL;
1836
1837 status = RTL_R32(TBICSR);
1838 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1839 cmd->autoneg = !!(status & TBINwEnable);
1840
David Decotigny70739492011-04-27 18:32:40 +00001841 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001843
1844 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845}
1846
Francois Romieuccdffb92008-07-26 14:26:06 +02001847static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848{
1849 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Francois Romieuccdffb92008-07-26 14:26:06 +02001851 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852}
1853
1854static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1855{
1856 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001857 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Francois Romieuda78dbf2012-01-26 14:18:23 +01001859 rtl_lock_work(tp);
Francois Romieuccdffb92008-07-26 14:26:06 +02001860 rc = tp->get_settings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001861 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
Francois Romieuccdffb92008-07-26 14:26:06 +02001863 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864}
1865
1866static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1867 void *p)
1868{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001869 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
Francois Romieu5b0384f2006-08-16 16:00:01 +02001871 if (regs->len > R8169_REGS_SIZE)
1872 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
Francois Romieuda78dbf2012-01-26 14:18:23 +01001874 rtl_lock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001875 memcpy_fromio(p, tp->mmio_addr, regs->len);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001876 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877}
1878
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001879static u32 rtl8169_get_msglevel(struct net_device *dev)
1880{
1881 struct rtl8169_private *tp = netdev_priv(dev);
1882
1883 return tp->msg_enable;
1884}
1885
1886static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1887{
1888 struct rtl8169_private *tp = netdev_priv(dev);
1889
1890 tp->msg_enable = value;
1891}
1892
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001893static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1894 "tx_packets",
1895 "rx_packets",
1896 "tx_errors",
1897 "rx_errors",
1898 "rx_missed",
1899 "align_errors",
1900 "tx_single_collisions",
1901 "tx_multi_collisions",
1902 "unicast",
1903 "broadcast",
1904 "multicast",
1905 "tx_aborted",
1906 "tx_underrun",
1907};
1908
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001909static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001910{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001911 switch (sset) {
1912 case ETH_SS_STATS:
1913 return ARRAY_SIZE(rtl8169_gstrings);
1914 default:
1915 return -EOPNOTSUPP;
1916 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001917}
1918
Francois Romieuffc46952012-07-06 14:19:23 +02001919DECLARE_RTL_COND(rtl_counters_cond)
1920{
1921 void __iomem *ioaddr = tp->mmio_addr;
1922
1923 return RTL_R32(CounterAddrLow) & CounterDump;
1924}
1925
Ivan Vecera355423d2009-02-06 21:49:57 -08001926static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001927{
1928 struct rtl8169_private *tp = netdev_priv(dev);
1929 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieucecb5fd2011-04-01 10:21:07 +02001930 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001931 struct rtl8169_counters *counters;
1932 dma_addr_t paddr;
1933 u32 cmd;
1934
Ivan Vecera355423d2009-02-06 21:49:57 -08001935 /*
1936 * Some chips are unable to dump tally counters when the receiver
1937 * is disabled.
1938 */
1939 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1940 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001941
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001942 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001943 if (!counters)
1944 return;
1945
1946 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001947 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001948 RTL_W32(CounterAddrLow, cmd);
1949 RTL_W32(CounterAddrLow, cmd | CounterDump);
1950
Francois Romieuffc46952012-07-06 14:19:23 +02001951 if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
1952 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001953
1954 RTL_W32(CounterAddrLow, 0);
1955 RTL_W32(CounterAddrHigh, 0);
1956
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001957 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001958}
1959
Ivan Vecera355423d2009-02-06 21:49:57 -08001960static void rtl8169_get_ethtool_stats(struct net_device *dev,
1961 struct ethtool_stats *stats, u64 *data)
1962{
1963 struct rtl8169_private *tp = netdev_priv(dev);
1964
1965 ASSERT_RTNL();
1966
1967 rtl8169_update_counters(dev);
1968
1969 data[0] = le64_to_cpu(tp->counters.tx_packets);
1970 data[1] = le64_to_cpu(tp->counters.rx_packets);
1971 data[2] = le64_to_cpu(tp->counters.tx_errors);
1972 data[3] = le32_to_cpu(tp->counters.rx_errors);
1973 data[4] = le16_to_cpu(tp->counters.rx_missed);
1974 data[5] = le16_to_cpu(tp->counters.align_errors);
1975 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1976 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1977 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1978 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1979 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1980 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1981 data[12] = le16_to_cpu(tp->counters.tx_underun);
1982}
1983
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001984static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1985{
1986 switch(stringset) {
1987 case ETH_SS_STATS:
1988 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1989 break;
1990 }
1991}
1992
Jeff Garzik7282d492006-09-13 14:30:00 -04001993static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 .get_drvinfo = rtl8169_get_drvinfo,
1995 .get_regs_len = rtl8169_get_regs_len,
1996 .get_link = ethtool_op_get_link,
1997 .get_settings = rtl8169_get_settings,
1998 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001999 .get_msglevel = rtl8169_get_msglevel,
2000 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002002 .get_wol = rtl8169_get_wol,
2003 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002004 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002005 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002006 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002007 .get_ts_info = ethtool_op_get_ts_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008};
2009
Francois Romieu07d3f512007-02-21 22:40:46 +01002010static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002011 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012{
Francois Romieu5d320a22011-05-08 17:47:36 +02002013 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002014 /*
2015 * The driver currently handles the 8168Bf and the 8168Be identically
2016 * but they can be identified more specifically through the test below
2017 * if needed:
2018 *
2019 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002020 *
2021 * Same thing for the 8101Eb and the 8101Ec:
2022 *
2023 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002024 */
Francois Romieu37441002011-06-17 22:58:54 +02002025 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002027 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 int mac_version;
2029 } mac_info[] = {
Hayes Wangc5583862012-07-02 17:23:22 +08002030 /* 8168G family. */
2031 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2032 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2033
Hayes Wangc2218922011-09-06 16:55:18 +08002034 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002035 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002036 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2037 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2038
hayeswang01dc7fe2011-03-21 01:50:28 +00002039 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002040 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002041 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2042 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2043 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2044
Francois Romieu5b538df2008-07-20 16:22:45 +02002045 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002046 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2047 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002048 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002049
françois romieue6de30d2011-01-03 15:08:37 +00002050 /* 8168DP family. */
2051 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2052 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002053 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002054
Francois Romieuef808d52008-06-29 13:10:54 +02002055 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002056 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002057 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002058 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002059 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002060 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2061 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002062 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002063 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002064 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002065
2066 /* 8168B family. */
2067 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2068 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2069 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2070 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2071
2072 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002073 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2074 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002075 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002076 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002077 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2078 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2079 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002080 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2081 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2082 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2083 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2084 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2085 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002086 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002087 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002088 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002089 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2090 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002091 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2092 /* FIXME: where did these entries come from ? -- FR */
2093 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2094 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2095
2096 /* 8110 family. */
2097 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2098 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2099 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2100 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2101 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2102 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2103
Jean Delvaref21b75e2009-05-26 20:54:48 -07002104 /* Catch-all */
2105 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002106 };
2107 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 u32 reg;
2109
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002110 reg = RTL_R32(TxConfig);
2111 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 p++;
2113 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002114
2115 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2116 netif_notice(tp, probe, dev,
2117 "unknown MAC, using family default\n");
2118 tp->mac_version = default_version;
2119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120}
2121
2122static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2123{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002124 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125}
2126
Francois Romieu867763c2007-08-17 18:21:58 +02002127struct phy_reg {
2128 u16 reg;
2129 u16 val;
2130};
2131
françois romieu4da19632011-01-03 15:07:55 +00002132static void rtl_writephy_batch(struct rtl8169_private *tp,
2133 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002134{
2135 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002136 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002137 regs++;
2138 }
2139}
2140
françois romieubca03d52011-01-03 15:07:31 +00002141#define PHY_READ 0x00000000
2142#define PHY_DATA_OR 0x10000000
2143#define PHY_DATA_AND 0x20000000
2144#define PHY_BJMPN 0x30000000
2145#define PHY_READ_EFUSE 0x40000000
2146#define PHY_READ_MAC_BYTE 0x50000000
2147#define PHY_WRITE_MAC_BYTE 0x60000000
2148#define PHY_CLEAR_READCOUNT 0x70000000
2149#define PHY_WRITE 0x80000000
2150#define PHY_READCOUNT_EQ_SKIP 0x90000000
2151#define PHY_COMP_EQ_SKIPN 0xa0000000
2152#define PHY_COMP_NEQ_SKIPN 0xb0000000
2153#define PHY_WRITE_PREVIOUS 0xc0000000
2154#define PHY_SKIPN 0xd0000000
2155#define PHY_DELAY_MS 0xe0000000
2156#define PHY_WRITE_ERI_WORD 0xf0000000
2157
Hayes Wang960aee62011-06-18 11:37:48 +02002158struct fw_info {
2159 u32 magic;
2160 char version[RTL_VER_SIZE];
2161 __le32 fw_start;
2162 __le32 fw_len;
2163 u8 chksum;
2164} __packed;
2165
Francois Romieu1c361ef2011-06-17 17:16:24 +02002166#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2167
2168static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002169{
Francois Romieub6ffd972011-06-17 17:00:05 +02002170 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002171 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002172 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2173 char *version = rtl_fw->version;
2174 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002175
Francois Romieu1c361ef2011-06-17 17:16:24 +02002176 if (fw->size < FW_OPCODE_SIZE)
2177 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002178
2179 if (!fw_info->magic) {
2180 size_t i, size, start;
2181 u8 checksum = 0;
2182
2183 if (fw->size < sizeof(*fw_info))
2184 goto out;
2185
2186 for (i = 0; i < fw->size; i++)
2187 checksum += fw->data[i];
2188 if (checksum != 0)
2189 goto out;
2190
2191 start = le32_to_cpu(fw_info->fw_start);
2192 if (start > fw->size)
2193 goto out;
2194
2195 size = le32_to_cpu(fw_info->fw_len);
2196 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2197 goto out;
2198
2199 memcpy(version, fw_info->version, RTL_VER_SIZE);
2200
2201 pa->code = (__le32 *)(fw->data + start);
2202 pa->size = size;
2203 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002204 if (fw->size % FW_OPCODE_SIZE)
2205 goto out;
2206
2207 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2208
2209 pa->code = (__le32 *)fw->data;
2210 pa->size = fw->size / FW_OPCODE_SIZE;
2211 }
2212 version[RTL_VER_SIZE - 1] = 0;
2213
2214 rc = true;
2215out:
2216 return rc;
2217}
2218
Francois Romieufd112f22011-06-18 00:10:29 +02002219static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2220 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002221{
Francois Romieufd112f22011-06-18 00:10:29 +02002222 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002223 size_t index;
2224
Francois Romieu1c361ef2011-06-17 17:16:24 +02002225 for (index = 0; index < pa->size; index++) {
2226 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002227 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002228
hayeswang42b82dc2011-01-10 02:07:25 +00002229 switch(action & 0xf0000000) {
2230 case PHY_READ:
2231 case PHY_DATA_OR:
2232 case PHY_DATA_AND:
2233 case PHY_READ_EFUSE:
2234 case PHY_CLEAR_READCOUNT:
2235 case PHY_WRITE:
2236 case PHY_WRITE_PREVIOUS:
2237 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002238 break;
2239
hayeswang42b82dc2011-01-10 02:07:25 +00002240 case PHY_BJMPN:
2241 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002242 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002243 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002244 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002245 }
2246 break;
2247 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002248 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002249 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002250 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002251 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002252 }
2253 break;
2254 case PHY_COMP_EQ_SKIPN:
2255 case PHY_COMP_NEQ_SKIPN:
2256 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002257 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002258 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002259 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002260 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002261 }
2262 break;
2263
2264 case PHY_READ_MAC_BYTE:
2265 case PHY_WRITE_MAC_BYTE:
2266 case PHY_WRITE_ERI_WORD:
2267 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002268 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002269 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002270 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002271 }
2272 }
Francois Romieufd112f22011-06-18 00:10:29 +02002273 rc = true;
2274out:
2275 return rc;
2276}
françois romieubca03d52011-01-03 15:07:31 +00002277
Francois Romieufd112f22011-06-18 00:10:29 +02002278static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2279{
2280 struct net_device *dev = tp->dev;
2281 int rc = -EINVAL;
2282
2283 if (!rtl_fw_format_ok(tp, rtl_fw)) {
2284 netif_err(tp, ifup, dev, "invalid firwmare\n");
2285 goto out;
2286 }
2287
2288 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2289 rc = 0;
2290out:
2291 return rc;
2292}
2293
2294static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2295{
2296 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2297 u32 predata, count;
2298 size_t index;
2299
2300 predata = count = 0;
hayeswang42b82dc2011-01-10 02:07:25 +00002301
Francois Romieu1c361ef2011-06-17 17:16:24 +02002302 for (index = 0; index < pa->size; ) {
2303 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002304 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002305 u32 regno = (action & 0x0fff0000) >> 16;
2306
2307 if (!action)
2308 break;
françois romieubca03d52011-01-03 15:07:31 +00002309
2310 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002311 case PHY_READ:
2312 predata = rtl_readphy(tp, regno);
2313 count++;
2314 index++;
françois romieubca03d52011-01-03 15:07:31 +00002315 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002316 case PHY_DATA_OR:
2317 predata |= data;
2318 index++;
2319 break;
2320 case PHY_DATA_AND:
2321 predata &= data;
2322 index++;
2323 break;
2324 case PHY_BJMPN:
2325 index -= regno;
2326 break;
2327 case PHY_READ_EFUSE:
Francois Romieufdf6fc02012-07-06 22:40:38 +02002328 predata = rtl8168d_efuse_read(tp, regno);
hayeswang42b82dc2011-01-10 02:07:25 +00002329 index++;
2330 break;
2331 case PHY_CLEAR_READCOUNT:
2332 count = 0;
2333 index++;
2334 break;
2335 case PHY_WRITE:
2336 rtl_writephy(tp, regno, data);
2337 index++;
2338 break;
2339 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002340 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002341 break;
2342 case PHY_COMP_EQ_SKIPN:
2343 if (predata == data)
2344 index += regno;
2345 index++;
2346 break;
2347 case PHY_COMP_NEQ_SKIPN:
2348 if (predata != data)
2349 index += regno;
2350 index++;
2351 break;
2352 case PHY_WRITE_PREVIOUS:
2353 rtl_writephy(tp, regno, predata);
2354 index++;
2355 break;
2356 case PHY_SKIPN:
2357 index += regno + 1;
2358 break;
2359 case PHY_DELAY_MS:
2360 mdelay(data);
2361 index++;
2362 break;
2363
2364 case PHY_READ_MAC_BYTE:
2365 case PHY_WRITE_MAC_BYTE:
2366 case PHY_WRITE_ERI_WORD:
françois romieubca03d52011-01-03 15:07:31 +00002367 default:
2368 BUG();
2369 }
2370 }
2371}
2372
françois romieuf1e02ed2011-01-13 13:07:53 +00002373static void rtl_release_firmware(struct rtl8169_private *tp)
2374{
Francois Romieub6ffd972011-06-17 17:00:05 +02002375 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2376 release_firmware(tp->rtl_fw->fw);
2377 kfree(tp->rtl_fw);
2378 }
2379 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002380}
2381
François Romieu953a12c2011-04-24 17:38:48 +02002382static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002383{
Francois Romieub6ffd972011-06-17 17:00:05 +02002384 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002385
2386 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002387 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002388 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002389}
2390
2391static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2392{
2393 if (rtl_readphy(tp, reg) != val)
2394 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2395 else
2396 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002397}
2398
françois romieu4da19632011-01-03 15:07:55 +00002399static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002401 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002402 { 0x1f, 0x0001 },
2403 { 0x06, 0x006e },
2404 { 0x08, 0x0708 },
2405 { 0x15, 0x4000 },
2406 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407
françois romieu0b9b5712009-08-10 19:44:56 +00002408 { 0x1f, 0x0001 },
2409 { 0x03, 0x00a1 },
2410 { 0x02, 0x0008 },
2411 { 0x01, 0x0120 },
2412 { 0x00, 0x1000 },
2413 { 0x04, 0x0800 },
2414 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415
françois romieu0b9b5712009-08-10 19:44:56 +00002416 { 0x03, 0xff41 },
2417 { 0x02, 0xdf60 },
2418 { 0x01, 0x0140 },
2419 { 0x00, 0x0077 },
2420 { 0x04, 0x7800 },
2421 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
françois romieu0b9b5712009-08-10 19:44:56 +00002423 { 0x03, 0x802f },
2424 { 0x02, 0x4f02 },
2425 { 0x01, 0x0409 },
2426 { 0x00, 0xf0f9 },
2427 { 0x04, 0x9800 },
2428 { 0x04, 0x9000 },
2429
2430 { 0x03, 0xdf01 },
2431 { 0x02, 0xdf20 },
2432 { 0x01, 0xff95 },
2433 { 0x00, 0xba00 },
2434 { 0x04, 0xa800 },
2435 { 0x04, 0xa000 },
2436
2437 { 0x03, 0xff41 },
2438 { 0x02, 0xdf20 },
2439 { 0x01, 0x0140 },
2440 { 0x00, 0x00bb },
2441 { 0x04, 0xb800 },
2442 { 0x04, 0xb000 },
2443
2444 { 0x03, 0xdf41 },
2445 { 0x02, 0xdc60 },
2446 { 0x01, 0x6340 },
2447 { 0x00, 0x007d },
2448 { 0x04, 0xd800 },
2449 { 0x04, 0xd000 },
2450
2451 { 0x03, 0xdf01 },
2452 { 0x02, 0xdf20 },
2453 { 0x01, 0x100a },
2454 { 0x00, 0xa0ff },
2455 { 0x04, 0xf800 },
2456 { 0x04, 0xf000 },
2457
2458 { 0x1f, 0x0000 },
2459 { 0x0b, 0x0000 },
2460 { 0x00, 0x9200 }
2461 };
2462
françois romieu4da19632011-01-03 15:07:55 +00002463 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464}
2465
françois romieu4da19632011-01-03 15:07:55 +00002466static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002467{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002468 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002469 { 0x1f, 0x0002 },
2470 { 0x01, 0x90d0 },
2471 { 0x1f, 0x0000 }
2472 };
2473
françois romieu4da19632011-01-03 15:07:55 +00002474 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002475}
2476
françois romieu4da19632011-01-03 15:07:55 +00002477static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002478{
2479 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002480
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002481 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2482 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002483 return;
2484
françois romieu4da19632011-01-03 15:07:55 +00002485 rtl_writephy(tp, 0x1f, 0x0001);
2486 rtl_writephy(tp, 0x10, 0xf01b);
2487 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002488}
2489
françois romieu4da19632011-01-03 15:07:55 +00002490static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002491{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002492 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002493 { 0x1f, 0x0001 },
2494 { 0x04, 0x0000 },
2495 { 0x03, 0x00a1 },
2496 { 0x02, 0x0008 },
2497 { 0x01, 0x0120 },
2498 { 0x00, 0x1000 },
2499 { 0x04, 0x0800 },
2500 { 0x04, 0x9000 },
2501 { 0x03, 0x802f },
2502 { 0x02, 0x4f02 },
2503 { 0x01, 0x0409 },
2504 { 0x00, 0xf099 },
2505 { 0x04, 0x9800 },
2506 { 0x04, 0xa000 },
2507 { 0x03, 0xdf01 },
2508 { 0x02, 0xdf20 },
2509 { 0x01, 0xff95 },
2510 { 0x00, 0xba00 },
2511 { 0x04, 0xa800 },
2512 { 0x04, 0xf000 },
2513 { 0x03, 0xdf01 },
2514 { 0x02, 0xdf20 },
2515 { 0x01, 0x101a },
2516 { 0x00, 0xa0ff },
2517 { 0x04, 0xf800 },
2518 { 0x04, 0x0000 },
2519 { 0x1f, 0x0000 },
2520
2521 { 0x1f, 0x0001 },
2522 { 0x10, 0xf41b },
2523 { 0x14, 0xfb54 },
2524 { 0x18, 0xf5c7 },
2525 { 0x1f, 0x0000 },
2526
2527 { 0x1f, 0x0001 },
2528 { 0x17, 0x0cc0 },
2529 { 0x1f, 0x0000 }
2530 };
2531
françois romieu4da19632011-01-03 15:07:55 +00002532 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002533
françois romieu4da19632011-01-03 15:07:55 +00002534 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002535}
2536
françois romieu4da19632011-01-03 15:07:55 +00002537static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002538{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002539 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002540 { 0x1f, 0x0001 },
2541 { 0x04, 0x0000 },
2542 { 0x03, 0x00a1 },
2543 { 0x02, 0x0008 },
2544 { 0x01, 0x0120 },
2545 { 0x00, 0x1000 },
2546 { 0x04, 0x0800 },
2547 { 0x04, 0x9000 },
2548 { 0x03, 0x802f },
2549 { 0x02, 0x4f02 },
2550 { 0x01, 0x0409 },
2551 { 0x00, 0xf099 },
2552 { 0x04, 0x9800 },
2553 { 0x04, 0xa000 },
2554 { 0x03, 0xdf01 },
2555 { 0x02, 0xdf20 },
2556 { 0x01, 0xff95 },
2557 { 0x00, 0xba00 },
2558 { 0x04, 0xa800 },
2559 { 0x04, 0xf000 },
2560 { 0x03, 0xdf01 },
2561 { 0x02, 0xdf20 },
2562 { 0x01, 0x101a },
2563 { 0x00, 0xa0ff },
2564 { 0x04, 0xf800 },
2565 { 0x04, 0x0000 },
2566 { 0x1f, 0x0000 },
2567
2568 { 0x1f, 0x0001 },
2569 { 0x0b, 0x8480 },
2570 { 0x1f, 0x0000 },
2571
2572 { 0x1f, 0x0001 },
2573 { 0x18, 0x67c7 },
2574 { 0x04, 0x2000 },
2575 { 0x03, 0x002f },
2576 { 0x02, 0x4360 },
2577 { 0x01, 0x0109 },
2578 { 0x00, 0x3022 },
2579 { 0x04, 0x2800 },
2580 { 0x1f, 0x0000 },
2581
2582 { 0x1f, 0x0001 },
2583 { 0x17, 0x0cc0 },
2584 { 0x1f, 0x0000 }
2585 };
2586
françois romieu4da19632011-01-03 15:07:55 +00002587 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002588}
2589
françois romieu4da19632011-01-03 15:07:55 +00002590static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002591{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002592 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002593 { 0x10, 0xf41b },
2594 { 0x1f, 0x0000 }
2595 };
2596
françois romieu4da19632011-01-03 15:07:55 +00002597 rtl_writephy(tp, 0x1f, 0x0001);
2598 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002599
françois romieu4da19632011-01-03 15:07:55 +00002600 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002601}
2602
françois romieu4da19632011-01-03 15:07:55 +00002603static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002604{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002605 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002606 { 0x1f, 0x0001 },
2607 { 0x10, 0xf41b },
2608 { 0x1f, 0x0000 }
2609 };
2610
françois romieu4da19632011-01-03 15:07:55 +00002611 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002612}
2613
françois romieu4da19632011-01-03 15:07:55 +00002614static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002615{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002616 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002617 { 0x1f, 0x0000 },
2618 { 0x1d, 0x0f00 },
2619 { 0x1f, 0x0002 },
2620 { 0x0c, 0x1ec8 },
2621 { 0x1f, 0x0000 }
2622 };
2623
françois romieu4da19632011-01-03 15:07:55 +00002624 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002625}
2626
françois romieu4da19632011-01-03 15:07:55 +00002627static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002628{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002629 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002630 { 0x1f, 0x0001 },
2631 { 0x1d, 0x3d98 },
2632 { 0x1f, 0x0000 }
2633 };
2634
françois romieu4da19632011-01-03 15:07:55 +00002635 rtl_writephy(tp, 0x1f, 0x0000);
2636 rtl_patchphy(tp, 0x14, 1 << 5);
2637 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002638
françois romieu4da19632011-01-03 15:07:55 +00002639 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002640}
2641
françois romieu4da19632011-01-03 15:07:55 +00002642static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002643{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002644 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002645 { 0x1f, 0x0001 },
2646 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002647 { 0x1f, 0x0002 },
2648 { 0x00, 0x88d4 },
2649 { 0x01, 0x82b1 },
2650 { 0x03, 0x7002 },
2651 { 0x08, 0x9e30 },
2652 { 0x09, 0x01f0 },
2653 { 0x0a, 0x5500 },
2654 { 0x0c, 0x00c8 },
2655 { 0x1f, 0x0003 },
2656 { 0x12, 0xc096 },
2657 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002658 { 0x1f, 0x0000 },
2659 { 0x1f, 0x0000 },
2660 { 0x09, 0x2000 },
2661 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002662 };
2663
françois romieu4da19632011-01-03 15:07:55 +00002664 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002665
françois romieu4da19632011-01-03 15:07:55 +00002666 rtl_patchphy(tp, 0x14, 1 << 5);
2667 rtl_patchphy(tp, 0x0d, 1 << 5);
2668 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002669}
2670
françois romieu4da19632011-01-03 15:07:55 +00002671static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002672{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002673 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002674 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002675 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002676 { 0x03, 0x802f },
2677 { 0x02, 0x4f02 },
2678 { 0x01, 0x0409 },
2679 { 0x00, 0xf099 },
2680 { 0x04, 0x9800 },
2681 { 0x04, 0x9000 },
2682 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002683 { 0x1f, 0x0002 },
2684 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002685 { 0x06, 0x0761 },
2686 { 0x1f, 0x0003 },
2687 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002688 { 0x1f, 0x0000 }
2689 };
2690
françois romieu4da19632011-01-03 15:07:55 +00002691 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002692
françois romieu4da19632011-01-03 15:07:55 +00002693 rtl_patchphy(tp, 0x16, 1 << 0);
2694 rtl_patchphy(tp, 0x14, 1 << 5);
2695 rtl_patchphy(tp, 0x0d, 1 << 5);
2696 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002697}
2698
françois romieu4da19632011-01-03 15:07:55 +00002699static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002700{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002701 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002702 { 0x1f, 0x0001 },
2703 { 0x12, 0x2300 },
2704 { 0x1d, 0x3d98 },
2705 { 0x1f, 0x0002 },
2706 { 0x0c, 0x7eb8 },
2707 { 0x06, 0x5461 },
2708 { 0x1f, 0x0003 },
2709 { 0x16, 0x0f0a },
2710 { 0x1f, 0x0000 }
2711 };
2712
françois romieu4da19632011-01-03 15:07:55 +00002713 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002714
françois romieu4da19632011-01-03 15:07:55 +00002715 rtl_patchphy(tp, 0x16, 1 << 0);
2716 rtl_patchphy(tp, 0x14, 1 << 5);
2717 rtl_patchphy(tp, 0x0d, 1 << 5);
2718 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002719}
2720
françois romieu4da19632011-01-03 15:07:55 +00002721static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002722{
françois romieu4da19632011-01-03 15:07:55 +00002723 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002724}
2725
françois romieubca03d52011-01-03 15:07:31 +00002726static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002727{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002728 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002729 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002730 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002731 { 0x06, 0x4064 },
2732 { 0x07, 0x2863 },
2733 { 0x08, 0x059c },
2734 { 0x09, 0x26b4 },
2735 { 0x0a, 0x6a19 },
2736 { 0x0b, 0xdcc8 },
2737 { 0x10, 0xf06d },
2738 { 0x14, 0x7f68 },
2739 { 0x18, 0x7fd9 },
2740 { 0x1c, 0xf0ff },
2741 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002742 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002743 { 0x12, 0xf49f },
2744 { 0x13, 0x070b },
2745 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002746 { 0x14, 0x94c0 },
2747
2748 /*
2749 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002750 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002751 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002752 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002753 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002754 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002755 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002756 { 0x06, 0x5561 },
2757
2758 /*
2759 * Can not link to 1Gbps with bad cable
2760 * Decrease SNR threshold form 21.07dB to 19.04dB
2761 */
2762 { 0x1f, 0x0001 },
2763 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002764
2765 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002766 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002767 };
2768
françois romieu4da19632011-01-03 15:07:55 +00002769 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002770
françois romieubca03d52011-01-03 15:07:31 +00002771 /*
2772 * Rx Error Issue
2773 * Fine Tune Switching regulator parameter
2774 */
françois romieu4da19632011-01-03 15:07:55 +00002775 rtl_writephy(tp, 0x1f, 0x0002);
2776 rtl_w1w0_phy(tp, 0x0b, 0x0010, 0x00ef);
2777 rtl_w1w0_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002778
Francois Romieufdf6fc02012-07-06 22:40:38 +02002779 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002780 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002781 { 0x1f, 0x0002 },
2782 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002783 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002784 { 0x05, 0x8330 },
2785 { 0x06, 0x669a },
2786 { 0x1f, 0x0002 }
2787 };
2788 int val;
2789
françois romieu4da19632011-01-03 15:07:55 +00002790 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002791
françois romieu4da19632011-01-03 15:07:55 +00002792 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002793
2794 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002795 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002796 0x0065, 0x0066, 0x0067, 0x0068,
2797 0x0069, 0x006a, 0x006b, 0x006c
2798 };
2799 int i;
2800
françois romieu4da19632011-01-03 15:07:55 +00002801 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002802
2803 val &= 0xff00;
2804 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002805 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002806 }
2807 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002808 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002809 { 0x1f, 0x0002 },
2810 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002811 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002812 { 0x05, 0x8330 },
2813 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002814 };
2815
françois romieu4da19632011-01-03 15:07:55 +00002816 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002817 }
2818
françois romieubca03d52011-01-03 15:07:31 +00002819 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002820 rtl_writephy(tp, 0x1f, 0x0002);
2821 rtl_patchphy(tp, 0x0d, 0x0300);
2822 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002823
françois romieubca03d52011-01-03 15:07:31 +00002824 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002825 rtl_writephy(tp, 0x1f, 0x0002);
2826 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2827 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002828
françois romieu4da19632011-01-03 15:07:55 +00002829 rtl_writephy(tp, 0x1f, 0x0005);
2830 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002831
2832 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002833
françois romieu4da19632011-01-03 15:07:55 +00002834 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002835}
2836
françois romieubca03d52011-01-03 15:07:31 +00002837static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002838{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002839 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002840 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002841 { 0x1f, 0x0001 },
2842 { 0x06, 0x4064 },
2843 { 0x07, 0x2863 },
2844 { 0x08, 0x059c },
2845 { 0x09, 0x26b4 },
2846 { 0x0a, 0x6a19 },
2847 { 0x0b, 0xdcc8 },
2848 { 0x10, 0xf06d },
2849 { 0x14, 0x7f68 },
2850 { 0x18, 0x7fd9 },
2851 { 0x1c, 0xf0ff },
2852 { 0x1d, 0x3d9c },
2853 { 0x1f, 0x0003 },
2854 { 0x12, 0xf49f },
2855 { 0x13, 0x070b },
2856 { 0x1a, 0x05ad },
2857 { 0x14, 0x94c0 },
2858
françois romieubca03d52011-01-03 15:07:31 +00002859 /*
2860 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002861 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002862 */
françois romieudaf9df62009-10-07 12:44:20 +00002863 { 0x1f, 0x0002 },
2864 { 0x06, 0x5561 },
2865 { 0x1f, 0x0005 },
2866 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002867 { 0x06, 0x5561 },
2868
2869 /*
2870 * Can not link to 1Gbps with bad cable
2871 * Decrease SNR threshold form 21.07dB to 19.04dB
2872 */
2873 { 0x1f, 0x0001 },
2874 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002875
2876 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002877 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002878 };
2879
françois romieu4da19632011-01-03 15:07:55 +00002880 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002881
Francois Romieufdf6fc02012-07-06 22:40:38 +02002882 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002883 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002884 { 0x1f, 0x0002 },
2885 { 0x05, 0x669a },
2886 { 0x1f, 0x0005 },
2887 { 0x05, 0x8330 },
2888 { 0x06, 0x669a },
2889
2890 { 0x1f, 0x0002 }
2891 };
2892 int val;
2893
françois romieu4da19632011-01-03 15:07:55 +00002894 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002895
françois romieu4da19632011-01-03 15:07:55 +00002896 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002897 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002898 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002899 0x0065, 0x0066, 0x0067, 0x0068,
2900 0x0069, 0x006a, 0x006b, 0x006c
2901 };
2902 int i;
2903
françois romieu4da19632011-01-03 15:07:55 +00002904 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002905
2906 val &= 0xff00;
2907 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002908 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002909 }
2910 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002911 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002912 { 0x1f, 0x0002 },
2913 { 0x05, 0x2642 },
2914 { 0x1f, 0x0005 },
2915 { 0x05, 0x8330 },
2916 { 0x06, 0x2642 }
2917 };
2918
françois romieu4da19632011-01-03 15:07:55 +00002919 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002920 }
2921
françois romieubca03d52011-01-03 15:07:31 +00002922 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002923 rtl_writephy(tp, 0x1f, 0x0002);
2924 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2925 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002926
françois romieubca03d52011-01-03 15:07:31 +00002927 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002928 rtl_writephy(tp, 0x1f, 0x0002);
2929 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002930
françois romieu4da19632011-01-03 15:07:55 +00002931 rtl_writephy(tp, 0x1f, 0x0005);
2932 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002933
2934 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002935
françois romieu4da19632011-01-03 15:07:55 +00002936 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002937}
2938
françois romieu4da19632011-01-03 15:07:55 +00002939static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002940{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002941 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002942 { 0x1f, 0x0002 },
2943 { 0x10, 0x0008 },
2944 { 0x0d, 0x006c },
2945
2946 { 0x1f, 0x0000 },
2947 { 0x0d, 0xf880 },
2948
2949 { 0x1f, 0x0001 },
2950 { 0x17, 0x0cc0 },
2951
2952 { 0x1f, 0x0001 },
2953 { 0x0b, 0xa4d8 },
2954 { 0x09, 0x281c },
2955 { 0x07, 0x2883 },
2956 { 0x0a, 0x6b35 },
2957 { 0x1d, 0x3da4 },
2958 { 0x1c, 0xeffd },
2959 { 0x14, 0x7f52 },
2960 { 0x18, 0x7fc6 },
2961 { 0x08, 0x0601 },
2962 { 0x06, 0x4063 },
2963 { 0x10, 0xf074 },
2964 { 0x1f, 0x0003 },
2965 { 0x13, 0x0789 },
2966 { 0x12, 0xf4bd },
2967 { 0x1a, 0x04fd },
2968 { 0x14, 0x84b0 },
2969 { 0x1f, 0x0000 },
2970 { 0x00, 0x9200 },
2971
2972 { 0x1f, 0x0005 },
2973 { 0x01, 0x0340 },
2974 { 0x1f, 0x0001 },
2975 { 0x04, 0x4000 },
2976 { 0x03, 0x1d21 },
2977 { 0x02, 0x0c32 },
2978 { 0x01, 0x0200 },
2979 { 0x00, 0x5554 },
2980 { 0x04, 0x4800 },
2981 { 0x04, 0x4000 },
2982 { 0x04, 0xf000 },
2983 { 0x03, 0xdf01 },
2984 { 0x02, 0xdf20 },
2985 { 0x01, 0x101a },
2986 { 0x00, 0xa0ff },
2987 { 0x04, 0xf800 },
2988 { 0x04, 0xf000 },
2989 { 0x1f, 0x0000 },
2990
2991 { 0x1f, 0x0007 },
2992 { 0x1e, 0x0023 },
2993 { 0x16, 0x0000 },
2994 { 0x1f, 0x0000 }
2995 };
2996
françois romieu4da19632011-01-03 15:07:55 +00002997 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002998}
2999
françois romieue6de30d2011-01-03 15:08:37 +00003000static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3001{
3002 static const struct phy_reg phy_reg_init[] = {
3003 { 0x1f, 0x0001 },
3004 { 0x17, 0x0cc0 },
3005
3006 { 0x1f, 0x0007 },
3007 { 0x1e, 0x002d },
3008 { 0x18, 0x0040 },
3009 { 0x1f, 0x0000 }
3010 };
3011
3012 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3013 rtl_patchphy(tp, 0x0d, 1 << 5);
3014}
3015
Hayes Wang70090422011-07-06 15:58:06 +08003016static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003017{
3018 static const struct phy_reg phy_reg_init[] = {
3019 /* Enable Delay cap */
3020 { 0x1f, 0x0005 },
3021 { 0x05, 0x8b80 },
3022 { 0x06, 0xc896 },
3023 { 0x1f, 0x0000 },
3024
3025 /* Channel estimation fine tune */
3026 { 0x1f, 0x0001 },
3027 { 0x0b, 0x6c20 },
3028 { 0x07, 0x2872 },
3029 { 0x1c, 0xefff },
3030 { 0x1f, 0x0003 },
3031 { 0x14, 0x6420 },
3032 { 0x1f, 0x0000 },
3033
3034 /* Update PFM & 10M TX idle timer */
3035 { 0x1f, 0x0007 },
3036 { 0x1e, 0x002f },
3037 { 0x15, 0x1919 },
3038 { 0x1f, 0x0000 },
3039
3040 { 0x1f, 0x0007 },
3041 { 0x1e, 0x00ac },
3042 { 0x18, 0x0006 },
3043 { 0x1f, 0x0000 }
3044 };
3045
Francois Romieu15ecd032011-04-27 13:52:22 -07003046 rtl_apply_firmware(tp);
3047
hayeswang01dc7fe2011-03-21 01:50:28 +00003048 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3049
3050 /* DCO enable for 10M IDLE Power */
3051 rtl_writephy(tp, 0x1f, 0x0007);
3052 rtl_writephy(tp, 0x1e, 0x0023);
3053 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
3054 rtl_writephy(tp, 0x1f, 0x0000);
3055
3056 /* For impedance matching */
3057 rtl_writephy(tp, 0x1f, 0x0002);
3058 rtl_w1w0_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003059 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003060
3061 /* PHY auto speed down */
3062 rtl_writephy(tp, 0x1f, 0x0007);
3063 rtl_writephy(tp, 0x1e, 0x002d);
3064 rtl_w1w0_phy(tp, 0x18, 0x0050, 0x0000);
3065 rtl_writephy(tp, 0x1f, 0x0000);
3066 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3067
3068 rtl_writephy(tp, 0x1f, 0x0005);
3069 rtl_writephy(tp, 0x05, 0x8b86);
3070 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3071 rtl_writephy(tp, 0x1f, 0x0000);
3072
3073 rtl_writephy(tp, 0x1f, 0x0005);
3074 rtl_writephy(tp, 0x05, 0x8b85);
3075 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3076 rtl_writephy(tp, 0x1f, 0x0007);
3077 rtl_writephy(tp, 0x1e, 0x0020);
3078 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x1100);
3079 rtl_writephy(tp, 0x1f, 0x0006);
3080 rtl_writephy(tp, 0x00, 0x5a00);
3081 rtl_writephy(tp, 0x1f, 0x0000);
3082 rtl_writephy(tp, 0x0d, 0x0007);
3083 rtl_writephy(tp, 0x0e, 0x003c);
3084 rtl_writephy(tp, 0x0d, 0x4007);
3085 rtl_writephy(tp, 0x0e, 0x0000);
3086 rtl_writephy(tp, 0x0d, 0x0000);
3087}
3088
françois romieu9ecb9aa2012-12-07 11:20:21 +00003089static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3090{
3091 const u16 w[] = {
3092 addr[0] | (addr[1] << 8),
3093 addr[2] | (addr[3] << 8),
3094 addr[4] | (addr[5] << 8)
3095 };
3096 const struct exgmac_reg e[] = {
3097 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3098 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3099 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3100 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3101 };
3102
3103 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3104}
3105
Hayes Wang70090422011-07-06 15:58:06 +08003106static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3107{
3108 static const struct phy_reg phy_reg_init[] = {
3109 /* Enable Delay cap */
3110 { 0x1f, 0x0004 },
3111 { 0x1f, 0x0007 },
3112 { 0x1e, 0x00ac },
3113 { 0x18, 0x0006 },
3114 { 0x1f, 0x0002 },
3115 { 0x1f, 0x0000 },
3116 { 0x1f, 0x0000 },
3117
3118 /* Channel estimation fine tune */
3119 { 0x1f, 0x0003 },
3120 { 0x09, 0xa20f },
3121 { 0x1f, 0x0000 },
3122 { 0x1f, 0x0000 },
3123
3124 /* Green Setting */
3125 { 0x1f, 0x0005 },
3126 { 0x05, 0x8b5b },
3127 { 0x06, 0x9222 },
3128 { 0x05, 0x8b6d },
3129 { 0x06, 0x8000 },
3130 { 0x05, 0x8b76 },
3131 { 0x06, 0x8000 },
3132 { 0x1f, 0x0000 }
3133 };
3134
3135 rtl_apply_firmware(tp);
3136
3137 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3138
3139 /* For 4-corner performance improve */
3140 rtl_writephy(tp, 0x1f, 0x0005);
3141 rtl_writephy(tp, 0x05, 0x8b80);
3142 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
3143 rtl_writephy(tp, 0x1f, 0x0000);
3144
3145 /* PHY auto speed down */
3146 rtl_writephy(tp, 0x1f, 0x0004);
3147 rtl_writephy(tp, 0x1f, 0x0007);
3148 rtl_writephy(tp, 0x1e, 0x002d);
3149 rtl_w1w0_phy(tp, 0x18, 0x0010, 0x0000);
3150 rtl_writephy(tp, 0x1f, 0x0002);
3151 rtl_writephy(tp, 0x1f, 0x0000);
3152 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3153
3154 /* improve 10M EEE waveform */
3155 rtl_writephy(tp, 0x1f, 0x0005);
3156 rtl_writephy(tp, 0x05, 0x8b86);
3157 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3158 rtl_writephy(tp, 0x1f, 0x0000);
3159
3160 /* Improve 2-pair detection performance */
3161 rtl_writephy(tp, 0x1f, 0x0005);
3162 rtl_writephy(tp, 0x05, 0x8b85);
3163 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3164 rtl_writephy(tp, 0x1f, 0x0000);
3165
3166 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003167 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003168 rtl_writephy(tp, 0x1f, 0x0005);
3169 rtl_writephy(tp, 0x05, 0x8b85);
3170 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3171 rtl_writephy(tp, 0x1f, 0x0004);
3172 rtl_writephy(tp, 0x1f, 0x0007);
3173 rtl_writephy(tp, 0x1e, 0x0020);
David S. Miller1805b2f2011-10-24 18:18:09 -04003174 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wang70090422011-07-06 15:58:06 +08003175 rtl_writephy(tp, 0x1f, 0x0002);
3176 rtl_writephy(tp, 0x1f, 0x0000);
3177 rtl_writephy(tp, 0x0d, 0x0007);
3178 rtl_writephy(tp, 0x0e, 0x003c);
3179 rtl_writephy(tp, 0x0d, 0x4007);
3180 rtl_writephy(tp, 0x0e, 0x0000);
3181 rtl_writephy(tp, 0x0d, 0x0000);
3182
3183 /* Green feature */
3184 rtl_writephy(tp, 0x1f, 0x0003);
3185 rtl_w1w0_phy(tp, 0x19, 0x0000, 0x0001);
3186 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0400);
3187 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003188
françois romieu9ecb9aa2012-12-07 11:20:21 +00003189 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3190 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003191}
3192
Hayes Wang5f886e02012-03-30 14:33:03 +08003193static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3194{
3195 /* For 4-corner performance improve */
3196 rtl_writephy(tp, 0x1f, 0x0005);
3197 rtl_writephy(tp, 0x05, 0x8b80);
3198 rtl_w1w0_phy(tp, 0x06, 0x0006, 0x0000);
3199 rtl_writephy(tp, 0x1f, 0x0000);
3200
3201 /* PHY auto speed down */
3202 rtl_writephy(tp, 0x1f, 0x0007);
3203 rtl_writephy(tp, 0x1e, 0x002d);
3204 rtl_w1w0_phy(tp, 0x18, 0x0010, 0x0000);
3205 rtl_writephy(tp, 0x1f, 0x0000);
3206 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3207
3208 /* Improve 10M EEE waveform */
3209 rtl_writephy(tp, 0x1f, 0x0005);
3210 rtl_writephy(tp, 0x05, 0x8b86);
3211 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3212 rtl_writephy(tp, 0x1f, 0x0000);
3213}
3214
Hayes Wangc2218922011-09-06 16:55:18 +08003215static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3216{
3217 static const struct phy_reg phy_reg_init[] = {
3218 /* Channel estimation fine tune */
3219 { 0x1f, 0x0003 },
3220 { 0x09, 0xa20f },
3221 { 0x1f, 0x0000 },
3222
3223 /* Modify green table for giga & fnet */
3224 { 0x1f, 0x0005 },
3225 { 0x05, 0x8b55 },
3226 { 0x06, 0x0000 },
3227 { 0x05, 0x8b5e },
3228 { 0x06, 0x0000 },
3229 { 0x05, 0x8b67 },
3230 { 0x06, 0x0000 },
3231 { 0x05, 0x8b70 },
3232 { 0x06, 0x0000 },
3233 { 0x1f, 0x0000 },
3234 { 0x1f, 0x0007 },
3235 { 0x1e, 0x0078 },
3236 { 0x17, 0x0000 },
3237 { 0x19, 0x00fb },
3238 { 0x1f, 0x0000 },
3239
3240 /* Modify green table for 10M */
3241 { 0x1f, 0x0005 },
3242 { 0x05, 0x8b79 },
3243 { 0x06, 0xaa00 },
3244 { 0x1f, 0x0000 },
3245
3246 /* Disable hiimpedance detection (RTCT) */
3247 { 0x1f, 0x0003 },
3248 { 0x01, 0x328a },
3249 { 0x1f, 0x0000 }
3250 };
3251
3252 rtl_apply_firmware(tp);
3253
3254 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3255
Hayes Wang5f886e02012-03-30 14:33:03 +08003256 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003257
3258 /* Improve 2-pair detection performance */
3259 rtl_writephy(tp, 0x1f, 0x0005);
3260 rtl_writephy(tp, 0x05, 0x8b85);
3261 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3262 rtl_writephy(tp, 0x1f, 0x0000);
3263}
3264
3265static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3266{
3267 rtl_apply_firmware(tp);
3268
Hayes Wang5f886e02012-03-30 14:33:03 +08003269 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003270}
3271
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003272static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3273{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003274 static const struct phy_reg phy_reg_init[] = {
3275 /* Channel estimation fine tune */
3276 { 0x1f, 0x0003 },
3277 { 0x09, 0xa20f },
3278 { 0x1f, 0x0000 },
3279
3280 /* Modify green table for giga & fnet */
3281 { 0x1f, 0x0005 },
3282 { 0x05, 0x8b55 },
3283 { 0x06, 0x0000 },
3284 { 0x05, 0x8b5e },
3285 { 0x06, 0x0000 },
3286 { 0x05, 0x8b67 },
3287 { 0x06, 0x0000 },
3288 { 0x05, 0x8b70 },
3289 { 0x06, 0x0000 },
3290 { 0x1f, 0x0000 },
3291 { 0x1f, 0x0007 },
3292 { 0x1e, 0x0078 },
3293 { 0x17, 0x0000 },
3294 { 0x19, 0x00aa },
3295 { 0x1f, 0x0000 },
3296
3297 /* Modify green table for 10M */
3298 { 0x1f, 0x0005 },
3299 { 0x05, 0x8b79 },
3300 { 0x06, 0xaa00 },
3301 { 0x1f, 0x0000 },
3302
3303 /* Disable hiimpedance detection (RTCT) */
3304 { 0x1f, 0x0003 },
3305 { 0x01, 0x328a },
3306 { 0x1f, 0x0000 }
3307 };
3308
3309
3310 rtl_apply_firmware(tp);
3311
3312 rtl8168f_hw_phy_config(tp);
3313
3314 /* Improve 2-pair detection performance */
3315 rtl_writephy(tp, 0x1f, 0x0005);
3316 rtl_writephy(tp, 0x05, 0x8b85);
3317 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3318 rtl_writephy(tp, 0x1f, 0x0000);
3319
3320 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3321
3322 /* Modify green table for giga */
3323 rtl_writephy(tp, 0x1f, 0x0005);
3324 rtl_writephy(tp, 0x05, 0x8b54);
3325 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0800);
3326 rtl_writephy(tp, 0x05, 0x8b5d);
3327 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0800);
3328 rtl_writephy(tp, 0x05, 0x8a7c);
3329 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3330 rtl_writephy(tp, 0x05, 0x8a7f);
3331 rtl_w1w0_phy(tp, 0x06, 0x0100, 0x0000);
3332 rtl_writephy(tp, 0x05, 0x8a82);
3333 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3334 rtl_writephy(tp, 0x05, 0x8a85);
3335 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3336 rtl_writephy(tp, 0x05, 0x8a88);
3337 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3338 rtl_writephy(tp, 0x1f, 0x0000);
3339
3340 /* uc same-seed solution */
3341 rtl_writephy(tp, 0x1f, 0x0005);
3342 rtl_writephy(tp, 0x05, 0x8b85);
3343 rtl_w1w0_phy(tp, 0x06, 0x8000, 0x0000);
3344 rtl_writephy(tp, 0x1f, 0x0000);
3345
3346 /* eee setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003347 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003348 rtl_writephy(tp, 0x1f, 0x0005);
3349 rtl_writephy(tp, 0x05, 0x8b85);
3350 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3351 rtl_writephy(tp, 0x1f, 0x0004);
3352 rtl_writephy(tp, 0x1f, 0x0007);
3353 rtl_writephy(tp, 0x1e, 0x0020);
3354 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0100);
3355 rtl_writephy(tp, 0x1f, 0x0000);
3356 rtl_writephy(tp, 0x0d, 0x0007);
3357 rtl_writephy(tp, 0x0e, 0x003c);
3358 rtl_writephy(tp, 0x0d, 0x4007);
3359 rtl_writephy(tp, 0x0e, 0x0000);
3360 rtl_writephy(tp, 0x0d, 0x0000);
3361
3362 /* Green feature */
3363 rtl_writephy(tp, 0x1f, 0x0003);
3364 rtl_w1w0_phy(tp, 0x19, 0x0000, 0x0001);
3365 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0400);
3366 rtl_writephy(tp, 0x1f, 0x0000);
3367}
3368
Hayes Wangc5583862012-07-02 17:23:22 +08003369static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3370{
Hayes Wangc5583862012-07-02 17:23:22 +08003371 rtl_apply_firmware(tp);
3372
3373 if (r8168_phy_ocp_read(tp, 0xa460) & 0x0100)
3374 rtl_w1w0_phy_ocp(tp, 0xbcc4, 0x0000, 0x8000);
3375 else
3376 rtl_w1w0_phy_ocp(tp, 0xbcc4, 0x8000, 0x0000);
3377
3378 if (r8168_phy_ocp_read(tp, 0xa466) & 0x0100)
3379 rtl_w1w0_phy_ocp(tp, 0xc41a, 0x0002, 0x0000);
3380 else
3381 rtl_w1w0_phy_ocp(tp, 0xbcc4, 0x0000, 0x0002);
3382
3383 rtl_w1w0_phy_ocp(tp, 0xa442, 0x000c, 0x0000);
3384 rtl_w1w0_phy_ocp(tp, 0xa4b2, 0x0004, 0x0000);
3385
3386 r8168_phy_ocp_write(tp, 0xa436, 0x8012);
3387 rtl_w1w0_phy_ocp(tp, 0xa438, 0x8000, 0x0000);
3388
3389 rtl_w1w0_phy_ocp(tp, 0xc422, 0x4000, 0x2000);
3390}
3391
françois romieu4da19632011-01-03 15:07:55 +00003392static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003393{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003394 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003395 { 0x1f, 0x0003 },
3396 { 0x08, 0x441d },
3397 { 0x01, 0x9100 },
3398 { 0x1f, 0x0000 }
3399 };
3400
françois romieu4da19632011-01-03 15:07:55 +00003401 rtl_writephy(tp, 0x1f, 0x0000);
3402 rtl_patchphy(tp, 0x11, 1 << 12);
3403 rtl_patchphy(tp, 0x19, 1 << 13);
3404 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003405
françois romieu4da19632011-01-03 15:07:55 +00003406 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003407}
3408
Hayes Wang5a5e4442011-02-22 17:26:21 +08003409static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3410{
3411 static const struct phy_reg phy_reg_init[] = {
3412 { 0x1f, 0x0005 },
3413 { 0x1a, 0x0000 },
3414 { 0x1f, 0x0000 },
3415
3416 { 0x1f, 0x0004 },
3417 { 0x1c, 0x0000 },
3418 { 0x1f, 0x0000 },
3419
3420 { 0x1f, 0x0001 },
3421 { 0x15, 0x7701 },
3422 { 0x1f, 0x0000 }
3423 };
3424
3425 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003426 rtl_writephy(tp, 0x1f, 0x0000);
3427 rtl_writephy(tp, 0x18, 0x0310);
3428 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003429
François Romieu953a12c2011-04-24 17:38:48 +02003430 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003431
3432 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3433}
3434
Hayes Wang7e18dca2012-03-30 14:33:02 +08003435static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3436{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003437 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003438 rtl_writephy(tp, 0x1f, 0x0000);
3439 rtl_writephy(tp, 0x18, 0x0310);
3440 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003441
3442 rtl_apply_firmware(tp);
3443
3444 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003445 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003446 rtl_writephy(tp, 0x1f, 0x0004);
3447 rtl_writephy(tp, 0x10, 0x401f);
3448 rtl_writephy(tp, 0x19, 0x7030);
3449 rtl_writephy(tp, 0x1f, 0x0000);
3450}
3451
Hayes Wang5598bfe2012-07-02 17:23:21 +08003452static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3453{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003454 static const struct phy_reg phy_reg_init[] = {
3455 { 0x1f, 0x0004 },
3456 { 0x10, 0xc07f },
3457 { 0x19, 0x7030 },
3458 { 0x1f, 0x0000 }
3459 };
3460
3461 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003462 rtl_writephy(tp, 0x1f, 0x0000);
3463 rtl_writephy(tp, 0x18, 0x0310);
3464 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003465
3466 rtl_apply_firmware(tp);
3467
Francois Romieufdf6fc02012-07-06 22:40:38 +02003468 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003469 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3470
Francois Romieufdf6fc02012-07-06 22:40:38 +02003471 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003472}
3473
Francois Romieu5615d9f2007-08-17 17:50:46 +02003474static void rtl_hw_phy_config(struct net_device *dev)
3475{
3476 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003477
3478 rtl8169_print_mac_version(tp);
3479
3480 switch (tp->mac_version) {
3481 case RTL_GIGA_MAC_VER_01:
3482 break;
3483 case RTL_GIGA_MAC_VER_02:
3484 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003485 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003486 break;
3487 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003488 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003489 break;
françois romieu2e9558562009-08-10 19:44:19 +00003490 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003491 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003492 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003493 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003494 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003495 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003496 case RTL_GIGA_MAC_VER_07:
3497 case RTL_GIGA_MAC_VER_08:
3498 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003499 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003500 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003501 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003502 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003503 break;
3504 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003505 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003506 break;
3507 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003508 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003509 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003510 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003511 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003512 break;
3513 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003514 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003515 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003516 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003517 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003518 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003519 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003520 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003521 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003522 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003523 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003524 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003525 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003526 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003527 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003528 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003529 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003530 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003531 break;
3532 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003533 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003534 break;
3535 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003536 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003537 break;
françois romieue6de30d2011-01-03 15:08:37 +00003538 case RTL_GIGA_MAC_VER_28:
3539 rtl8168d_4_hw_phy_config(tp);
3540 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003541 case RTL_GIGA_MAC_VER_29:
3542 case RTL_GIGA_MAC_VER_30:
3543 rtl8105e_hw_phy_config(tp);
3544 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003545 case RTL_GIGA_MAC_VER_31:
3546 /* None. */
3547 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003548 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003549 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003550 rtl8168e_1_hw_phy_config(tp);
3551 break;
3552 case RTL_GIGA_MAC_VER_34:
3553 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003554 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003555 case RTL_GIGA_MAC_VER_35:
3556 rtl8168f_1_hw_phy_config(tp);
3557 break;
3558 case RTL_GIGA_MAC_VER_36:
3559 rtl8168f_2_hw_phy_config(tp);
3560 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003561
Hayes Wang7e18dca2012-03-30 14:33:02 +08003562 case RTL_GIGA_MAC_VER_37:
3563 rtl8402_hw_phy_config(tp);
3564 break;
3565
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003566 case RTL_GIGA_MAC_VER_38:
3567 rtl8411_hw_phy_config(tp);
3568 break;
3569
Hayes Wang5598bfe2012-07-02 17:23:21 +08003570 case RTL_GIGA_MAC_VER_39:
3571 rtl8106e_hw_phy_config(tp);
3572 break;
3573
Hayes Wangc5583862012-07-02 17:23:22 +08003574 case RTL_GIGA_MAC_VER_40:
3575 rtl8168g_1_hw_phy_config(tp);
3576 break;
3577
3578 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02003579 default:
3580 break;
3581 }
3582}
3583
Francois Romieuda78dbf2012-01-26 14:18:23 +01003584static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586 struct timer_list *timer = &tp->timer;
3587 void __iomem *ioaddr = tp->mmio_addr;
3588 unsigned long timeout = RTL8169_PHY_TIMEOUT;
3589
Francois Romieubcf0bf92006-07-26 23:14:13 +02003590 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591
françois romieu4da19632011-01-03 15:07:55 +00003592 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02003593 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003594 * A busy loop could burn quite a few cycles on nowadays CPU.
3595 * Let's delay the execution of the timer for a few ticks.
3596 */
3597 timeout = HZ/10;
3598 goto out_mod_timer;
3599 }
3600
3601 if (tp->link_ok(ioaddr))
Francois Romieuda78dbf2012-01-26 14:18:23 +01003602 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603
Francois Romieuda78dbf2012-01-26 14:18:23 +01003604 netif_warn(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605
françois romieu4da19632011-01-03 15:07:55 +00003606 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003607
3608out_mod_timer:
3609 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003610}
3611
3612static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3613{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003614 if (!test_and_set_bit(flag, tp->wk.flags))
3615 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003616}
3617
3618static void rtl8169_phy_timer(unsigned long __opaque)
3619{
3620 struct net_device *dev = (struct net_device *)__opaque;
3621 struct rtl8169_private *tp = netdev_priv(dev);
3622
Francois Romieu98ddf982012-01-31 10:47:34 +01003623 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003624}
3625
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
3627 void __iomem *ioaddr)
3628{
3629 iounmap(ioaddr);
3630 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003631 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003632 pci_disable_device(pdev);
3633 free_netdev(dev);
3634}
3635
Francois Romieuffc46952012-07-06 14:19:23 +02003636DECLARE_RTL_COND(rtl_phy_reset_cond)
3637{
3638 return tp->phy_reset_pending(tp);
3639}
3640
Francois Romieubf793292006-11-01 00:53:05 +01003641static void rtl8169_phy_reset(struct net_device *dev,
3642 struct rtl8169_private *tp)
3643{
françois romieu4da19632011-01-03 15:07:55 +00003644 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02003645 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01003646}
3647
David S. Miller8decf862011-09-22 03:23:13 -04003648static bool rtl_tbi_enabled(struct rtl8169_private *tp)
3649{
3650 void __iomem *ioaddr = tp->mmio_addr;
3651
3652 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
3653 (RTL_R8(PHYstatus) & TBI_Enable);
3654}
3655
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003656static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003657{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003658 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003659
Francois Romieu5615d9f2007-08-17 17:50:46 +02003660 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003661
Marcus Sundberg773328942008-07-10 21:28:08 +02003662 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3663 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3664 RTL_W8(0x82, 0x01);
3665 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003666
Francois Romieu6dccd162007-02-13 23:38:05 +01003667 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3668
3669 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
3670 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003671
Francois Romieubcf0bf92006-07-26 23:14:13 +02003672 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003673 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3674 RTL_W8(0x82, 0x01);
3675 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00003676 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003677 }
3678
Francois Romieubf793292006-11-01 00:53:05 +01003679 rtl8169_phy_reset(dev, tp);
3680
Oliver Neukum54405cd2011-01-06 21:55:13 +01003681 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02003682 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3683 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
3684 (tp->mii.supports_gmii ?
3685 ADVERTISED_1000baseT_Half |
3686 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003687
David S. Miller8decf862011-09-22 03:23:13 -04003688 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00003689 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003690}
3691
Francois Romieu773d2022007-01-31 23:47:43 +01003692static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3693{
3694 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu773d2022007-01-31 23:47:43 +01003695
Francois Romieuda78dbf2012-01-26 14:18:23 +01003696 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003697
3698 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00003699
françois romieu9ecb9aa2012-12-07 11:20:21 +00003700 RTL_W32(MAC4, addr[4] | addr[5] << 8);
françois romieu908ba2b2010-04-26 11:42:58 +00003701 RTL_R32(MAC4);
3702
françois romieu9ecb9aa2012-12-07 11:20:21 +00003703 RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
françois romieu908ba2b2010-04-26 11:42:58 +00003704 RTL_R32(MAC0);
3705
françois romieu9ecb9aa2012-12-07 11:20:21 +00003706 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3707 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003708
Francois Romieu773d2022007-01-31 23:47:43 +01003709 RTL_W8(Cfg9346, Cfg9346_Lock);
3710
Francois Romieuda78dbf2012-01-26 14:18:23 +01003711 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003712}
3713
3714static int rtl_set_mac_address(struct net_device *dev, void *p)
3715{
3716 struct rtl8169_private *tp = netdev_priv(dev);
3717 struct sockaddr *addr = p;
3718
3719 if (!is_valid_ether_addr(addr->sa_data))
3720 return -EADDRNOTAVAIL;
3721
3722 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3723
3724 rtl_rar_set(tp, dev->dev_addr);
3725
3726 return 0;
3727}
3728
Francois Romieu5f787a12006-08-17 13:02:36 +02003729static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3730{
3731 struct rtl8169_private *tp = netdev_priv(dev);
3732 struct mii_ioctl_data *data = if_mii(ifr);
3733
Francois Romieu8b4ab282008-11-19 22:05:25 -08003734 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
3735}
Francois Romieu5f787a12006-08-17 13:02:36 +02003736
Francois Romieucecb5fd2011-04-01 10:21:07 +02003737static int rtl_xmii_ioctl(struct rtl8169_private *tp,
3738 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003739{
Francois Romieu5f787a12006-08-17 13:02:36 +02003740 switch (cmd) {
3741 case SIOCGMIIPHY:
3742 data->phy_id = 32; /* Internal PHY */
3743 return 0;
3744
3745 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00003746 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02003747 return 0;
3748
3749 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00003750 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02003751 return 0;
3752 }
3753 return -EOPNOTSUPP;
3754}
3755
Francois Romieu8b4ab282008-11-19 22:05:25 -08003756static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
3757{
3758 return -EOPNOTSUPP;
3759}
3760
Francois Romieufbac58f2007-10-04 22:51:38 +02003761static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
3762{
3763 if (tp->features & RTL_FEATURE_MSI) {
3764 pci_disable_msi(pdev);
3765 tp->features &= ~RTL_FEATURE_MSI;
3766 }
3767}
3768
Bill Pembertonbaf63292012-12-03 09:23:28 -05003769static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00003770{
3771 struct mdio_ops *ops = &tp->mdio_ops;
3772
3773 switch (tp->mac_version) {
3774 case RTL_GIGA_MAC_VER_27:
3775 ops->write = r8168dp_1_mdio_write;
3776 ops->read = r8168dp_1_mdio_read;
3777 break;
françois romieue6de30d2011-01-03 15:08:37 +00003778 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003779 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00003780 ops->write = r8168dp_2_mdio_write;
3781 ops->read = r8168dp_2_mdio_read;
3782 break;
Hayes Wangc5583862012-07-02 17:23:22 +08003783 case RTL_GIGA_MAC_VER_40:
3784 case RTL_GIGA_MAC_VER_41:
3785 ops->write = r8168g_mdio_write;
3786 ops->read = r8168g_mdio_read;
3787 break;
françois romieuc0e45c12011-01-03 15:08:04 +00003788 default:
3789 ops->write = r8169_mdio_write;
3790 ops->read = r8169_mdio_read;
3791 break;
3792 }
3793}
3794
David S. Miller1805b2f2011-10-24 18:18:09 -04003795static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3796{
3797 void __iomem *ioaddr = tp->mmio_addr;
3798
3799 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003800 case RTL_GIGA_MAC_VER_25:
3801 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003802 case RTL_GIGA_MAC_VER_29:
3803 case RTL_GIGA_MAC_VER_30:
3804 case RTL_GIGA_MAC_VER_32:
3805 case RTL_GIGA_MAC_VER_33:
3806 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08003807 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003808 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08003809 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08003810 case RTL_GIGA_MAC_VER_40:
3811 case RTL_GIGA_MAC_VER_41:
David S. Miller1805b2f2011-10-24 18:18:09 -04003812 RTL_W32(RxConfig, RTL_R32(RxConfig) |
3813 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3814 break;
3815 default:
3816 break;
3817 }
3818}
3819
3820static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
3821{
3822 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
3823 return false;
3824
3825 rtl_writephy(tp, 0x1f, 0x0000);
3826 rtl_writephy(tp, MII_BMCR, 0x0000);
3827
3828 rtl_wol_suspend_quirk(tp);
3829
3830 return true;
3831}
3832
françois romieu065c27c2011-01-03 15:08:12 +00003833static void r810x_phy_power_down(struct rtl8169_private *tp)
3834{
3835 rtl_writephy(tp, 0x1f, 0x0000);
3836 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
3837}
3838
3839static void r810x_phy_power_up(struct rtl8169_private *tp)
3840{
3841 rtl_writephy(tp, 0x1f, 0x0000);
3842 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3843}
3844
3845static void r810x_pll_power_down(struct rtl8169_private *tp)
3846{
Hayes Wang00042992012-03-30 14:33:00 +08003847 void __iomem *ioaddr = tp->mmio_addr;
3848
David S. Miller1805b2f2011-10-24 18:18:09 -04003849 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003850 return;
françois romieu065c27c2011-01-03 15:08:12 +00003851
3852 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08003853
3854 switch (tp->mac_version) {
3855 case RTL_GIGA_MAC_VER_07:
3856 case RTL_GIGA_MAC_VER_08:
3857 case RTL_GIGA_MAC_VER_09:
3858 case RTL_GIGA_MAC_VER_10:
3859 case RTL_GIGA_MAC_VER_13:
3860 case RTL_GIGA_MAC_VER_16:
3861 break;
3862 default:
3863 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
3864 break;
3865 }
françois romieu065c27c2011-01-03 15:08:12 +00003866}
3867
3868static void r810x_pll_power_up(struct rtl8169_private *tp)
3869{
Hayes Wang00042992012-03-30 14:33:00 +08003870 void __iomem *ioaddr = tp->mmio_addr;
3871
françois romieu065c27c2011-01-03 15:08:12 +00003872 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08003873
3874 switch (tp->mac_version) {
3875 case RTL_GIGA_MAC_VER_07:
3876 case RTL_GIGA_MAC_VER_08:
3877 case RTL_GIGA_MAC_VER_09:
3878 case RTL_GIGA_MAC_VER_10:
3879 case RTL_GIGA_MAC_VER_13:
3880 case RTL_GIGA_MAC_VER_16:
3881 break;
3882 default:
3883 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
3884 break;
3885 }
françois romieu065c27c2011-01-03 15:08:12 +00003886}
3887
3888static void r8168_phy_power_up(struct rtl8169_private *tp)
3889{
3890 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003891 switch (tp->mac_version) {
3892 case RTL_GIGA_MAC_VER_11:
3893 case RTL_GIGA_MAC_VER_12:
3894 case RTL_GIGA_MAC_VER_17:
3895 case RTL_GIGA_MAC_VER_18:
3896 case RTL_GIGA_MAC_VER_19:
3897 case RTL_GIGA_MAC_VER_20:
3898 case RTL_GIGA_MAC_VER_21:
3899 case RTL_GIGA_MAC_VER_22:
3900 case RTL_GIGA_MAC_VER_23:
3901 case RTL_GIGA_MAC_VER_24:
3902 case RTL_GIGA_MAC_VER_25:
3903 case RTL_GIGA_MAC_VER_26:
3904 case RTL_GIGA_MAC_VER_27:
3905 case RTL_GIGA_MAC_VER_28:
3906 case RTL_GIGA_MAC_VER_31:
3907 rtl_writephy(tp, 0x0e, 0x0000);
3908 break;
3909 default:
3910 break;
3911 }
françois romieu065c27c2011-01-03 15:08:12 +00003912 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3913}
3914
3915static void r8168_phy_power_down(struct rtl8169_private *tp)
3916{
3917 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003918 switch (tp->mac_version) {
3919 case RTL_GIGA_MAC_VER_32:
3920 case RTL_GIGA_MAC_VER_33:
3921 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
3922 break;
3923
3924 case RTL_GIGA_MAC_VER_11:
3925 case RTL_GIGA_MAC_VER_12:
3926 case RTL_GIGA_MAC_VER_17:
3927 case RTL_GIGA_MAC_VER_18:
3928 case RTL_GIGA_MAC_VER_19:
3929 case RTL_GIGA_MAC_VER_20:
3930 case RTL_GIGA_MAC_VER_21:
3931 case RTL_GIGA_MAC_VER_22:
3932 case RTL_GIGA_MAC_VER_23:
3933 case RTL_GIGA_MAC_VER_24:
3934 case RTL_GIGA_MAC_VER_25:
3935 case RTL_GIGA_MAC_VER_26:
3936 case RTL_GIGA_MAC_VER_27:
3937 case RTL_GIGA_MAC_VER_28:
3938 case RTL_GIGA_MAC_VER_31:
3939 rtl_writephy(tp, 0x0e, 0x0200);
3940 default:
3941 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
3942 break;
3943 }
françois romieu065c27c2011-01-03 15:08:12 +00003944}
3945
3946static void r8168_pll_power_down(struct rtl8169_private *tp)
3947{
3948 void __iomem *ioaddr = tp->mmio_addr;
3949
Francois Romieucecb5fd2011-04-01 10:21:07 +02003950 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
3951 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
3952 tp->mac_version == RTL_GIGA_MAC_VER_31) &&
hayeswang4804b3b2011-03-21 01:50:29 +00003953 r8168dp_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00003954 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08003955 }
françois romieu065c27c2011-01-03 15:08:12 +00003956
Francois Romieucecb5fd2011-04-01 10:21:07 +02003957 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
3958 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00003959 (RTL_R16(CPlusCmd) & ASF)) {
3960 return;
3961 }
3962
hayeswang01dc7fe2011-03-21 01:50:28 +00003963 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3964 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003965 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003966
David S. Miller1805b2f2011-10-24 18:18:09 -04003967 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003968 return;
françois romieu065c27c2011-01-03 15:08:12 +00003969
3970 r8168_phy_power_down(tp);
3971
3972 switch (tp->mac_version) {
3973 case RTL_GIGA_MAC_VER_25:
3974 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08003975 case RTL_GIGA_MAC_VER_27:
3976 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003977 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00003978 case RTL_GIGA_MAC_VER_32:
3979 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00003980 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
3981 break;
3982 }
3983}
3984
3985static void r8168_pll_power_up(struct rtl8169_private *tp)
3986{
3987 void __iomem *ioaddr = tp->mmio_addr;
3988
françois romieu065c27c2011-01-03 15:08:12 +00003989 switch (tp->mac_version) {
3990 case RTL_GIGA_MAC_VER_25:
3991 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08003992 case RTL_GIGA_MAC_VER_27:
3993 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003994 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00003995 case RTL_GIGA_MAC_VER_32:
3996 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00003997 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
3998 break;
3999 }
4000
4001 r8168_phy_power_up(tp);
4002}
4003
Francois Romieud58d46b2011-05-03 16:38:29 +02004004static void rtl_generic_op(struct rtl8169_private *tp,
4005 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004006{
4007 if (op)
4008 op(tp);
4009}
4010
4011static void rtl_pll_power_down(struct rtl8169_private *tp)
4012{
Francois Romieud58d46b2011-05-03 16:38:29 +02004013 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004014}
4015
4016static void rtl_pll_power_up(struct rtl8169_private *tp)
4017{
Francois Romieud58d46b2011-05-03 16:38:29 +02004018 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004019}
4020
Bill Pembertonbaf63292012-12-03 09:23:28 -05004021static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004022{
4023 struct pll_power_ops *ops = &tp->pll_power_ops;
4024
4025 switch (tp->mac_version) {
4026 case RTL_GIGA_MAC_VER_07:
4027 case RTL_GIGA_MAC_VER_08:
4028 case RTL_GIGA_MAC_VER_09:
4029 case RTL_GIGA_MAC_VER_10:
4030 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004031 case RTL_GIGA_MAC_VER_29:
4032 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004033 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004034 case RTL_GIGA_MAC_VER_39:
françois romieu065c27c2011-01-03 15:08:12 +00004035 ops->down = r810x_pll_power_down;
4036 ops->up = r810x_pll_power_up;
4037 break;
4038
4039 case RTL_GIGA_MAC_VER_11:
4040 case RTL_GIGA_MAC_VER_12:
4041 case RTL_GIGA_MAC_VER_17:
4042 case RTL_GIGA_MAC_VER_18:
4043 case RTL_GIGA_MAC_VER_19:
4044 case RTL_GIGA_MAC_VER_20:
4045 case RTL_GIGA_MAC_VER_21:
4046 case RTL_GIGA_MAC_VER_22:
4047 case RTL_GIGA_MAC_VER_23:
4048 case RTL_GIGA_MAC_VER_24:
4049 case RTL_GIGA_MAC_VER_25:
4050 case RTL_GIGA_MAC_VER_26:
4051 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004052 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004053 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004054 case RTL_GIGA_MAC_VER_32:
4055 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004056 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004057 case RTL_GIGA_MAC_VER_35:
4058 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004059 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004060 case RTL_GIGA_MAC_VER_40:
4061 case RTL_GIGA_MAC_VER_41:
françois romieu065c27c2011-01-03 15:08:12 +00004062 ops->down = r8168_pll_power_down;
4063 ops->up = r8168_pll_power_up;
4064 break;
4065
4066 default:
4067 ops->down = NULL;
4068 ops->up = NULL;
4069 break;
4070 }
4071}
4072
Hayes Wange542a222011-07-06 15:58:04 +08004073static void rtl_init_rxcfg(struct rtl8169_private *tp)
4074{
4075 void __iomem *ioaddr = tp->mmio_addr;
4076
4077 switch (tp->mac_version) {
4078 case RTL_GIGA_MAC_VER_01:
4079 case RTL_GIGA_MAC_VER_02:
4080 case RTL_GIGA_MAC_VER_03:
4081 case RTL_GIGA_MAC_VER_04:
4082 case RTL_GIGA_MAC_VER_05:
4083 case RTL_GIGA_MAC_VER_06:
4084 case RTL_GIGA_MAC_VER_10:
4085 case RTL_GIGA_MAC_VER_11:
4086 case RTL_GIGA_MAC_VER_12:
4087 case RTL_GIGA_MAC_VER_13:
4088 case RTL_GIGA_MAC_VER_14:
4089 case RTL_GIGA_MAC_VER_15:
4090 case RTL_GIGA_MAC_VER_16:
4091 case RTL_GIGA_MAC_VER_17:
4092 RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4093 break;
4094 case RTL_GIGA_MAC_VER_18:
4095 case RTL_GIGA_MAC_VER_19:
4096 case RTL_GIGA_MAC_VER_20:
4097 case RTL_GIGA_MAC_VER_21:
4098 case RTL_GIGA_MAC_VER_22:
4099 case RTL_GIGA_MAC_VER_23:
4100 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004101 case RTL_GIGA_MAC_VER_34:
Hayes Wange542a222011-07-06 15:58:04 +08004102 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4103 break;
4104 default:
4105 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
4106 break;
4107 }
4108}
4109
Hayes Wang92fc43b2011-07-06 15:58:03 +08004110static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4111{
Timo Teräs9fba0812013-01-15 21:01:24 +00004112 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004113}
4114
Francois Romieud58d46b2011-05-03 16:38:29 +02004115static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4116{
françois romieu9c5028e2012-03-02 04:43:14 +00004117 void __iomem *ioaddr = tp->mmio_addr;
4118
4119 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004120 rtl_generic_op(tp, tp->jumbo_ops.enable);
françois romieu9c5028e2012-03-02 04:43:14 +00004121 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004122}
4123
4124static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4125{
françois romieu9c5028e2012-03-02 04:43:14 +00004126 void __iomem *ioaddr = tp->mmio_addr;
4127
4128 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004129 rtl_generic_op(tp, tp->jumbo_ops.disable);
françois romieu9c5028e2012-03-02 04:43:14 +00004130 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004131}
4132
4133static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4134{
4135 void __iomem *ioaddr = tp->mmio_addr;
4136
4137 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4138 RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
4139 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
4140}
4141
4142static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4143{
4144 void __iomem *ioaddr = tp->mmio_addr;
4145
4146 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4147 RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
4148 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
4149}
4150
4151static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4152{
4153 void __iomem *ioaddr = tp->mmio_addr;
4154
4155 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4156}
4157
4158static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4159{
4160 void __iomem *ioaddr = tp->mmio_addr;
4161
4162 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4163}
4164
4165static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4166{
4167 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004168
4169 RTL_W8(MaxTxPacketSize, 0x3f);
4170 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4171 RTL_W8(Config4, RTL_R8(Config4) | 0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004172 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004173}
4174
4175static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4176{
4177 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004178
4179 RTL_W8(MaxTxPacketSize, 0x0c);
4180 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4181 RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004182 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004183}
4184
4185static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4186{
4187 rtl_tx_performance_tweak(tp->pci_dev,
4188 (0x2 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4189}
4190
4191static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4192{
4193 rtl_tx_performance_tweak(tp->pci_dev,
4194 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4195}
4196
4197static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4198{
4199 void __iomem *ioaddr = tp->mmio_addr;
4200
4201 r8168b_0_hw_jumbo_enable(tp);
4202
4203 RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
4204}
4205
4206static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4207{
4208 void __iomem *ioaddr = tp->mmio_addr;
4209
4210 r8168b_0_hw_jumbo_disable(tp);
4211
4212 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
4213}
4214
Bill Pembertonbaf63292012-12-03 09:23:28 -05004215static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004216{
4217 struct jumbo_ops *ops = &tp->jumbo_ops;
4218
4219 switch (tp->mac_version) {
4220 case RTL_GIGA_MAC_VER_11:
4221 ops->disable = r8168b_0_hw_jumbo_disable;
4222 ops->enable = r8168b_0_hw_jumbo_enable;
4223 break;
4224 case RTL_GIGA_MAC_VER_12:
4225 case RTL_GIGA_MAC_VER_17:
4226 ops->disable = r8168b_1_hw_jumbo_disable;
4227 ops->enable = r8168b_1_hw_jumbo_enable;
4228 break;
4229 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4230 case RTL_GIGA_MAC_VER_19:
4231 case RTL_GIGA_MAC_VER_20:
4232 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4233 case RTL_GIGA_MAC_VER_22:
4234 case RTL_GIGA_MAC_VER_23:
4235 case RTL_GIGA_MAC_VER_24:
4236 case RTL_GIGA_MAC_VER_25:
4237 case RTL_GIGA_MAC_VER_26:
4238 ops->disable = r8168c_hw_jumbo_disable;
4239 ops->enable = r8168c_hw_jumbo_enable;
4240 break;
4241 case RTL_GIGA_MAC_VER_27:
4242 case RTL_GIGA_MAC_VER_28:
4243 ops->disable = r8168dp_hw_jumbo_disable;
4244 ops->enable = r8168dp_hw_jumbo_enable;
4245 break;
4246 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4247 case RTL_GIGA_MAC_VER_32:
4248 case RTL_GIGA_MAC_VER_33:
4249 case RTL_GIGA_MAC_VER_34:
4250 ops->disable = r8168e_hw_jumbo_disable;
4251 ops->enable = r8168e_hw_jumbo_enable;
4252 break;
4253
4254 /*
4255 * No action needed for jumbo frames with 8169.
4256 * No jumbo for 810x at all.
4257 */
Hayes Wangc5583862012-07-02 17:23:22 +08004258 case RTL_GIGA_MAC_VER_40:
4259 case RTL_GIGA_MAC_VER_41:
Francois Romieud58d46b2011-05-03 16:38:29 +02004260 default:
4261 ops->disable = NULL;
4262 ops->enable = NULL;
4263 break;
4264 }
4265}
4266
Francois Romieuffc46952012-07-06 14:19:23 +02004267DECLARE_RTL_COND(rtl_chipcmd_cond)
4268{
4269 void __iomem *ioaddr = tp->mmio_addr;
4270
4271 return RTL_R8(ChipCmd) & CmdReset;
4272}
4273
Francois Romieu6f43adc2011-04-29 15:05:51 +02004274static void rtl_hw_reset(struct rtl8169_private *tp)
4275{
4276 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu6f43adc2011-04-29 15:05:51 +02004277
Francois Romieu6f43adc2011-04-29 15:05:51 +02004278 RTL_W8(ChipCmd, CmdReset);
4279
Francois Romieuffc46952012-07-06 14:19:23 +02004280 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004281}
4282
Francois Romieub6ffd972011-06-17 17:00:05 +02004283static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4284{
4285 struct rtl_fw *rtl_fw;
4286 const char *name;
4287 int rc = -ENOMEM;
4288
4289 name = rtl_lookup_firmware_name(tp);
4290 if (!name)
4291 goto out_no_firmware;
4292
4293 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4294 if (!rtl_fw)
4295 goto err_warn;
4296
4297 rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
4298 if (rc < 0)
4299 goto err_free;
4300
Francois Romieufd112f22011-06-18 00:10:29 +02004301 rc = rtl_check_firmware(tp, rtl_fw);
4302 if (rc < 0)
4303 goto err_release_firmware;
4304
Francois Romieub6ffd972011-06-17 17:00:05 +02004305 tp->rtl_fw = rtl_fw;
4306out:
4307 return;
4308
Francois Romieufd112f22011-06-18 00:10:29 +02004309err_release_firmware:
4310 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004311err_free:
4312 kfree(rtl_fw);
4313err_warn:
4314 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4315 name, rc);
4316out_no_firmware:
4317 tp->rtl_fw = NULL;
4318 goto out;
4319}
4320
François Romieu953a12c2011-04-24 17:38:48 +02004321static void rtl_request_firmware(struct rtl8169_private *tp)
4322{
Francois Romieub6ffd972011-06-17 17:00:05 +02004323 if (IS_ERR(tp->rtl_fw))
4324 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004325}
4326
Hayes Wang92fc43b2011-07-06 15:58:03 +08004327static void rtl_rx_close(struct rtl8169_private *tp)
4328{
4329 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004330
Francois Romieu1687b562011-07-19 17:21:29 +02004331 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004332}
4333
Francois Romieuffc46952012-07-06 14:19:23 +02004334DECLARE_RTL_COND(rtl_npq_cond)
4335{
4336 void __iomem *ioaddr = tp->mmio_addr;
4337
4338 return RTL_R8(TxPoll) & NPQ;
4339}
4340
4341DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4342{
4343 void __iomem *ioaddr = tp->mmio_addr;
4344
4345 return RTL_R32(TxConfig) & TXCFG_EMPTY;
4346}
4347
françois romieue6de30d2011-01-03 15:08:37 +00004348static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004349{
françois romieue6de30d2011-01-03 15:08:37 +00004350 void __iomem *ioaddr = tp->mmio_addr;
4351
Linus Torvalds1da177e2005-04-16 15:20:36 -07004352 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004353 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004354
Hayes Wang92fc43b2011-07-06 15:58:03 +08004355 rtl_rx_close(tp);
4356
Hayes Wang5d2e1952011-02-22 17:26:22 +08004357 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00004358 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4359 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02004360 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08004361 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
4362 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
Hayes Wang7e18dca2012-03-30 14:33:02 +08004363 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004364 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
Hayes Wangc5583862012-07-02 17:23:22 +08004365 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
4366 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004367 tp->mac_version == RTL_GIGA_MAC_VER_38) {
David S. Miller8decf862011-09-22 03:23:13 -04004368 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004369 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004370 } else {
4371 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
4372 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00004373 }
4374
Hayes Wang92fc43b2011-07-06 15:58:03 +08004375 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004376}
4377
Francois Romieu7f796d832007-06-11 23:04:41 +02004378static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004379{
4380 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9cb427b2006-11-02 00:10:16 +01004381
4382 /* Set DMA burst size and Interframe Gap Time */
4383 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
4384 (InterFrameGap << TxInterFrameGapShift));
4385}
4386
Francois Romieu07ce4062007-02-23 23:36:39 +01004387static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388{
4389 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004390
Francois Romieu07ce4062007-02-23 23:36:39 +01004391 tp->hw_start(dev);
4392
Francois Romieuda78dbf2012-01-26 14:18:23 +01004393 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004394}
4395
Francois Romieu7f796d832007-06-11 23:04:41 +02004396static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
4397 void __iomem *ioaddr)
4398{
4399 /*
4400 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4401 * register to be written before TxDescAddrLow to work.
4402 * Switching from MMIO to I/O access fixes the issue as well.
4403 */
4404 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004405 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004406 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004407 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004408}
4409
4410static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
4411{
4412 u16 cmd;
4413
4414 cmd = RTL_R16(CPlusCmd);
4415 RTL_W16(CPlusCmd, cmd);
4416 return cmd;
4417}
4418
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07004419static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02004420{
4421 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00004422 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02004423}
4424
Francois Romieu6dccd162007-02-13 23:38:05 +01004425static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
4426{
Francois Romieu37441002011-06-17 22:58:54 +02004427 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004428 u32 mac_version;
4429 u32 clk;
4430 u32 val;
4431 } cfg2_info [] = {
4432 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4433 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4434 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4435 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004436 };
4437 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004438 unsigned int i;
4439 u32 clk;
4440
4441 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004442 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004443 if ((p->mac_version == mac_version) && (p->clk == clk)) {
4444 RTL_W32(0x7c, p->val);
4445 break;
4446 }
4447 }
4448}
4449
Francois Romieue6b763e2012-03-08 09:35:39 +01004450static void rtl_set_rx_mode(struct net_device *dev)
4451{
4452 struct rtl8169_private *tp = netdev_priv(dev);
4453 void __iomem *ioaddr = tp->mmio_addr;
4454 u32 mc_filter[2]; /* Multicast hash filter */
4455 int rx_mode;
4456 u32 tmp = 0;
4457
4458 if (dev->flags & IFF_PROMISC) {
4459 /* Unconditionally log net taps. */
4460 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4461 rx_mode =
4462 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4463 AcceptAllPhys;
4464 mc_filter[1] = mc_filter[0] = 0xffffffff;
4465 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4466 (dev->flags & IFF_ALLMULTI)) {
4467 /* Too many to filter perfectly -- accept all multicasts. */
4468 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4469 mc_filter[1] = mc_filter[0] = 0xffffffff;
4470 } else {
4471 struct netdev_hw_addr *ha;
4472
4473 rx_mode = AcceptBroadcast | AcceptMyPhys;
4474 mc_filter[1] = mc_filter[0] = 0;
4475 netdev_for_each_mc_addr(ha, dev) {
4476 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4477 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4478 rx_mode |= AcceptMulticast;
4479 }
4480 }
4481
4482 if (dev->features & NETIF_F_RXALL)
4483 rx_mode |= (AcceptErr | AcceptRunt);
4484
4485 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4486
4487 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4488 u32 data = mc_filter[0];
4489
4490 mc_filter[0] = swab32(mc_filter[1]);
4491 mc_filter[1] = swab32(data);
4492 }
4493
Nathan Walp04817762012-11-01 12:08:47 +00004494 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4495 mc_filter[1] = mc_filter[0] = 0xffffffff;
4496
Francois Romieue6b763e2012-03-08 09:35:39 +01004497 RTL_W32(MAR0 + 4, mc_filter[1]);
4498 RTL_W32(MAR0 + 0, mc_filter[0]);
4499
4500 RTL_W32(RxConfig, tmp);
4501}
4502
Francois Romieu07ce4062007-02-23 23:36:39 +01004503static void rtl_hw_start_8169(struct net_device *dev)
4504{
4505 struct rtl8169_private *tp = netdev_priv(dev);
4506 void __iomem *ioaddr = tp->mmio_addr;
4507 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01004508
Francois Romieu9cb427b2006-11-02 00:10:16 +01004509 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
4510 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
4511 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
4512 }
4513
Linus Torvalds1da177e2005-04-16 15:20:36 -07004514 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02004515 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4516 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4517 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4518 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004519 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4520
Hayes Wange542a222011-07-06 15:58:04 +08004521 rtl_init_rxcfg(tp);
4522
françois romieuf0298f82011-01-03 15:07:42 +00004523 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004524
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004525 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004526
Francois Romieucecb5fd2011-04-01 10:21:07 +02004527 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4528 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4529 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4530 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02004531 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004532
Francois Romieu7f796d832007-06-11 23:04:41 +02004533 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004534
Francois Romieucecb5fd2011-04-01 10:21:07 +02004535 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4536 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Joe Perches06fa7352007-10-18 21:15:00 +02004537 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07004538 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004539 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004540 }
4541
Francois Romieubcf0bf92006-07-26 23:14:13 +02004542 RTL_W16(CPlusCmd, tp->cp_cmd);
4543
Francois Romieu6dccd162007-02-13 23:38:05 +01004544 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
4545
Linus Torvalds1da177e2005-04-16 15:20:36 -07004546 /*
4547 * Undocumented corner. Supposedly:
4548 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4549 */
4550 RTL_W16(IntrMitigate, 0x0000);
4551
Francois Romieu7f796d832007-06-11 23:04:41 +02004552 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004553
Francois Romieucecb5fd2011-04-01 10:21:07 +02004554 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
4555 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
4556 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
4557 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02004558 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4559 rtl_set_rx_tx_config_registers(tp);
4560 }
4561
Linus Torvalds1da177e2005-04-16 15:20:36 -07004562 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02004563
4564 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4565 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566
4567 RTL_W32(RxMissed, 0);
4568
Francois Romieu07ce4062007-02-23 23:36:39 +01004569 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570
4571 /* no early-rx interrupts */
4572 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu07ce4062007-02-23 23:36:39 +01004573}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004574
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004575static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4576{
4577 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02004578 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004579}
4580
4581static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4582{
Francois Romieu52989f02012-07-06 13:37:00 +02004583 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004584}
4585
4586static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02004587{
4588 u32 csi;
4589
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004590 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4591 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00004592}
4593
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004594static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004595{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004596 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00004597}
4598
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004599static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00004600{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004601 rtl_csi_access_enable(tp, 0x27000000);
4602}
4603
Francois Romieuffc46952012-07-06 14:19:23 +02004604DECLARE_RTL_COND(rtl_csiar_cond)
4605{
4606 void __iomem *ioaddr = tp->mmio_addr;
4607
4608 return RTL_R32(CSIAR) & CSIAR_FLAG;
4609}
4610
Francois Romieu52989f02012-07-06 13:37:00 +02004611static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004612{
Francois Romieu52989f02012-07-06 13:37:00 +02004613 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004614
4615 RTL_W32(CSIDR, value);
4616 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4617 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4618
Francois Romieuffc46952012-07-06 14:19:23 +02004619 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004620}
4621
Francois Romieu52989f02012-07-06 13:37:00 +02004622static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004623{
Francois Romieu52989f02012-07-06 13:37:00 +02004624 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004625
4626 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
4627 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4628
Francois Romieuffc46952012-07-06 14:19:23 +02004629 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4630 RTL_R32(CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004631}
4632
Francois Romieu52989f02012-07-06 13:37:00 +02004633static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004634{
Francois Romieu52989f02012-07-06 13:37:00 +02004635 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004636
4637 RTL_W32(CSIDR, value);
4638 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4639 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
4640 CSIAR_FUNC_NIC);
4641
Francois Romieuffc46952012-07-06 14:19:23 +02004642 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004643}
4644
Francois Romieu52989f02012-07-06 13:37:00 +02004645static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004646{
Francois Romieu52989f02012-07-06 13:37:00 +02004647 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004648
4649 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
4650 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4651
Francois Romieuffc46952012-07-06 14:19:23 +02004652 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4653 RTL_R32(CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004654}
4655
Bill Pembertonbaf63292012-12-03 09:23:28 -05004656static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004657{
4658 struct csi_ops *ops = &tp->csi_ops;
4659
4660 switch (tp->mac_version) {
4661 case RTL_GIGA_MAC_VER_01:
4662 case RTL_GIGA_MAC_VER_02:
4663 case RTL_GIGA_MAC_VER_03:
4664 case RTL_GIGA_MAC_VER_04:
4665 case RTL_GIGA_MAC_VER_05:
4666 case RTL_GIGA_MAC_VER_06:
4667 case RTL_GIGA_MAC_VER_10:
4668 case RTL_GIGA_MAC_VER_11:
4669 case RTL_GIGA_MAC_VER_12:
4670 case RTL_GIGA_MAC_VER_13:
4671 case RTL_GIGA_MAC_VER_14:
4672 case RTL_GIGA_MAC_VER_15:
4673 case RTL_GIGA_MAC_VER_16:
4674 case RTL_GIGA_MAC_VER_17:
4675 ops->write = NULL;
4676 ops->read = NULL;
4677 break;
4678
Hayes Wang7e18dca2012-03-30 14:33:02 +08004679 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004680 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004681 ops->write = r8402_csi_write;
4682 ops->read = r8402_csi_read;
4683 break;
4684
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004685 default:
4686 ops->write = r8169_csi_write;
4687 ops->read = r8169_csi_read;
4688 break;
4689 }
Francois Romieudacf8152008-08-02 20:44:13 +02004690}
4691
4692struct ephy_info {
4693 unsigned int offset;
4694 u16 mask;
4695 u16 bits;
4696};
4697
Francois Romieufdf6fc02012-07-06 22:40:38 +02004698static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4699 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004700{
4701 u16 w;
4702
4703 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004704 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4705 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004706 e++;
4707 }
4708}
4709
Francois Romieub726e492008-06-28 12:22:59 +02004710static void rtl_disable_clock_request(struct pci_dev *pdev)
4711{
Jiang Liu7d7903b2012-07-24 17:20:16 +08004712 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
4713 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004714}
4715
françois romieue6de30d2011-01-03 15:08:37 +00004716static void rtl_enable_clock_request(struct pci_dev *pdev)
4717{
Jiang Liu7d7903b2012-07-24 17:20:16 +08004718 pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
4719 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004720}
4721
Francois Romieub726e492008-06-28 12:22:59 +02004722#define R8168_CPCMD_QUIRK_MASK (\
4723 EnableBist | \
4724 Mac_dbgo_oe | \
4725 Force_half_dup | \
4726 Force_rxflow_en | \
4727 Force_txflow_en | \
4728 Cxpl_dbg_sel | \
4729 ASF | \
4730 PktCntrDisable | \
4731 Mac_dbgo_sel)
4732
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004733static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004734{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004735 void __iomem *ioaddr = tp->mmio_addr;
4736 struct pci_dev *pdev = tp->pci_dev;
4737
Francois Romieub726e492008-06-28 12:22:59 +02004738 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4739
4740 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4741
françois romieufaf1e782013-02-27 13:01:57 +00004742 if (tp->dev->mtu <= ETH_DATA_LEN) {
4743 rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
4744 PCI_EXP_DEVCTL_NOSNOOP_EN);
4745 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004746}
4747
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004748static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004749{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004750 void __iomem *ioaddr = tp->mmio_addr;
4751
4752 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004753
françois romieuf0298f82011-01-03 15:07:42 +00004754 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004755
4756 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004757}
4758
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004759static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004760{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004761 void __iomem *ioaddr = tp->mmio_addr;
4762 struct pci_dev *pdev = tp->pci_dev;
4763
Francois Romieub726e492008-06-28 12:22:59 +02004764 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
4765
4766 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4767
françois romieufaf1e782013-02-27 13:01:57 +00004768 if (tp->dev->mtu <= ETH_DATA_LEN)
4769 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02004770
4771 rtl_disable_clock_request(pdev);
4772
4773 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02004774}
4775
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004776static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004777{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004778 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004779 { 0x01, 0, 0x0001 },
4780 { 0x02, 0x0800, 0x1000 },
4781 { 0x03, 0, 0x0042 },
4782 { 0x06, 0x0080, 0x0000 },
4783 { 0x07, 0, 0x2000 }
4784 };
4785
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004786 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004787
Francois Romieufdf6fc02012-07-06 22:40:38 +02004788 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004789
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004790 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004791}
4792
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004793static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004794{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004795 void __iomem *ioaddr = tp->mmio_addr;
4796 struct pci_dev *pdev = tp->pci_dev;
4797
4798 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004799
4800 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4801
françois romieufaf1e782013-02-27 13:01:57 +00004802 if (tp->dev->mtu <= ETH_DATA_LEN)
4803 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieuef3386f2008-06-29 12:24:30 +02004804
4805 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4806}
4807
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004808static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004809{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004810 void __iomem *ioaddr = tp->mmio_addr;
4811 struct pci_dev *pdev = tp->pci_dev;
4812
4813 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004814
4815 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4816
4817 /* Magic. */
4818 RTL_W8(DBG_REG, 0x20);
4819
françois romieuf0298f82011-01-03 15:07:42 +00004820 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004821
françois romieufaf1e782013-02-27 13:01:57 +00004822 if (tp->dev->mtu <= ETH_DATA_LEN)
4823 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004824
4825 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4826}
4827
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004828static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004829{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004830 void __iomem *ioaddr = tp->mmio_addr;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004831 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004832 { 0x02, 0x0800, 0x1000 },
4833 { 0x03, 0, 0x0002 },
4834 { 0x06, 0x0080, 0x0000 }
4835 };
4836
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004837 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004838
4839 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4840
Francois Romieufdf6fc02012-07-06 22:40:38 +02004841 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004842
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004843 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004844}
4845
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004846static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004847{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004848 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004849 { 0x01, 0, 0x0001 },
4850 { 0x03, 0x0400, 0x0220 }
4851 };
4852
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004853 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004854
Francois Romieufdf6fc02012-07-06 22:40:38 +02004855 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004856
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004857 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004858}
4859
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004860static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004861{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004862 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004863}
4864
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004865static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004866{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004867 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004868
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004869 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004870}
4871
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004872static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004873{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004874 void __iomem *ioaddr = tp->mmio_addr;
4875 struct pci_dev *pdev = tp->pci_dev;
4876
4877 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004878
4879 rtl_disable_clock_request(pdev);
4880
françois romieuf0298f82011-01-03 15:07:42 +00004881 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004882
françois romieufaf1e782013-02-27 13:01:57 +00004883 if (tp->dev->mtu <= ETH_DATA_LEN)
4884 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu5b538df2008-07-20 16:22:45 +02004885
4886 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4887}
4888
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004889static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004890{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004891 void __iomem *ioaddr = tp->mmio_addr;
4892 struct pci_dev *pdev = tp->pci_dev;
4893
4894 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004895
françois romieufaf1e782013-02-27 13:01:57 +00004896 if (tp->dev->mtu <= ETH_DATA_LEN)
4897 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang4804b3b2011-03-21 01:50:29 +00004898
4899 RTL_W8(MaxTxPacketSize, TxPacketMax);
4900
4901 rtl_disable_clock_request(pdev);
4902}
4903
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004904static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004905{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004906 void __iomem *ioaddr = tp->mmio_addr;
4907 struct pci_dev *pdev = tp->pci_dev;
françois romieue6de30d2011-01-03 15:08:37 +00004908 static const struct ephy_info e_info_8168d_4[] = {
4909 { 0x0b, ~0, 0x48 },
4910 { 0x19, 0x20, 0x50 },
4911 { 0x0c, ~0, 0x20 }
4912 };
4913 int i;
4914
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004915 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004916
4917 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4918
4919 RTL_W8(MaxTxPacketSize, TxPacketMax);
4920
4921 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
4922 const struct ephy_info *e = e_info_8168d_4 + i;
4923 u16 w;
4924
Francois Romieufdf6fc02012-07-06 22:40:38 +02004925 w = rtl_ephy_read(tp, e->offset);
4926 rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
françois romieue6de30d2011-01-03 15:08:37 +00004927 }
4928
4929 rtl_enable_clock_request(pdev);
4930}
4931
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004932static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004933{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004934 void __iomem *ioaddr = tp->mmio_addr;
4935 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08004936 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004937 { 0x00, 0x0200, 0x0100 },
4938 { 0x00, 0x0000, 0x0004 },
4939 { 0x06, 0x0002, 0x0001 },
4940 { 0x06, 0x0000, 0x0030 },
4941 { 0x07, 0x0000, 0x2000 },
4942 { 0x00, 0x0000, 0x0020 },
4943 { 0x03, 0x5800, 0x2000 },
4944 { 0x03, 0x0000, 0x0001 },
4945 { 0x01, 0x0800, 0x1000 },
4946 { 0x07, 0x0000, 0x4000 },
4947 { 0x1e, 0x0000, 0x2000 },
4948 { 0x19, 0xffff, 0xfe6c },
4949 { 0x0a, 0x0000, 0x0040 }
4950 };
4951
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004952 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004953
Francois Romieufdf6fc02012-07-06 22:40:38 +02004954 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00004955
françois romieufaf1e782013-02-27 13:01:57 +00004956 if (tp->dev->mtu <= ETH_DATA_LEN)
4957 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang01dc7fe2011-03-21 01:50:28 +00004958
4959 RTL_W8(MaxTxPacketSize, TxPacketMax);
4960
4961 rtl_disable_clock_request(pdev);
4962
4963 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02004964 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
4965 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004966
Francois Romieucecb5fd2011-04-01 10:21:07 +02004967 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004968}
4969
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004970static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004971{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004972 void __iomem *ioaddr = tp->mmio_addr;
4973 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08004974 static const struct ephy_info e_info_8168e_2[] = {
4975 { 0x09, 0x0000, 0x0080 },
4976 { 0x19, 0x0000, 0x0224 }
4977 };
4978
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004979 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004980
Francois Romieufdf6fc02012-07-06 22:40:38 +02004981 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08004982
françois romieufaf1e782013-02-27 13:01:57 +00004983 if (tp->dev->mtu <= ETH_DATA_LEN)
4984 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Hayes Wang70090422011-07-06 15:58:06 +08004985
Francois Romieufdf6fc02012-07-06 22:40:38 +02004986 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4987 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4988 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
4989 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
4990 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
4991 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
4992 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
4993 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08004994
Hayes Wang3090bd92011-09-06 16:55:15 +08004995 RTL_W8(MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004996
Francois Romieu4521e1a92012-11-01 16:46:28 +00004997 rtl_disable_clock_request(pdev);
4998
Hayes Wang70090422011-07-06 15:58:06 +08004999 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5000 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5001
5002 /* Adjust EEE LED frequency */
5003 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5004
5005 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5006 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005007 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005008}
5009
Hayes Wang5f886e02012-03-30 14:33:03 +08005010static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005011{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005012 void __iomem *ioaddr = tp->mmio_addr;
5013 struct pci_dev *pdev = tp->pci_dev;
Hayes Wangc2218922011-09-06 16:55:18 +08005014
Hayes Wang5f886e02012-03-30 14:33:03 +08005015 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005016
5017 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5018
Francois Romieufdf6fc02012-07-06 22:40:38 +02005019 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5020 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5021 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5022 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5023 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5024 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5025 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5026 rtl_w1w0_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5027 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5028 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005029
5030 RTL_W8(MaxTxPacketSize, EarlySize);
5031
Francois Romieu4521e1a92012-11-01 16:46:28 +00005032 rtl_disable_clock_request(pdev);
5033
Hayes Wangc2218922011-09-06 16:55:18 +08005034 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5035 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
Hayes Wangc2218922011-09-06 16:55:18 +08005036 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005037 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5038 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005039}
5040
Hayes Wang5f886e02012-03-30 14:33:03 +08005041static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5042{
5043 void __iomem *ioaddr = tp->mmio_addr;
5044 static const struct ephy_info e_info_8168f_1[] = {
5045 { 0x06, 0x00c0, 0x0020 },
5046 { 0x08, 0x0001, 0x0002 },
5047 { 0x09, 0x0000, 0x0080 },
5048 { 0x19, 0x0000, 0x0224 }
5049 };
5050
5051 rtl_hw_start_8168f(tp);
5052
Francois Romieufdf6fc02012-07-06 22:40:38 +02005053 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005054
Francois Romieufdf6fc02012-07-06 22:40:38 +02005055 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005056
5057 /* Adjust EEE LED frequency */
5058 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5059}
5060
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005061static void rtl_hw_start_8411(struct rtl8169_private *tp)
5062{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005063 static const struct ephy_info e_info_8168f_1[] = {
5064 { 0x06, 0x00c0, 0x0020 },
5065 { 0x0f, 0xffff, 0x5200 },
5066 { 0x1e, 0x0000, 0x4000 },
5067 { 0x19, 0x0000, 0x0224 }
5068 };
5069
5070 rtl_hw_start_8168f(tp);
5071
Francois Romieufdf6fc02012-07-06 22:40:38 +02005072 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005073
Francois Romieufdf6fc02012-07-06 22:40:38 +02005074 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005075}
5076
Hayes Wangc5583862012-07-02 17:23:22 +08005077static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5078{
5079 void __iomem *ioaddr = tp->mmio_addr;
5080 struct pci_dev *pdev = tp->pci_dev;
5081
5082 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5083 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5084 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5085 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5086
5087 rtl_csi_access_enable_1(tp);
5088
5089 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5090
5091 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5092 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5093
5094 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005095 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08005096 RTL_W8(MaxTxPacketSize, EarlySize);
5097
5098 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5099 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5100
5101 /* Adjust EEE LED frequency */
5102 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5103
5104 rtl_w1w0_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x02, ERIAR_EXGMAC);
5105}
5106
Francois Romieu07ce4062007-02-23 23:36:39 +01005107static void rtl_hw_start_8168(struct net_device *dev)
5108{
Francois Romieu2dd99532007-06-11 23:22:52 +02005109 struct rtl8169_private *tp = netdev_priv(dev);
5110 void __iomem *ioaddr = tp->mmio_addr;
5111
5112 RTL_W8(Cfg9346, Cfg9346_Unlock);
5113
françois romieuf0298f82011-01-03 15:07:42 +00005114 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005115
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005116 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02005117
Francois Romieu0e485152007-02-20 00:00:26 +01005118 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02005119
5120 RTL_W16(CPlusCmd, tp->cp_cmd);
5121
Francois Romieu0e485152007-02-20 00:00:26 +01005122 RTL_W16(IntrMitigate, 0x5151);
5123
5124 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005125 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005126 tp->event_slow |= RxFIFOOver | PCSTimeout;
5127 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005128 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005129
5130 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5131
Francois Romieub8363902008-06-01 12:31:57 +02005132 rtl_set_rx_mode(dev);
5133
5134 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
5135 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02005136
5137 RTL_R8(IntrMask);
5138
Francois Romieu219a1e92008-06-28 11:58:39 +02005139 switch (tp->mac_version) {
5140 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005141 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005142 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005143
5144 case RTL_GIGA_MAC_VER_12:
5145 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005146 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005147 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005148
5149 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005150 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005151 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005152
5153 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005154 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005155 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005156
5157 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005158 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005159 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005160
Francois Romieu197ff762008-06-28 13:16:02 +02005161 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005162 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005163 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005164
Francois Romieu6fb07052008-06-29 11:54:28 +02005165 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005166 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005167 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005168
Francois Romieuef3386f2008-06-29 12:24:30 +02005169 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005170 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005171 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005172
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005173 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005174 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005175 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005176
Francois Romieu5b538df2008-07-20 16:22:45 +02005177 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005178 case RTL_GIGA_MAC_VER_26:
5179 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005180 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005181 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005182
françois romieue6de30d2011-01-03 15:08:37 +00005183 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005184 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005185 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005186
hayeswang4804b3b2011-03-21 01:50:29 +00005187 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005188 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005189 break;
5190
hayeswang01dc7fe2011-03-21 01:50:28 +00005191 case RTL_GIGA_MAC_VER_32:
5192 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005193 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005194 break;
5195 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005196 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005197 break;
françois romieue6de30d2011-01-03 15:08:37 +00005198
Hayes Wangc2218922011-09-06 16:55:18 +08005199 case RTL_GIGA_MAC_VER_35:
5200 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005201 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005202 break;
5203
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005204 case RTL_GIGA_MAC_VER_38:
5205 rtl_hw_start_8411(tp);
5206 break;
5207
Hayes Wangc5583862012-07-02 17:23:22 +08005208 case RTL_GIGA_MAC_VER_40:
5209 case RTL_GIGA_MAC_VER_41:
5210 rtl_hw_start_8168g_1(tp);
5211 break;
5212
Francois Romieu219a1e92008-06-28 11:58:39 +02005213 default:
5214 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
5215 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005216 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005217 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005218
Francois Romieu0e485152007-02-20 00:00:26 +01005219 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5220
Francois Romieub8363902008-06-01 12:31:57 +02005221 RTL_W8(Cfg9346, Cfg9346_Lock);
5222
Francois Romieu2dd99532007-06-11 23:22:52 +02005223 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005224}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225
Francois Romieu2857ffb2008-08-02 21:08:49 +02005226#define R810X_CPCMD_QUIRK_MASK (\
5227 EnableBist | \
5228 Mac_dbgo_oe | \
5229 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00005230 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02005231 Force_txflow_en | \
5232 Cxpl_dbg_sel | \
5233 ASF | \
5234 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005235 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005236
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005237static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005238{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005239 void __iomem *ioaddr = tp->mmio_addr;
5240 struct pci_dev *pdev = tp->pci_dev;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005241 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005242 { 0x01, 0, 0x6e65 },
5243 { 0x02, 0, 0x091f },
5244 { 0x03, 0, 0xc2f9 },
5245 { 0x06, 0, 0xafb5 },
5246 { 0x07, 0, 0x0e00 },
5247 { 0x19, 0, 0xec80 },
5248 { 0x01, 0, 0x2e65 },
5249 { 0x01, 0, 0x6e65 }
5250 };
5251 u8 cfg1;
5252
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005253 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005254
5255 RTL_W8(DBG_REG, FIX_NAK_1);
5256
5257 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5258
5259 RTL_W8(Config1,
5260 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5261 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5262
5263 cfg1 = RTL_R8(Config1);
5264 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5265 RTL_W8(Config1, cfg1 & ~LEDS0);
5266
Francois Romieufdf6fc02012-07-06 22:40:38 +02005267 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005268}
5269
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005270static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005271{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005272 void __iomem *ioaddr = tp->mmio_addr;
5273 struct pci_dev *pdev = tp->pci_dev;
5274
5275 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005276
5277 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5278
5279 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
5280 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005281}
5282
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005283static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005284{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005285 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005286
Francois Romieufdf6fc02012-07-06 22:40:38 +02005287 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005288}
5289
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005290static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005291{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005292 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005293 static const struct ephy_info e_info_8105e_1[] = {
5294 { 0x07, 0, 0x4000 },
5295 { 0x19, 0, 0x0200 },
5296 { 0x19, 0, 0x0020 },
5297 { 0x1e, 0, 0x2000 },
5298 { 0x03, 0, 0x0001 },
5299 { 0x19, 0, 0x0100 },
5300 { 0x19, 0, 0x0004 },
5301 { 0x0a, 0, 0x0020 }
5302 };
5303
Francois Romieucecb5fd2011-04-01 10:21:07 +02005304 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005305 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5306
Francois Romieucecb5fd2011-04-01 10:21:07 +02005307 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005308 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
5309
5310 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
Hayes Wang4f6b00e52011-07-06 15:58:02 +08005311 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005312
Francois Romieufdf6fc02012-07-06 22:40:38 +02005313 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
Hayes Wang5a5e4442011-02-22 17:26:21 +08005314}
5315
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005316static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005317{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005318 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005319 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005320}
5321
Hayes Wang7e18dca2012-03-30 14:33:02 +08005322static void rtl_hw_start_8402(struct rtl8169_private *tp)
5323{
5324 void __iomem *ioaddr = tp->mmio_addr;
5325 static const struct ephy_info e_info_8402[] = {
5326 { 0x19, 0xffff, 0xff64 },
5327 { 0x1e, 0, 0x4000 }
5328 };
5329
5330 rtl_csi_access_enable_2(tp);
5331
5332 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5333 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5334
5335 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5336 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5337
Francois Romieufdf6fc02012-07-06 22:40:38 +02005338 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005339
5340 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
5341
Francois Romieufdf6fc02012-07-06 22:40:38 +02005342 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5343 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
5344 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5345 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5346 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5347 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5348 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005349}
5350
Hayes Wang5598bfe2012-07-02 17:23:21 +08005351static void rtl_hw_start_8106(struct rtl8169_private *tp)
5352{
5353 void __iomem *ioaddr = tp->mmio_addr;
5354
5355 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5356 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5357
Francois Romieu4521e1a92012-11-01 16:46:28 +00005358 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005359 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
5360 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
5361}
5362
Francois Romieu07ce4062007-02-23 23:36:39 +01005363static void rtl_hw_start_8101(struct net_device *dev)
5364{
Francois Romieucdf1a602007-06-11 23:29:50 +02005365 struct rtl8169_private *tp = netdev_priv(dev);
5366 void __iomem *ioaddr = tp->mmio_addr;
5367 struct pci_dev *pdev = tp->pci_dev;
5368
Francois Romieuda78dbf2012-01-26 14:18:23 +01005369 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5370 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005371
Francois Romieucecb5fd2011-04-01 10:21:07 +02005372 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005373 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005374 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
5375 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005376
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005377 RTL_W8(Cfg9346, Cfg9346_Unlock);
5378
Francois Romieu2857ffb2008-08-02 21:08:49 +02005379 switch (tp->mac_version) {
5380 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005381 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005382 break;
5383
5384 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005385 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005386 break;
5387
5388 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005389 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005390 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005391
5392 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005393 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005394 break;
5395 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005396 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005397 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005398
5399 case RTL_GIGA_MAC_VER_37:
5400 rtl_hw_start_8402(tp);
5401 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005402
5403 case RTL_GIGA_MAC_VER_39:
5404 rtl_hw_start_8106(tp);
5405 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005406 }
5407
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005408 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02005409
françois romieuf0298f82011-01-03 15:07:42 +00005410 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieucdf1a602007-06-11 23:29:50 +02005411
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005412 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02005413
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005414 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
Francois Romieucdf1a602007-06-11 23:29:50 +02005415 RTL_W16(CPlusCmd, tp->cp_cmd);
5416
5417 RTL_W16(IntrMitigate, 0x0000);
5418
5419 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5420
5421 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5422 rtl_set_rx_tx_config_registers(tp);
5423
Francois Romieucdf1a602007-06-11 23:29:50 +02005424 RTL_R8(IntrMask);
5425
Francois Romieucdf1a602007-06-11 23:29:50 +02005426 rtl_set_rx_mode(dev);
5427
5428 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429}
5430
5431static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5432{
Francois Romieud58d46b2011-05-03 16:38:29 +02005433 struct rtl8169_private *tp = netdev_priv(dev);
5434
5435 if (new_mtu < ETH_ZLEN ||
5436 new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005437 return -EINVAL;
5438
Francois Romieud58d46b2011-05-03 16:38:29 +02005439 if (new_mtu > ETH_DATA_LEN)
5440 rtl_hw_jumbo_enable(tp);
5441 else
5442 rtl_hw_jumbo_disable(tp);
5443
Linus Torvalds1da177e2005-04-16 15:20:36 -07005444 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005445 netdev_update_features(dev);
5446
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005447 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005448}
5449
5450static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5451{
Al Viro95e09182007-12-22 18:55:39 +00005452 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005453 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5454}
5455
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005456static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5457 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005459 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005460 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005461
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005462 kfree(*data_buff);
5463 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464 rtl8169_make_unusable_by_asic(desc);
5465}
5466
5467static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
5468{
5469 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5470
5471 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
5472}
5473
5474static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
5475 u32 rx_buf_sz)
5476{
5477 desc->addr = cpu_to_le64(mapping);
5478 wmb();
5479 rtl8169_mark_to_asic(desc, rx_buf_sz);
5480}
5481
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005482static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005483{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005484 return (void *)ALIGN((long)data, 16);
5485}
5486
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005487static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5488 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005489{
5490 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005492 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005493 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005494 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005496 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
5497 if (!data)
5498 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005499
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005500 if (rtl8169_align(data) != data) {
5501 kfree(data);
5502 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
5503 if (!data)
5504 return NULL;
5505 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005506
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005507 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005508 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005509 if (unlikely(dma_mapping_error(d, mapping))) {
5510 if (net_ratelimit())
5511 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005512 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005514
5515 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005516 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005517
5518err_out:
5519 kfree(data);
5520 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521}
5522
5523static void rtl8169_rx_clear(struct rtl8169_private *tp)
5524{
Francois Romieu07d3f512007-02-21 22:40:46 +01005525 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005526
5527 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005528 if (tp->Rx_databuff[i]) {
5529 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005530 tp->RxDescArray + i);
5531 }
5532 }
5533}
5534
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005535static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005537 desc->opts1 |= cpu_to_le32(RingEnd);
5538}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005539
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005540static int rtl8169_rx_fill(struct rtl8169_private *tp)
5541{
5542 unsigned int i;
5543
5544 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005545 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005546
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005547 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005549
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005550 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005551 if (!data) {
5552 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005553 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005554 }
5555 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005557
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005558 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5559 return 0;
5560
5561err_out:
5562 rtl8169_rx_clear(tp);
5563 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005564}
5565
Linus Torvalds1da177e2005-04-16 15:20:36 -07005566static int rtl8169_init_ring(struct net_device *dev)
5567{
5568 struct rtl8169_private *tp = netdev_priv(dev);
5569
5570 rtl8169_init_ring_indexes(tp);
5571
5572 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005573 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005575 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576}
5577
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005578static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 struct TxDesc *desc)
5580{
5581 unsigned int len = tx_skb->len;
5582
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005583 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5584
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585 desc->opts1 = 0x00;
5586 desc->opts2 = 0x00;
5587 desc->addr = 0x00;
5588 tx_skb->len = 0;
5589}
5590
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005591static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5592 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005593{
5594 unsigned int i;
5595
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005596 for (i = 0; i < n; i++) {
5597 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598 struct ring_info *tx_skb = tp->tx_skb + entry;
5599 unsigned int len = tx_skb->len;
5600
5601 if (len) {
5602 struct sk_buff *skb = tx_skb->skb;
5603
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005604 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005605 tp->TxDescArray + entry);
5606 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00005607 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005608 dev_kfree_skb(skb);
5609 tx_skb->skb = NULL;
5610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005611 }
5612 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005613}
5614
5615static void rtl8169_tx_clear(struct rtl8169_private *tp)
5616{
5617 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005618 tp->cur_tx = tp->dirty_tx = 0;
5619}
5620
Francois Romieu4422bcd2012-01-26 11:23:32 +01005621static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622{
David Howellsc4028952006-11-22 14:57:56 +00005623 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005624 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625
Francois Romieuda78dbf2012-01-26 14:18:23 +01005626 napi_disable(&tp->napi);
5627 netif_stop_queue(dev);
5628 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005629
françois romieuc7c2c392011-12-04 20:30:52 +00005630 rtl8169_hw_reset(tp);
5631
Francois Romieu56de4142011-03-15 17:29:31 +01005632 for (i = 0; i < NUM_RX_DESC; i++)
5633 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
5634
Linus Torvalds1da177e2005-04-16 15:20:36 -07005635 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005636 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637
Francois Romieuda78dbf2012-01-26 14:18:23 +01005638 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01005639 rtl_hw_start(dev);
5640 netif_wake_queue(dev);
5641 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005642}
5643
5644static void rtl8169_tx_timeout(struct net_device *dev)
5645{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005646 struct rtl8169_private *tp = netdev_priv(dev);
5647
5648 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005649}
5650
5651static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005652 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005653{
5654 struct skb_shared_info *info = skb_shinfo(skb);
5655 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04005656 struct TxDesc * uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005657 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005658
5659 entry = tp->cur_tx;
5660 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005661 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662 dma_addr_t mapping;
5663 u32 status, len;
5664 void *addr;
5665
5666 entry = (entry + 1) % NUM_TX_DESC;
5667
5668 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005669 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005670 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005671 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005672 if (unlikely(dma_mapping_error(d, mapping))) {
5673 if (net_ratelimit())
5674 netif_err(tp, drv, tp->dev,
5675 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005676 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005677 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005678
Francois Romieucecb5fd2011-04-01 10:21:07 +02005679 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005680 status = opts[0] | len |
5681 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682
5683 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005684 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685 txd->addr = cpu_to_le64(mapping);
5686
5687 tp->tx_skb[entry].len = len;
5688 }
5689
5690 if (cur_frag) {
5691 tp->tx_skb[entry].skb = skb;
5692 txd->opts1 |= cpu_to_le32(LastFrag);
5693 }
5694
5695 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005696
5697err_out:
5698 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5699 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005700}
5701
Francois Romieu2b7b4312011-04-18 22:53:24 -07005702static inline void rtl8169_tso_csum(struct rtl8169_private *tp,
5703 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005704{
Francois Romieu2b7b4312011-04-18 22:53:24 -07005705 const struct rtl_tx_desc_info *info = tx_desc_info + tp->txd_version;
Michał Mirosław350fb322011-04-08 06:35:56 +00005706 u32 mss = skb_shinfo(skb)->gso_size;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005707 int offset = info->opts_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708
Francois Romieu2b7b4312011-04-18 22:53:24 -07005709 if (mss) {
5710 opts[0] |= TD_LSO;
5711 opts[offset] |= min(mss, TD_MSS_MAX) << info->mss_shift;
5712 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005713 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005714
5715 if (ip->protocol == IPPROTO_TCP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005716 opts[offset] |= info->checksum.tcp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005717 else if (ip->protocol == IPPROTO_UDP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005718 opts[offset] |= info->checksum.udp;
5719 else
5720 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005721 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005722}
5723
Stephen Hemminger613573252009-08-31 19:50:58 +00005724static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5725 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005726{
5727 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005728 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005729 struct TxDesc *txd = tp->TxDescArray + entry;
5730 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005731 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005732 dma_addr_t mapping;
5733 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005734 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005735 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005736
Julien Ducourthial477206a2012-05-09 00:00:06 +02005737 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005738 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005739 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005740 }
5741
5742 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005743 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005744
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005745 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005746 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005747 if (unlikely(dma_mapping_error(d, mapping))) {
5748 if (net_ratelimit())
5749 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005750 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005752
5753 tp->tx_skb[entry].len = len;
5754 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755
Kirill Smelkov810f4892012-11-10 21:11:02 +04005756 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
Francois Romieu2b7b4312011-04-18 22:53:24 -07005757 opts[0] = DescOwn;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005758
Francois Romieu2b7b4312011-04-18 22:53:24 -07005759 rtl8169_tso_csum(tp, skb, opts);
5760
5761 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005762 if (frags < 0)
5763 goto err_dma_1;
5764 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005765 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005766 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005767 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005768 tp->tx_skb[entry].skb = skb;
5769 }
5770
Francois Romieu2b7b4312011-04-18 22:53:24 -07005771 txd->opts2 = cpu_to_le32(opts[1]);
5772
Richard Cochran5047fb52012-03-10 07:29:42 +00005773 skb_tx_timestamp(skb);
5774
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775 wmb();
5776
Francois Romieucecb5fd2011-04-01 10:21:07 +02005777 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005778 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005779 txd->opts1 = cpu_to_le32(status);
5780
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781 tp->cur_tx += frags + 1;
5782
David Dillow4c020a92010-03-03 16:33:10 +00005783 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784
Francois Romieucecb5fd2011-04-01 10:21:07 +02005785 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786
Francois Romieuda78dbf2012-01-26 14:18:23 +01005787 mmiowb();
5788
Julien Ducourthial477206a2012-05-09 00:00:06 +02005789 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01005790 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5791 * not miss a ring update when it notices a stopped queue.
5792 */
5793 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005794 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005795 /* Sync with rtl_tx:
5796 * - publish queue status and cur_tx ring index (write barrier)
5797 * - refresh dirty_tx ring index (read barrier).
5798 * May the current thread have a pessimistic view of the ring
5799 * status and forget to wake up queue, a racing rtl_tx thread
5800 * can't.
5801 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005802 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02005803 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005804 netif_wake_queue(dev);
5805 }
5806
Stephen Hemminger613573252009-08-31 19:50:58 +00005807 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005808
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005809err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005810 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005811err_dma_0:
5812 dev_kfree_skb(skb);
5813 dev->stats.tx_dropped++;
5814 return NETDEV_TX_OK;
5815
5816err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005817 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005818 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005819 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820}
5821
5822static void rtl8169_pcierr_interrupt(struct net_device *dev)
5823{
5824 struct rtl8169_private *tp = netdev_priv(dev);
5825 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826 u16 pci_status, pci_cmd;
5827
5828 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5829 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5830
Joe Perchesbf82c182010-02-09 11:49:50 +00005831 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5832 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833
5834 /*
5835 * The recovery sequence below admits a very elaborated explanation:
5836 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005837 * - I did not see what else could be done;
5838 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005839 *
5840 * Feel free to adjust to your needs.
5841 */
Francois Romieua27993f2006-12-18 00:04:19 +01005842 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005843 pci_cmd &= ~PCI_COMMAND_PARITY;
5844 else
5845 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5846
5847 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005848
5849 pci_write_config_word(pdev, PCI_STATUS,
5850 pci_status & (PCI_STATUS_DETECTED_PARITY |
5851 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5852 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5853
5854 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00005855 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00005856 void __iomem *ioaddr = tp->mmio_addr;
5857
Joe Perchesbf82c182010-02-09 11:49:50 +00005858 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 tp->cp_cmd &= ~PCIDAC;
5860 RTL_W16(CPlusCmd, tp->cp_cmd);
5861 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005862 }
5863
françois romieue6de30d2011-01-03 15:08:37 +00005864 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01005865
Francois Romieu98ddf982012-01-31 10:47:34 +01005866 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005867}
5868
Francois Romieuda78dbf2012-01-26 14:18:23 +01005869static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005870{
5871 unsigned int dirty_tx, tx_left;
5872
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873 dirty_tx = tp->dirty_tx;
5874 smp_rmb();
5875 tx_left = tp->cur_tx - dirty_tx;
5876
5877 while (tx_left > 0) {
5878 unsigned int entry = dirty_tx % NUM_TX_DESC;
5879 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880 u32 status;
5881
5882 rmb();
5883 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5884 if (status & DescOwn)
5885 break;
5886
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005887 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
5888 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889 if (status & LastFrag) {
Francois Romieu17bcb682012-07-23 22:55:55 +02005890 u64_stats_update_begin(&tp->tx_stats.syncp);
5891 tp->tx_stats.packets++;
5892 tp->tx_stats.bytes += tx_skb->skb->len;
5893 u64_stats_update_end(&tp->tx_stats.syncp);
5894 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895 tx_skb->skb = NULL;
5896 }
5897 dirty_tx++;
5898 tx_left--;
5899 }
5900
5901 if (tp->dirty_tx != dirty_tx) {
5902 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01005903 /* Sync with rtl8169_start_xmit:
5904 * - publish dirty_tx ring index (write barrier)
5905 * - refresh cur_tx ring index and queue status (read barrier)
5906 * May the current thread miss the stopped queue condition,
5907 * a racing xmit thread can only have a right view of the
5908 * ring status.
5909 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005910 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02005912 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 netif_wake_queue(dev);
5914 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02005915 /*
5916 * 8168 hack: TxPoll requests are lost when the Tx packets are
5917 * too close. Let's kick an extra TxPoll request when a burst
5918 * of start_xmit activity is detected (if it is not detected,
5919 * it is slow enough). -- FR
5920 */
Francois Romieuda78dbf2012-01-26 14:18:23 +01005921 if (tp->cur_tx != dirty_tx) {
5922 void __iomem *ioaddr = tp->mmio_addr;
5923
Francois Romieud78ae2d2007-08-26 20:08:19 +02005924 RTL_W8(TxPoll, NPQ);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005925 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926 }
5927}
5928
Francois Romieu126fa4b2005-05-12 20:09:17 -04005929static inline int rtl8169_fragmented_frame(u32 status)
5930{
5931 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
5932}
5933
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005934static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936 u32 status = opts1 & RxProtoMask;
5937
5938 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00005939 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940 skb->ip_summed = CHECKSUM_UNNECESSARY;
5941 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005942 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005943}
5944
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005945static struct sk_buff *rtl8169_try_rx_copy(void *data,
5946 struct rtl8169_private *tp,
5947 int pkt_size,
5948 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02005950 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005951 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005953 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005954 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005955 prefetch(data);
5956 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
5957 if (skb)
5958 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005959 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
5960
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005961 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962}
5963
Francois Romieuda78dbf2012-01-26 14:18:23 +01005964static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005965{
5966 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005967 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005968
Linus Torvalds1da177e2005-04-16 15:20:36 -07005969 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970
Timo Teräs9fba0812013-01-15 21:01:24 +00005971 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005972 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005973 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974 u32 status;
5975
5976 rmb();
David S. Miller8decf862011-09-22 03:23:13 -04005977 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978
5979 if (status & DescOwn)
5980 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02005981 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005982 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
5983 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005984 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02005986 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02005988 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02005989 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005990 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005991 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02005992 }
Ben Greear6bbe0212012-02-10 15:04:33 +00005993 if ((status & (RxRUNT | RxCRC)) &&
5994 !(status & (RxRWT | RxFOVF)) &&
5995 (dev->features & NETIF_F_RXALL))
5996 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005997 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005998 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00005999 dma_addr_t addr;
6000 int pkt_size;
6001
6002process_pkt:
6003 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006004 if (likely(!(dev->features & NETIF_F_RXFCS)))
6005 pkt_size = (status & 0x00003fff) - 4;
6006 else
6007 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008
Francois Romieu126fa4b2005-05-12 20:09:17 -04006009 /*
6010 * The driver does not support incoming fragmented
6011 * frames. They are seen as a symptom of over-mtu
6012 * sized frames.
6013 */
6014 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006015 dev->stats.rx_dropped++;
6016 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006017 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006018 }
6019
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006020 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6021 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006022 if (!skb) {
6023 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006024 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006025 }
6026
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006027 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006028 skb_put(skb, pkt_size);
6029 skb->protocol = eth_type_trans(skb, dev);
6030
Francois Romieu7a8fc772011-03-01 17:18:33 +01006031 rtl8169_rx_vlan_tag(desc, skb);
6032
Francois Romieu56de4142011-03-15 17:29:31 +01006033 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006034
Junchang Wang8027aa22012-03-04 23:30:32 +01006035 u64_stats_update_begin(&tp->rx_stats.syncp);
6036 tp->rx_stats.packets++;
6037 tp->rx_stats.bytes += pkt_size;
6038 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006039 }
françois romieuce11ff52013-01-24 13:30:06 +00006040release_descriptor:
6041 desc->opts2 = 0;
6042 wmb();
6043 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044 }
6045
6046 count = cur_rx - tp->cur_rx;
6047 tp->cur_rx = cur_rx;
6048
Linus Torvalds1da177e2005-04-16 15:20:36 -07006049 return count;
6050}
6051
Francois Romieu07d3f512007-02-21 22:40:46 +01006052static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006053{
Francois Romieu07d3f512007-02-21 22:40:46 +01006054 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006055 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006057 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006059 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006060 if (status && status != 0xffff) {
6061 status &= RTL_EVENT_NAPI | tp->event_slow;
6062 if (status) {
6063 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006064
Francois Romieuda78dbf2012-01-26 14:18:23 +01006065 rtl_irq_disable(tp);
6066 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006067 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069 return IRQ_RETVAL(handled);
6070}
6071
Francois Romieuda78dbf2012-01-26 14:18:23 +01006072/*
6073 * Workqueue context.
6074 */
6075static void rtl_slow_event_work(struct rtl8169_private *tp)
6076{
6077 struct net_device *dev = tp->dev;
6078 u16 status;
6079
6080 status = rtl_get_events(tp) & tp->event_slow;
6081 rtl_ack_events(tp, status);
6082
6083 if (unlikely(status & RxFIFOOver)) {
6084 switch (tp->mac_version) {
6085 /* Work around for rx fifo overflow */
6086 case RTL_GIGA_MAC_VER_11:
6087 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006088 /* XXX - Hack alert. See rtl_task(). */
6089 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006090 default:
6091 break;
6092 }
6093 }
6094
6095 if (unlikely(status & SYSErr))
6096 rtl8169_pcierr_interrupt(dev);
6097
6098 if (status & LinkChg)
6099 __rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
6100
françois romieu7dbb4912012-06-09 10:53:16 +00006101 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006102}
6103
Francois Romieu4422bcd2012-01-26 11:23:32 +01006104static void rtl_task(struct work_struct *work)
6105{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006106 static const struct {
6107 int bitnr;
6108 void (*action)(struct rtl8169_private *);
6109 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006110 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006111 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6112 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
6113 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
6114 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006115 struct rtl8169_private *tp =
6116 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006117 struct net_device *dev = tp->dev;
6118 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006119
Francois Romieuda78dbf2012-01-26 14:18:23 +01006120 rtl_lock_work(tp);
6121
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006122 if (!netif_running(dev) ||
6123 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006124 goto out_unlock;
6125
6126 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6127 bool pending;
6128
Francois Romieuda78dbf2012-01-26 14:18:23 +01006129 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006130 if (pending)
6131 rtl_work[i].action(tp);
6132 }
6133
6134out_unlock:
6135 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006136}
6137
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006138static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006139{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006140 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6141 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006142 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6143 int work_done= 0;
6144 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006145
Francois Romieuda78dbf2012-01-26 14:18:23 +01006146 status = rtl_get_events(tp);
6147 rtl_ack_events(tp, status & ~tp->event_slow);
6148
6149 if (status & RTL_EVENT_NAPI_RX)
6150 work_done = rtl_rx(dev, tp, (u32) budget);
6151
6152 if (status & RTL_EVENT_NAPI_TX)
6153 rtl_tx(dev, tp);
6154
6155 if (status & tp->event_slow) {
6156 enable_mask &= ~tp->event_slow;
6157
6158 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6159 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006161 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08006162 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00006163
Francois Romieuda78dbf2012-01-26 14:18:23 +01006164 rtl_irq_enable(tp, enable_mask);
6165 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006166 }
6167
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006168 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006169}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006170
Francois Romieu523a6092008-09-10 22:28:56 +02006171static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
6172{
6173 struct rtl8169_private *tp = netdev_priv(dev);
6174
6175 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6176 return;
6177
6178 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
6179 RTL_W32(RxMissed, 0);
6180}
6181
Linus Torvalds1da177e2005-04-16 15:20:36 -07006182static void rtl8169_down(struct net_device *dev)
6183{
6184 struct rtl8169_private *tp = netdev_priv(dev);
6185 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186
Francois Romieu4876cc12011-03-11 21:07:11 +01006187 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006189 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006190 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191
Hayes Wang92fc43b2011-07-06 15:58:03 +08006192 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006193 /*
6194 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006195 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6196 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006197 */
Francois Romieu523a6092008-09-10 22:28:56 +02006198 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199
Linus Torvalds1da177e2005-04-16 15:20:36 -07006200 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006201 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203 rtl8169_tx_clear(tp);
6204
6205 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006206
6207 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006208}
6209
6210static int rtl8169_close(struct net_device *dev)
6211{
6212 struct rtl8169_private *tp = netdev_priv(dev);
6213 struct pci_dev *pdev = tp->pci_dev;
6214
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006215 pm_runtime_get_sync(&pdev->dev);
6216
Francois Romieucecb5fd2011-04-01 10:21:07 +02006217 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08006218 rtl8169_update_counters(dev);
6219
Francois Romieuda78dbf2012-01-26 14:18:23 +01006220 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006221 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006222
Linus Torvalds1da177e2005-04-16 15:20:36 -07006223 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006224 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006225
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006226 free_irq(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006227
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006228 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6229 tp->RxPhyAddr);
6230 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6231 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232 tp->TxDescArray = NULL;
6233 tp->RxDescArray = NULL;
6234
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006235 pm_runtime_put_sync(&pdev->dev);
6236
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237 return 0;
6238}
6239
Francois Romieudc1c00c2012-03-08 10:06:18 +01006240#ifdef CONFIG_NET_POLL_CONTROLLER
6241static void rtl8169_netpoll(struct net_device *dev)
6242{
6243 struct rtl8169_private *tp = netdev_priv(dev);
6244
6245 rtl8169_interrupt(tp->pci_dev->irq, dev);
6246}
6247#endif
6248
Francois Romieudf43ac72012-03-08 09:48:40 +01006249static int rtl_open(struct net_device *dev)
6250{
6251 struct rtl8169_private *tp = netdev_priv(dev);
6252 void __iomem *ioaddr = tp->mmio_addr;
6253 struct pci_dev *pdev = tp->pci_dev;
6254 int retval = -ENOMEM;
6255
6256 pm_runtime_get_sync(&pdev->dev);
6257
6258 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006259 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006260 * dma_alloc_coherent provides more.
6261 */
6262 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6263 &tp->TxPhyAddr, GFP_KERNEL);
6264 if (!tp->TxDescArray)
6265 goto err_pm_runtime_put;
6266
6267 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6268 &tp->RxPhyAddr, GFP_KERNEL);
6269 if (!tp->RxDescArray)
6270 goto err_free_tx_0;
6271
6272 retval = rtl8169_init_ring(dev);
6273 if (retval < 0)
6274 goto err_free_rx_1;
6275
6276 INIT_WORK(&tp->wk.work, rtl_task);
6277
6278 smp_mb();
6279
6280 rtl_request_firmware(tp);
6281
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006282 retval = request_irq(pdev->irq, rtl8169_interrupt,
Francois Romieudf43ac72012-03-08 09:48:40 +01006283 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
6284 dev->name, dev);
6285 if (retval < 0)
6286 goto err_release_fw_2;
6287
6288 rtl_lock_work(tp);
6289
6290 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6291
6292 napi_enable(&tp->napi);
6293
6294 rtl8169_init_phy(dev, tp);
6295
6296 __rtl8169_set_features(dev, dev->features);
6297
6298 rtl_pll_power_up(tp);
6299
6300 rtl_hw_start(dev);
6301
6302 netif_start_queue(dev);
6303
6304 rtl_unlock_work(tp);
6305
6306 tp->saved_wolopts = 0;
6307 pm_runtime_put_noidle(&pdev->dev);
6308
6309 rtl8169_check_link_status(dev, tp, ioaddr);
6310out:
6311 return retval;
6312
6313err_release_fw_2:
6314 rtl_release_firmware(tp);
6315 rtl8169_rx_clear(tp);
6316err_free_rx_1:
6317 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6318 tp->RxPhyAddr);
6319 tp->RxDescArray = NULL;
6320err_free_tx_0:
6321 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6322 tp->TxPhyAddr);
6323 tp->TxDescArray = NULL;
6324err_pm_runtime_put:
6325 pm_runtime_put_noidle(&pdev->dev);
6326 goto out;
6327}
6328
Junchang Wang8027aa22012-03-04 23:30:32 +01006329static struct rtnl_link_stats64 *
6330rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331{
6332 struct rtl8169_private *tp = netdev_priv(dev);
6333 void __iomem *ioaddr = tp->mmio_addr;
Junchang Wang8027aa22012-03-04 23:30:32 +01006334 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006335
Francois Romieuda78dbf2012-01-26 14:18:23 +01006336 if (netif_running(dev))
Francois Romieu523a6092008-09-10 22:28:56 +02006337 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006338
Junchang Wang8027aa22012-03-04 23:30:32 +01006339 do {
6340 start = u64_stats_fetch_begin_bh(&tp->rx_stats.syncp);
6341 stats->rx_packets = tp->rx_stats.packets;
6342 stats->rx_bytes = tp->rx_stats.bytes;
6343 } while (u64_stats_fetch_retry_bh(&tp->rx_stats.syncp, start));
6344
6345
6346 do {
6347 start = u64_stats_fetch_begin_bh(&tp->tx_stats.syncp);
6348 stats->tx_packets = tp->tx_stats.packets;
6349 stats->tx_bytes = tp->tx_stats.bytes;
6350 } while (u64_stats_fetch_retry_bh(&tp->tx_stats.syncp, start));
6351
6352 stats->rx_dropped = dev->stats.rx_dropped;
6353 stats->tx_dropped = dev->stats.tx_dropped;
6354 stats->rx_length_errors = dev->stats.rx_length_errors;
6355 stats->rx_errors = dev->stats.rx_errors;
6356 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6357 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6358 stats->rx_missed_errors = dev->stats.rx_missed_errors;
6359
6360 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006361}
6362
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006363static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006364{
françois romieu065c27c2011-01-03 15:08:12 +00006365 struct rtl8169_private *tp = netdev_priv(dev);
6366
Francois Romieu5d06a992006-02-23 00:47:58 +01006367 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006368 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006369
6370 netif_device_detach(dev);
6371 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006372
6373 rtl_lock_work(tp);
6374 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006375 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006376 rtl_unlock_work(tp);
6377
6378 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006379}
Francois Romieu5d06a992006-02-23 00:47:58 +01006380
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006381#ifdef CONFIG_PM
6382
6383static int rtl8169_suspend(struct device *device)
6384{
6385 struct pci_dev *pdev = to_pci_dev(device);
6386 struct net_device *dev = pci_get_drvdata(pdev);
6387
6388 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006389
Francois Romieu5d06a992006-02-23 00:47:58 +01006390 return 0;
6391}
6392
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006393static void __rtl8169_resume(struct net_device *dev)
6394{
françois romieu065c27c2011-01-03 15:08:12 +00006395 struct rtl8169_private *tp = netdev_priv(dev);
6396
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006397 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006398
6399 rtl_pll_power_up(tp);
6400
Artem Savkovcff4c162012-04-03 10:29:11 +00006401 rtl_lock_work(tp);
6402 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006403 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006404 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006405
Francois Romieu98ddf982012-01-31 10:47:34 +01006406 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006407}
6408
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006409static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006410{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006411 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006412 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00006413 struct rtl8169_private *tp = netdev_priv(dev);
6414
6415 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01006416
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006417 if (netif_running(dev))
6418 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006419
Francois Romieu5d06a992006-02-23 00:47:58 +01006420 return 0;
6421}
6422
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006423static int rtl8169_runtime_suspend(struct device *device)
6424{
6425 struct pci_dev *pdev = to_pci_dev(device);
6426 struct net_device *dev = pci_get_drvdata(pdev);
6427 struct rtl8169_private *tp = netdev_priv(dev);
6428
6429 if (!tp->TxDescArray)
6430 return 0;
6431
Francois Romieuda78dbf2012-01-26 14:18:23 +01006432 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006433 tp->saved_wolopts = __rtl8169_get_wol(tp);
6434 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006435 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006436
6437 rtl8169_net_suspend(dev);
6438
6439 return 0;
6440}
6441
6442static int rtl8169_runtime_resume(struct device *device)
6443{
6444 struct pci_dev *pdev = to_pci_dev(device);
6445 struct net_device *dev = pci_get_drvdata(pdev);
6446 struct rtl8169_private *tp = netdev_priv(dev);
6447
6448 if (!tp->TxDescArray)
6449 return 0;
6450
Francois Romieuda78dbf2012-01-26 14:18:23 +01006451 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006452 __rtl8169_set_wol(tp, tp->saved_wolopts);
6453 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006454 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006455
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00006456 rtl8169_init_phy(dev, tp);
6457
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006458 __rtl8169_resume(dev);
6459
6460 return 0;
6461}
6462
6463static int rtl8169_runtime_idle(struct device *device)
6464{
6465 struct pci_dev *pdev = to_pci_dev(device);
6466 struct net_device *dev = pci_get_drvdata(pdev);
6467 struct rtl8169_private *tp = netdev_priv(dev);
6468
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00006469 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006470}
6471
Alexey Dobriyan47145212009-12-14 18:00:08 -08006472static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006473 .suspend = rtl8169_suspend,
6474 .resume = rtl8169_resume,
6475 .freeze = rtl8169_suspend,
6476 .thaw = rtl8169_resume,
6477 .poweroff = rtl8169_suspend,
6478 .restore = rtl8169_resume,
6479 .runtime_suspend = rtl8169_runtime_suspend,
6480 .runtime_resume = rtl8169_runtime_resume,
6481 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006482};
6483
6484#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6485
6486#else /* !CONFIG_PM */
6487
6488#define RTL8169_PM_OPS NULL
6489
6490#endif /* !CONFIG_PM */
6491
David S. Miller1805b2f2011-10-24 18:18:09 -04006492static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6493{
6494 void __iomem *ioaddr = tp->mmio_addr;
6495
6496 /* WoL fails with 8168b when the receiver is disabled. */
6497 switch (tp->mac_version) {
6498 case RTL_GIGA_MAC_VER_11:
6499 case RTL_GIGA_MAC_VER_12:
6500 case RTL_GIGA_MAC_VER_17:
6501 pci_clear_master(tp->pci_dev);
6502
6503 RTL_W8(ChipCmd, CmdRxEnb);
6504 /* PCI commit */
6505 RTL_R8(ChipCmd);
6506 break;
6507 default:
6508 break;
6509 }
6510}
6511
Francois Romieu1765f952008-09-13 17:21:40 +02006512static void rtl_shutdown(struct pci_dev *pdev)
6513{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006514 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006515 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu2a15cd22012-03-06 01:14:12 +00006516 struct device *d = &pdev->dev;
6517
6518 pm_runtime_get_sync(d);
Francois Romieu1765f952008-09-13 17:21:40 +02006519
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006520 rtl8169_net_suspend(dev);
6521
Francois Romieucecb5fd2011-04-01 10:21:07 +02006522 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006523 rtl_rar_set(tp, dev->perm_addr);
6524
Hayes Wang92fc43b2011-07-06 15:58:03 +08006525 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006526
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006527 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006528 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
6529 rtl_wol_suspend_quirk(tp);
6530 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006531 }
6532
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006533 pci_wake_from_d3(pdev, true);
6534 pci_set_power_state(pdev, PCI_D3hot);
6535 }
françois romieu2a15cd22012-03-06 01:14:12 +00006536
6537 pm_runtime_put_noidle(d);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006538}
Francois Romieu5d06a992006-02-23 00:47:58 +01006539
Bill Pembertonbaf63292012-12-03 09:23:28 -05006540static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006541{
6542 struct net_device *dev = pci_get_drvdata(pdev);
6543 struct rtl8169_private *tp = netdev_priv(dev);
6544
6545 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
6546 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
6547 tp->mac_version == RTL_GIGA_MAC_VER_31) {
6548 rtl8168_driver_stop(tp);
6549 }
6550
6551 cancel_work_sync(&tp->wk.work);
6552
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006553 netif_napi_del(&tp->napi);
6554
Francois Romieue27566e2012-03-08 09:54:01 +01006555 unregister_netdev(dev);
6556
6557 rtl_release_firmware(tp);
6558
6559 if (pci_dev_run_wake(pdev))
6560 pm_runtime_get_noresume(&pdev->dev);
6561
6562 /* restore original MAC address */
6563 rtl_rar_set(tp, dev->perm_addr);
6564
6565 rtl_disable_msi(pdev, tp);
6566 rtl8169_release_board(pdev, dev, tp->mmio_addr);
6567 pci_set_drvdata(pdev, NULL);
6568}
6569
Francois Romieufa9c3852012-03-08 10:01:50 +01006570static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006571 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006572 .ndo_stop = rtl8169_close,
6573 .ndo_get_stats64 = rtl8169_get_stats64,
6574 .ndo_start_xmit = rtl8169_start_xmit,
6575 .ndo_tx_timeout = rtl8169_tx_timeout,
6576 .ndo_validate_addr = eth_validate_addr,
6577 .ndo_change_mtu = rtl8169_change_mtu,
6578 .ndo_fix_features = rtl8169_fix_features,
6579 .ndo_set_features = rtl8169_set_features,
6580 .ndo_set_mac_address = rtl_set_mac_address,
6581 .ndo_do_ioctl = rtl8169_ioctl,
6582 .ndo_set_rx_mode = rtl_set_rx_mode,
6583#ifdef CONFIG_NET_POLL_CONTROLLER
6584 .ndo_poll_controller = rtl8169_netpoll,
6585#endif
6586
6587};
6588
Francois Romieu31fa8b12012-03-08 10:09:40 +01006589static const struct rtl_cfg_info {
6590 void (*hw_start)(struct net_device *);
6591 unsigned int region;
6592 unsigned int align;
6593 u16 event_slow;
6594 unsigned features;
6595 u8 default_ver;
6596} rtl_cfg_infos [] = {
6597 [RTL_CFG_0] = {
6598 .hw_start = rtl_hw_start_8169,
6599 .region = 1,
6600 .align = 0,
6601 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
6602 .features = RTL_FEATURE_GMII,
6603 .default_ver = RTL_GIGA_MAC_VER_01,
6604 },
6605 [RTL_CFG_1] = {
6606 .hw_start = rtl_hw_start_8168,
6607 .region = 2,
6608 .align = 8,
6609 .event_slow = SYSErr | LinkChg | RxOverflow,
6610 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
6611 .default_ver = RTL_GIGA_MAC_VER_11,
6612 },
6613 [RTL_CFG_2] = {
6614 .hw_start = rtl_hw_start_8101,
6615 .region = 2,
6616 .align = 8,
6617 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
6618 PCSTimeout,
6619 .features = RTL_FEATURE_MSI,
6620 .default_ver = RTL_GIGA_MAC_VER_13,
6621 }
6622};
6623
6624/* Cfg9346_Unlock assumed. */
6625static unsigned rtl_try_msi(struct rtl8169_private *tp,
6626 const struct rtl_cfg_info *cfg)
6627{
6628 void __iomem *ioaddr = tp->mmio_addr;
6629 unsigned msi = 0;
6630 u8 cfg2;
6631
6632 cfg2 = RTL_R8(Config2) & ~MSIEnable;
6633 if (cfg->features & RTL_FEATURE_MSI) {
6634 if (pci_enable_msi(tp->pci_dev)) {
6635 netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
6636 } else {
6637 cfg2 |= MSIEnable;
6638 msi = RTL_FEATURE_MSI;
6639 }
6640 }
6641 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6642 RTL_W8(Config2, cfg2);
6643 return msi;
6644}
6645
Hayes Wangc5583862012-07-02 17:23:22 +08006646DECLARE_RTL_COND(rtl_link_list_ready_cond)
6647{
6648 void __iomem *ioaddr = tp->mmio_addr;
6649
6650 return RTL_R8(MCU) & LINK_LIST_RDY;
6651}
6652
6653DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6654{
6655 void __iomem *ioaddr = tp->mmio_addr;
6656
6657 return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
6658}
6659
Bill Pembertonbaf63292012-12-03 09:23:28 -05006660static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006661{
6662 void __iomem *ioaddr = tp->mmio_addr;
6663 u32 data;
6664
6665 tp->ocp_base = OCP_STD_PHY_BASE;
6666
6667 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);
6668
6669 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6670 return;
6671
6672 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6673 return;
6674
6675 RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
6676 msleep(1);
6677 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
6678
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006679 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006680 data &= ~(1 << 14);
6681 r8168_mac_ocp_write(tp, 0xe8de, data);
6682
6683 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6684 return;
6685
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006686 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006687 data |= (1 << 15);
6688 r8168_mac_ocp_write(tp, 0xe8de, data);
6689
6690 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6691 return;
6692}
6693
Bill Pembertonbaf63292012-12-03 09:23:28 -05006694static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006695{
6696 switch (tp->mac_version) {
6697 case RTL_GIGA_MAC_VER_40:
6698 case RTL_GIGA_MAC_VER_41:
6699 rtl_hw_init_8168g(tp);
6700 break;
6701
6702 default:
6703 break;
6704 }
6705}
6706
Bill Pembertonbaf63292012-12-03 09:23:28 -05006707static int
Francois Romieu3b6cf252012-03-08 09:59:04 +01006708rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6709{
6710 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
6711 const unsigned int region = cfg->region;
6712 struct rtl8169_private *tp;
6713 struct mii_if_info *mii;
6714 struct net_device *dev;
6715 void __iomem *ioaddr;
6716 int chipset, i;
6717 int rc;
6718
6719 if (netif_msg_drv(&debug)) {
6720 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
6721 MODULENAME, RTL8169_VERSION);
6722 }
6723
6724 dev = alloc_etherdev(sizeof (*tp));
6725 if (!dev) {
6726 rc = -ENOMEM;
6727 goto out;
6728 }
6729
6730 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006731 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006732 tp = netdev_priv(dev);
6733 tp->dev = dev;
6734 tp->pci_dev = pdev;
6735 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
6736
6737 mii = &tp->mii;
6738 mii->dev = dev;
6739 mii->mdio_read = rtl_mdio_read;
6740 mii->mdio_write = rtl_mdio_write;
6741 mii->phy_id_mask = 0x1f;
6742 mii->reg_num_mask = 0x1f;
6743 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
6744
6745 /* disable ASPM completely as that cause random device stop working
6746 * problems as well as full system hangs for some PCIe devices users */
6747 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
6748 PCIE_LINK_STATE_CLKPM);
6749
6750 /* enable device (incl. PCI PM wakeup and hotplug setup) */
6751 rc = pci_enable_device(pdev);
6752 if (rc < 0) {
6753 netif_err(tp, probe, dev, "enable failure\n");
6754 goto err_out_free_dev_1;
6755 }
6756
6757 if (pci_set_mwi(pdev) < 0)
6758 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
6759
6760 /* make sure PCI base addr 1 is MMIO */
6761 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
6762 netif_err(tp, probe, dev,
6763 "region #%d not an MMIO resource, aborting\n",
6764 region);
6765 rc = -ENODEV;
6766 goto err_out_mwi_2;
6767 }
6768
6769 /* check for weird/broken PCI region reporting */
6770 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
6771 netif_err(tp, probe, dev,
6772 "Invalid PCI region size(s), aborting\n");
6773 rc = -ENODEV;
6774 goto err_out_mwi_2;
6775 }
6776
6777 rc = pci_request_regions(pdev, MODULENAME);
6778 if (rc < 0) {
6779 netif_err(tp, probe, dev, "could not request regions\n");
6780 goto err_out_mwi_2;
6781 }
6782
6783 tp->cp_cmd = RxChkSum;
6784
6785 if ((sizeof(dma_addr_t) > 4) &&
6786 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
6787 tp->cp_cmd |= PCIDAC;
6788 dev->features |= NETIF_F_HIGHDMA;
6789 } else {
6790 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6791 if (rc < 0) {
6792 netif_err(tp, probe, dev, "DMA configuration failed\n");
6793 goto err_out_free_res_3;
6794 }
6795 }
6796
6797 /* ioremap MMIO region */
6798 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
6799 if (!ioaddr) {
6800 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
6801 rc = -EIO;
6802 goto err_out_free_res_3;
6803 }
6804 tp->mmio_addr = ioaddr;
6805
6806 if (!pci_is_pcie(pdev))
6807 netif_info(tp, probe, dev, "not PCI Express\n");
6808
6809 /* Identify chip attached to board */
6810 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
6811
6812 rtl_init_rxcfg(tp);
6813
6814 rtl_irq_disable(tp);
6815
Hayes Wangc5583862012-07-02 17:23:22 +08006816 rtl_hw_initialize(tp);
6817
Francois Romieu3b6cf252012-03-08 09:59:04 +01006818 rtl_hw_reset(tp);
6819
6820 rtl_ack_events(tp, 0xffff);
6821
6822 pci_set_master(pdev);
6823
6824 /*
6825 * Pretend we are using VLANs; This bypasses a nasty bug where
6826 * Interrupts stop flowing on high load on 8110SCd controllers.
6827 */
6828 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
6829 tp->cp_cmd |= RxVlan;
6830
6831 rtl_init_mdio_ops(tp);
6832 rtl_init_pll_power_ops(tp);
6833 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006834 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006835
6836 rtl8169_print_mac_version(tp);
6837
6838 chipset = tp->mac_version;
6839 tp->txd_version = rtl_chip_infos[chipset].txd_version;
6840
6841 RTL_W8(Cfg9346, Cfg9346_Unlock);
6842 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
6843 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
6844 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
6845 tp->features |= RTL_FEATURE_WOL;
6846 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
6847 tp->features |= RTL_FEATURE_WOL;
6848 tp->features |= rtl_try_msi(tp, cfg);
6849 RTL_W8(Cfg9346, Cfg9346_Lock);
6850
6851 if (rtl_tbi_enabled(tp)) {
6852 tp->set_speed = rtl8169_set_speed_tbi;
6853 tp->get_settings = rtl8169_gset_tbi;
6854 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
6855 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
6856 tp->link_ok = rtl8169_tbi_link_ok;
6857 tp->do_ioctl = rtl_tbi_ioctl;
6858 } else {
6859 tp->set_speed = rtl8169_set_speed_xmii;
6860 tp->get_settings = rtl8169_gset_xmii;
6861 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
6862 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
6863 tp->link_ok = rtl8169_xmii_link_ok;
6864 tp->do_ioctl = rtl_xmii_ioctl;
6865 }
6866
6867 mutex_init(&tp->wk.mutex);
6868
6869 /* Get MAC address */
6870 for (i = 0; i < ETH_ALEN; i++)
6871 dev->dev_addr[i] = RTL_R8(MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006872
6873 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
6874 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006875
6876 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
6877
6878 /* don't enable SG, IP_CSUM and TSO by default - it might not work
6879 * properly for all devices */
6880 dev->features |= NETIF_F_RXCSUM |
6881 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
6882
6883 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6884 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
6885 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6886 NETIF_F_HIGHDMA;
6887
6888 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
6889 /* 8110SCd requires hardware Rx VLAN - disallow toggling */
6890 dev->hw_features &= ~NETIF_F_HW_VLAN_RX;
6891
6892 dev->hw_features |= NETIF_F_RXALL;
6893 dev->hw_features |= NETIF_F_RXFCS;
6894
6895 tp->hw_start = cfg->hw_start;
6896 tp->event_slow = cfg->event_slow;
6897
6898 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
6899 ~(RxBOVF | RxFOVF) : ~0;
6900
6901 init_timer(&tp->timer);
6902 tp->timer.data = (unsigned long) dev;
6903 tp->timer.function = rtl8169_phy_timer;
6904
6905 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
6906
6907 rc = register_netdev(dev);
6908 if (rc < 0)
6909 goto err_out_msi_4;
6910
6911 pci_set_drvdata(pdev, dev);
6912
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006913 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
6914 rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
6915 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006916 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
6917 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
6918 "tx checksumming: %s]\n",
6919 rtl_chip_infos[chipset].jumbo_max,
6920 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
6921 }
6922
6923 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
6924 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
6925 tp->mac_version == RTL_GIGA_MAC_VER_31) {
6926 rtl8168_driver_start(tp);
6927 }
6928
6929 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
6930
6931 if (pci_dev_run_wake(pdev))
6932 pm_runtime_put_noidle(&pdev->dev);
6933
6934 netif_carrier_off(dev);
6935
6936out:
6937 return rc;
6938
6939err_out_msi_4:
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006940 netif_napi_del(&tp->napi);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006941 rtl_disable_msi(pdev, tp);
6942 iounmap(ioaddr);
6943err_out_free_res_3:
6944 pci_release_regions(pdev);
6945err_out_mwi_2:
6946 pci_clear_mwi(pdev);
6947 pci_disable_device(pdev);
6948err_out_free_dev_1:
6949 free_netdev(dev);
6950 goto out;
6951}
6952
Linus Torvalds1da177e2005-04-16 15:20:36 -07006953static struct pci_driver rtl8169_pci_driver = {
6954 .name = MODULENAME,
6955 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01006956 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05006957 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02006958 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006959 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006960};
6961
Devendra Naga3eeb7da2012-10-26 09:27:42 +00006962module_pci_driver(rtl8169_pci_driver);