blob: cf44623b5cd2563e321daf64147c17f1cbbe4929 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020static char *dev_info = "ath9k";
21
22MODULE_AUTHOR("Atheros Communications");
23MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
24MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
25MODULE_LICENSE("Dual BSD/GPL");
26
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020027static int modparam_nohwcrypt;
28module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
29MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
30
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080031/* We use the hw_value as an index into our private channel structure */
32
33#define CHAN2G(_freq, _idx) { \
34 .center_freq = (_freq), \
35 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040036 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080037}
38
39#define CHAN5G(_freq, _idx) { \
40 .band = IEEE80211_BAND_5GHZ, \
41 .center_freq = (_freq), \
42 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040043 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080044}
45
46/* Some 2 GHz radios are actually tunable on 2312-2732
47 * on 5 MHz steps, we support the channels which we know
48 * we have calibration data for all cards though to make
49 * this static */
50static struct ieee80211_channel ath9k_2ghz_chantable[] = {
51 CHAN2G(2412, 0), /* Channel 1 */
52 CHAN2G(2417, 1), /* Channel 2 */
53 CHAN2G(2422, 2), /* Channel 3 */
54 CHAN2G(2427, 3), /* Channel 4 */
55 CHAN2G(2432, 4), /* Channel 5 */
56 CHAN2G(2437, 5), /* Channel 6 */
57 CHAN2G(2442, 6), /* Channel 7 */
58 CHAN2G(2447, 7), /* Channel 8 */
59 CHAN2G(2452, 8), /* Channel 9 */
60 CHAN2G(2457, 9), /* Channel 10 */
61 CHAN2G(2462, 10), /* Channel 11 */
62 CHAN2G(2467, 11), /* Channel 12 */
63 CHAN2G(2472, 12), /* Channel 13 */
64 CHAN2G(2484, 13), /* Channel 14 */
65};
66
67/* Some 5 GHz radios are actually tunable on XXXX-YYYY
68 * on 5 MHz steps, we support the channels which we know
69 * we have calibration data for all cards though to make
70 * this static */
71static struct ieee80211_channel ath9k_5ghz_chantable[] = {
72 /* _We_ call this UNII 1 */
73 CHAN5G(5180, 14), /* Channel 36 */
74 CHAN5G(5200, 15), /* Channel 40 */
75 CHAN5G(5220, 16), /* Channel 44 */
76 CHAN5G(5240, 17), /* Channel 48 */
77 /* _We_ call this UNII 2 */
78 CHAN5G(5260, 18), /* Channel 52 */
79 CHAN5G(5280, 19), /* Channel 56 */
80 CHAN5G(5300, 20), /* Channel 60 */
81 CHAN5G(5320, 21), /* Channel 64 */
82 /* _We_ call this "Middle band" */
83 CHAN5G(5500, 22), /* Channel 100 */
84 CHAN5G(5520, 23), /* Channel 104 */
85 CHAN5G(5540, 24), /* Channel 108 */
86 CHAN5G(5560, 25), /* Channel 112 */
87 CHAN5G(5580, 26), /* Channel 116 */
88 CHAN5G(5600, 27), /* Channel 120 */
89 CHAN5G(5620, 28), /* Channel 124 */
90 CHAN5G(5640, 29), /* Channel 128 */
91 CHAN5G(5660, 30), /* Channel 132 */
92 CHAN5G(5680, 31), /* Channel 136 */
93 CHAN5G(5700, 32), /* Channel 140 */
94 /* _We_ call this UNII 3 */
95 CHAN5G(5745, 33), /* Channel 149 */
96 CHAN5G(5765, 34), /* Channel 153 */
97 CHAN5G(5785, 35), /* Channel 157 */
98 CHAN5G(5805, 36), /* Channel 161 */
99 CHAN5G(5825, 37), /* Channel 165 */
100};
101
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800102static void ath_cache_conf_rate(struct ath_softc *sc,
103 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530104{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800105 switch (conf->channel->band) {
106 case IEEE80211_BAND_2GHZ:
107 if (conf_is_ht20(conf))
108 sc->cur_rate_table =
109 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
110 else if (conf_is_ht40_minus(conf))
111 sc->cur_rate_table =
112 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
113 else if (conf_is_ht40_plus(conf))
114 sc->cur_rate_table =
115 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800116 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800117 sc->cur_rate_table =
118 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 break;
120 case IEEE80211_BAND_5GHZ:
121 if (conf_is_ht20(conf))
122 sc->cur_rate_table =
123 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
124 else if (conf_is_ht40_minus(conf))
125 sc->cur_rate_table =
126 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
127 else if (conf_is_ht40_plus(conf))
128 sc->cur_rate_table =
129 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
130 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800131 sc->cur_rate_table =
132 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800133 break;
134 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800135 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800136 break;
137 }
Sujithff37e332008-11-24 12:07:55 +0530138}
139
140static void ath_update_txpow(struct ath_softc *sc)
141{
Sujithcbe61d82009-02-09 13:27:12 +0530142 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530143 u32 txpow;
144
Sujith17d79042009-02-09 13:27:03 +0530145 if (sc->curtxpow != sc->config.txpowlimit) {
146 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530147 /* read back in case value is clamped */
148 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530149 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530150 }
151}
152
153static u8 parse_mpdudensity(u8 mpdudensity)
154{
155 /*
156 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
157 * 0 for no restriction
158 * 1 for 1/4 us
159 * 2 for 1/2 us
160 * 3 for 1 us
161 * 4 for 2 us
162 * 5 for 4 us
163 * 6 for 8 us
164 * 7 for 16 us
165 */
166 switch (mpdudensity) {
167 case 0:
168 return 0;
169 case 1:
170 case 2:
171 case 3:
172 /* Our lower layer calculations limit our precision to
173 1 microsecond */
174 return 1;
175 case 4:
176 return 2;
177 case 5:
178 return 4;
179 case 6:
180 return 8;
181 case 7:
182 return 16;
183 default:
184 return 0;
185 }
186}
187
188static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
189{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400190 const struct ath_rate_table *rate_table = NULL;
Sujithff37e332008-11-24 12:07:55 +0530191 struct ieee80211_supported_band *sband;
192 struct ieee80211_rate *rate;
193 int i, maxrates;
194
195 switch (band) {
196 case IEEE80211_BAND_2GHZ:
197 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
198 break;
199 case IEEE80211_BAND_5GHZ:
200 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
201 break;
202 default:
203 break;
204 }
205
206 if (rate_table == NULL)
207 return;
208
209 sband = &sc->sbands[band];
210 rate = sc->rates[band];
211
212 if (rate_table->rate_cnt > ATH_RATE_MAX)
213 maxrates = ATH_RATE_MAX;
214 else
215 maxrates = rate_table->rate_cnt;
216
217 for (i = 0; i < maxrates; i++) {
218 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
219 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530220 if (rate_table->info[i].short_preamble) {
221 rate[i].hw_value_short = rate_table->info[i].ratecode |
222 rate_table->info[i].short_preamble;
223 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
224 }
Sujithff37e332008-11-24 12:07:55 +0530225 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530226
Sujith04bd46382008-11-28 22:18:05 +0530227 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
228 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530229 }
230}
231
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +0530232static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
233 struct ieee80211_hw *hw)
234{
235 struct ieee80211_channel *curchan = hw->conf.channel;
236 struct ath9k_channel *channel;
237 u8 chan_idx;
238
239 chan_idx = curchan->hw_value;
240 channel = &sc->sc_ah->channels[chan_idx];
241 ath9k_update_ichannel(sc, hw, channel);
242 return channel;
243}
244
Sujithff37e332008-11-24 12:07:55 +0530245/*
246 * Set/change channels. If the channel is really being changed, it's done
247 * by reseting the chip. To accomplish this we must first cleanup any pending
248 * DMA, then restart stuff.
249*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200250int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
251 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530252{
Sujithcbe61d82009-02-09 13:27:12 +0530253 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530254 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800255 struct ieee80211_channel *channel = hw->conf.channel;
256 int r;
Sujithff37e332008-11-24 12:07:55 +0530257
258 if (sc->sc_flags & SC_OP_INVALID)
259 return -EIO;
260
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530261 ath9k_ps_wakeup(sc);
262
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 /*
264 * This is only performed if the channel settings have
265 * actually changed.
266 *
267 * To switch channels clear any pending DMA operations;
268 * wait long enough for the RX fifo to drain, reset the
269 * hardware at the new frequency, and then re-enable
270 * the relevant bits of the h/w.
271 */
272 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530273 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800274 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530275
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800276 /* XXX: do not flush receive queue here. We don't want
277 * to flush data frames already in queue because of
278 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530279
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800280 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
281 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530282
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800283 DPRINTF(sc, ATH_DBG_CONFIG,
284 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530285 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530287
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800289
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800290 r = ath9k_hw_reset(ah, hchan, fastcc);
291 if (r) {
292 DPRINTF(sc, ATH_DBG_FATAL,
293 "Unable to reset channel (%u Mhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +0530294 "reset status %d\n",
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800295 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530296 spin_unlock_bh(&sc->sc_resetlock);
Gabor Juhos39892792009-06-15 17:49:09 +0200297 goto ps_restore;
Sujithff37e332008-11-24 12:07:55 +0530298 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800299 spin_unlock_bh(&sc->sc_resetlock);
300
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800301 sc->sc_flags &= ~SC_OP_FULL_RESET;
302
303 if (ath_startrecv(sc) != 0) {
304 DPRINTF(sc, ATH_DBG_FATAL,
305 "Unable to restart recv logic\n");
Gabor Juhos39892792009-06-15 17:49:09 +0200306 r = -EIO;
307 goto ps_restore;
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800308 }
309
310 ath_cache_conf_rate(sc, &hw->conf);
311 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530312 ath9k_hw_set_interrupts(ah, sc->imask);
Gabor Juhos39892792009-06-15 17:49:09 +0200313
314 ps_restore:
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530315 ath9k_ps_restore(sc);
Gabor Juhos39892792009-06-15 17:49:09 +0200316 return r;
Sujithff37e332008-11-24 12:07:55 +0530317}
318
319/*
320 * This routine performs the periodic noise floor calibration function
321 * that is used to adjust and optimize the chip performance. This
322 * takes environmental changes (location, temperature) into account.
323 * When the task is complete, it reschedules itself depending on the
324 * appropriate interval that was calculated.
325 */
326static void ath_ani_calibrate(unsigned long data)
327{
Sujith20977d32009-02-20 15:13:28 +0530328 struct ath_softc *sc = (struct ath_softc *)data;
329 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530330 bool longcal = false;
331 bool shortcal = false;
332 bool aniflag = false;
333 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530334 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530335
Sujith20977d32009-02-20 15:13:28 +0530336 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
337 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530338
339 /*
340 * don't calibrate when we're scanning.
341 * we are most likely not on our home channel.
342 */
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530343 spin_lock(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +0530344 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530345 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530346
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300347 /* Only calibrate if awake */
348 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
349 goto set_timer;
350
351 ath9k_ps_wakeup(sc);
352
Sujithff37e332008-11-24 12:07:55 +0530353 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530354 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530355 longcal = true;
Sujith04bd46382008-11-28 22:18:05 +0530356 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530357 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530358 }
359
Sujith17d79042009-02-09 13:27:03 +0530360 /* Short calibration applies only while caldone is false */
361 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530362 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530363 shortcal = true;
Sujith04bd46382008-11-28 22:18:05 +0530364 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530365 sc->ani.shortcal_timer = timestamp;
366 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530367 }
368 } else {
Sujith17d79042009-02-09 13:27:03 +0530369 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530370 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530371 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
372 if (sc->ani.caldone)
373 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530374 }
375 }
376
377 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530378 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530379 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530380 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530381 }
382
383 /* Skip all processing if there's nothing to do. */
384 if (longcal || shortcal || aniflag) {
385 /* Call ANI routine if necessary */
386 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530387 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530388
389 /* Perform calibration if necessary */
390 if (longcal || shortcal) {
Sujith379f0442009-04-13 21:56:48 +0530391 sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
392 sc->rx_chainmask, longcal);
Sujithff37e332008-11-24 12:07:55 +0530393
Sujith379f0442009-04-13 21:56:48 +0530394 if (longcal)
395 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
396 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530397
Sujith379f0442009-04-13 21:56:48 +0530398 DPRINTF(sc, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
399 ah->curchan->channel, ah->curchan->channelFlags,
400 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530401 }
402 }
403
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300404 ath9k_ps_restore(sc);
405
Sujith20977d32009-02-20 15:13:28 +0530406set_timer:
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530407 spin_unlock(&sc->ani_lock);
Sujithff37e332008-11-24 12:07:55 +0530408 /*
409 * Set timer interval based on previous results.
410 * The interval must be the shortest necessary to satisfy ANI,
411 * short calibration and long calibration.
412 */
Sujithaac92072008-12-02 18:37:54 +0530413 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530414 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530415 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530416 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530417 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530418
Sujith17d79042009-02-09 13:27:03 +0530419 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530420}
421
Sujith415f7382009-04-13 21:56:46 +0530422static void ath_start_ani(struct ath_softc *sc)
423{
424 unsigned long timestamp = jiffies_to_msecs(jiffies);
425
426 sc->ani.longcal_timer = timestamp;
427 sc->ani.shortcal_timer = timestamp;
428 sc->ani.checkani_timer = timestamp;
429
430 mod_timer(&sc->ani.timer,
431 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
432}
433
Sujithff37e332008-11-24 12:07:55 +0530434/*
435 * Update tx/rx chainmask. For legacy association,
436 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530437 * the chainmask configuration, for bt coexistence, use
438 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530439 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200440void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530441{
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530442 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530443 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
444 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
445 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530446 } else {
Sujith17d79042009-02-09 13:27:03 +0530447 sc->tx_chainmask = 1;
448 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530449 }
450
Sujith04bd46382008-11-28 22:18:05 +0530451 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530452 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530453}
454
455static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
456{
457 struct ath_node *an;
458
459 an = (struct ath_node *)sta->drv_priv;
460
Sujith87792ef2009-03-30 15:28:48 +0530461 if (sc->sc_flags & SC_OP_TXAGGR) {
Sujithff37e332008-11-24 12:07:55 +0530462 ath_tx_node_init(sc, an);
Sujith9e98ac62009-07-23 15:32:34 +0530463 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
Sujith87792ef2009-03-30 15:28:48 +0530464 sta->ht_cap.ampdu_factor);
465 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400466 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith87792ef2009-03-30 15:28:48 +0530467 }
Sujithff37e332008-11-24 12:07:55 +0530468}
469
470static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
471{
472 struct ath_node *an = (struct ath_node *)sta->drv_priv;
473
474 if (sc->sc_flags & SC_OP_TXAGGR)
475 ath_tx_node_cleanup(sc, an);
476}
477
478static void ath9k_tasklet(unsigned long data)
479{
480 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530481 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530482
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400483 ath9k_ps_wakeup(sc);
484
Sujithff37e332008-11-24 12:07:55 +0530485 if (status & ATH9K_INT_FATAL) {
Sujithff37e332008-11-24 12:07:55 +0530486 ath_reset(sc, false);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400487 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530488 return;
Sujithff37e332008-11-24 12:07:55 +0530489 }
490
Sujith063d8be2009-03-30 15:28:49 +0530491 if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
492 spin_lock_bh(&sc->rx.rxflushlock);
493 ath_rx_tasklet(sc, 0);
494 spin_unlock_bh(&sc->rx.rxflushlock);
495 }
496
497 if (status & ATH9K_INT_TX)
498 ath_tx_tasklet(sc);
499
Gabor Juhos96148322009-07-24 17:27:21 +0200500 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
Jouni Malinen54ce8462009-05-19 17:01:40 +0300501 /*
502 * TSF sync does not look correct; remain awake to sync with
503 * the next Beacon.
504 */
505 DPRINTF(sc, ATH_DBG_PS, "TSFOOR - Sync with next Beacon\n");
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300506 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
Jouni Malinen54ce8462009-05-19 17:01:40 +0300507 }
508
Sujithff37e332008-11-24 12:07:55 +0530509 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530510 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400511 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530512}
513
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100514irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530515{
Sujith063d8be2009-03-30 15:28:49 +0530516#define SCHED_INTR ( \
517 ATH9K_INT_FATAL | \
518 ATH9K_INT_RXORN | \
519 ATH9K_INT_RXEOL | \
520 ATH9K_INT_RX | \
521 ATH9K_INT_TX | \
522 ATH9K_INT_BMISS | \
523 ATH9K_INT_CST | \
524 ATH9K_INT_TSFOOR)
525
Sujithff37e332008-11-24 12:07:55 +0530526 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530527 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530528 enum ath9k_int status;
529 bool sched = false;
530
Sujith063d8be2009-03-30 15:28:49 +0530531 /*
532 * The hardware is not ready/present, don't
533 * touch anything. Note this can happen early
534 * on if the IRQ is shared.
535 */
536 if (sc->sc_flags & SC_OP_INVALID)
537 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530538
Sujithff37e332008-11-24 12:07:55 +0530539
Sujith063d8be2009-03-30 15:28:49 +0530540 /* shared irq, not for us */
Sujithff37e332008-11-24 12:07:55 +0530541
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400542 if (!ath9k_hw_intrpend(ah))
Sujith063d8be2009-03-30 15:28:49 +0530543 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530544
Sujith063d8be2009-03-30 15:28:49 +0530545 /*
546 * Figure out the reason(s) for the interrupt. Note
547 * that the hal returns a pseudo-ISR that may include
548 * bits we haven't explicitly enabled so we mask the
549 * value to insure we only process bits we requested.
550 */
551 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
552 status &= sc->imask; /* discard unasked-for bits */
553
554 /*
555 * If there are no status bits set, then this interrupt was not
556 * for me (should have been caught above).
557 */
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400558 if (!status)
Sujith063d8be2009-03-30 15:28:49 +0530559 return IRQ_NONE;
Sujith063d8be2009-03-30 15:28:49 +0530560
561 /* Cache the status */
562 sc->intrstatus = status;
563
564 if (status & SCHED_INTR)
565 sched = true;
566
567 /*
568 * If a FATAL or RXORN interrupt is received, we have to reset the
569 * chip immediately.
570 */
571 if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
572 goto chip_reset;
573
574 if (status & ATH9K_INT_SWBA)
575 tasklet_schedule(&sc->bcon_tasklet);
576
577 if (status & ATH9K_INT_TXURN)
578 ath9k_hw_updatetxtriglevel(ah, true);
579
580 if (status & ATH9K_INT_MIB) {
581 /*
582 * Disable interrupts until we service the MIB
583 * interrupt; otherwise it will continue to
584 * fire.
585 */
586 ath9k_hw_set_interrupts(ah, 0);
587 /*
588 * Let the hal handle the event. We assume
589 * it will clear whatever condition caused
590 * the interrupt.
591 */
592 ath9k_hw_procmibevent(ah, &sc->nodestats);
593 ath9k_hw_set_interrupts(ah, sc->imask);
594 }
595
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400596 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
597 if (status & ATH9K_INT_TIM_TIMER) {
Sujith063d8be2009-03-30 15:28:49 +0530598 /* Clear RxAbort bit so that we can
599 * receive frames */
600 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400601 ath9k_hw_setrxabort(sc->sc_ah, 0);
Sujith063d8be2009-03-30 15:28:49 +0530602 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
603 }
Sujith063d8be2009-03-30 15:28:49 +0530604
605chip_reset:
606
Sujith817e11d2008-12-07 21:42:44 +0530607 ath_debug_stat_interrupt(sc, status);
608
Sujithff37e332008-11-24 12:07:55 +0530609 if (sched) {
610 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530611 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530612 tasklet_schedule(&sc->intr_tq);
613 }
614
615 return IRQ_HANDLED;
Sujith063d8be2009-03-30 15:28:49 +0530616
617#undef SCHED_INTR
Sujithff37e332008-11-24 12:07:55 +0530618}
619
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700620static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530621 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530622 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623{
624 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625
626 switch (chan->band) {
627 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530628 switch(channel_type) {
629 case NL80211_CHAN_NO_HT:
630 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530632 break;
633 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700634 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530635 break;
636 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700637 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530638 break;
639 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700640 break;
641 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530642 switch(channel_type) {
643 case NL80211_CHAN_NO_HT:
644 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530646 break;
647 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530649 break;
650 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530652 break;
653 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654 break;
655 default:
656 break;
657 }
658
659 return chanmode;
660}
661
Jouni Malinen6ace2892008-12-17 13:32:17 +0200662static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200663 struct ath9k_keyval *hk, const u8 *addr,
664 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200666 const u8 *key_rxmic;
667 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668
Jouni Malinen6ace2892008-12-17 13:32:17 +0200669 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
670 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671
672 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200673 /*
674 * Group key installation - only two key cache entries are used
675 * regardless of splitmic capability since group key is only
676 * used either for TX or RX.
677 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200678 if (authenticator) {
679 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
680 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
681 } else {
682 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
683 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
684 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200685 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686 }
Sujith17d79042009-02-09 13:27:03 +0530687 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200688 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700689 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
690 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200691 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200693
694 /* Separate key cache entries for TX and RX */
695
696 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700697 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200698 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
699 /* TX MIC entry failed. No need to proceed further */
Sujithd8baa932009-03-30 15:28:25 +0530700 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530701 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700702 return 0;
703 }
704
705 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
706 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200707 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200708}
709
710static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
711{
712 int i;
713
Sujith17d79042009-02-09 13:27:03 +0530714 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
715 if (test_bit(i, sc->keymap) ||
716 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200717 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530718 if (sc->splitmic &&
719 (test_bit(i + 32, sc->keymap) ||
720 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200721 continue; /* At least one part of TKIP key allocated */
722
723 /* Found a free slot for a TKIP key */
724 return i;
725 }
726 return -1;
727}
728
729static int ath_reserve_key_cache_slot(struct ath_softc *sc)
730{
731 int i;
732
733 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530734 if (sc->splitmic) {
735 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
736 if (!test_bit(i, sc->keymap) &&
737 (test_bit(i + 32, sc->keymap) ||
738 test_bit(i + 64, sc->keymap) ||
739 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200740 return i;
Sujith17d79042009-02-09 13:27:03 +0530741 if (!test_bit(i + 32, sc->keymap) &&
742 (test_bit(i, sc->keymap) ||
743 test_bit(i + 64, sc->keymap) ||
744 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200745 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530746 if (!test_bit(i + 64, sc->keymap) &&
747 (test_bit(i , sc->keymap) ||
748 test_bit(i + 32, sc->keymap) ||
749 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200750 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530751 if (!test_bit(i + 64 + 32, sc->keymap) &&
752 (test_bit(i, sc->keymap) ||
753 test_bit(i + 32, sc->keymap) ||
754 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200755 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200756 }
757 } else {
Sujith17d79042009-02-09 13:27:03 +0530758 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
759 if (!test_bit(i, sc->keymap) &&
760 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200761 return i;
Sujith17d79042009-02-09 13:27:03 +0530762 if (test_bit(i, sc->keymap) &&
763 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200764 return i + 64;
765 }
766 }
767
768 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530769 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200770 /* Do not allow slots that could be needed for TKIP group keys
771 * to be used. This limitation could be removed if we know that
772 * TKIP will not be used. */
773 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
774 continue;
Sujith17d79042009-02-09 13:27:03 +0530775 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200776 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
777 continue;
778 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
779 continue;
780 }
781
Sujith17d79042009-02-09 13:27:03 +0530782 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200783 return i; /* Found a free slot for a key */
784 }
785
786 /* No free slot found */
787 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788}
789
790static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200791 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100792 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 struct ieee80211_key_conf *key)
794{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795 struct ath9k_keyval hk;
796 const u8 *mac = NULL;
797 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200798 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700799
800 memset(&hk, 0, sizeof(hk));
801
802 switch (key->alg) {
803 case ALG_WEP:
804 hk.kv_type = ATH9K_CIPHER_WEP;
805 break;
806 case ALG_TKIP:
807 hk.kv_type = ATH9K_CIPHER_TKIP;
808 break;
809 case ALG_CCMP:
810 hk.kv_type = ATH9K_CIPHER_AES_CCM;
811 break;
812 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200813 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814 }
815
Jouni Malinen6ace2892008-12-17 13:32:17 +0200816 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 memcpy(hk.kv_val, key->key, key->keylen);
818
Jouni Malinen6ace2892008-12-17 13:32:17 +0200819 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
820 /* For now, use the default keys for broadcast keys. This may
821 * need to change with virtual interfaces. */
822 idx = key->keyidx;
823 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100824 if (WARN_ON(!sta))
825 return -EOPNOTSUPP;
826 mac = sta->addr;
827
Jouni Malinen6ace2892008-12-17 13:32:17 +0200828 if (vif->type != NL80211_IFTYPE_AP) {
829 /* Only keyidx 0 should be used with unicast key, but
830 * allow this for client mode for now. */
831 idx = key->keyidx;
832 } else
833 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100835 if (WARN_ON(!sta))
836 return -EOPNOTSUPP;
837 mac = sta->addr;
838
Jouni Malinen6ace2892008-12-17 13:32:17 +0200839 if (key->alg == ALG_TKIP)
840 idx = ath_reserve_key_cache_slot_tkip(sc);
841 else
842 idx = ath_reserve_key_cache_slot(sc);
843 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200844 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845 }
846
847 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200848 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
849 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200851 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852
853 if (!ret)
854 return -EIO;
855
Sujith17d79042009-02-09 13:27:03 +0530856 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200857 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530858 set_bit(idx + 64, sc->keymap);
859 if (sc->splitmic) {
860 set_bit(idx + 32, sc->keymap);
861 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200862 }
863 }
864
865 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700866}
867
868static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
869{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200870 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
871 if (key->hw_key_idx < IEEE80211_WEP_NKID)
872 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700873
Sujith17d79042009-02-09 13:27:03 +0530874 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200875 if (key->alg != ALG_TKIP)
876 return;
877
Sujith17d79042009-02-09 13:27:03 +0530878 clear_bit(key->hw_key_idx + 64, sc->keymap);
879 if (sc->splitmic) {
880 clear_bit(key->hw_key_idx + 32, sc->keymap);
881 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200882 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700883}
884
Sujitheb2599c2009-01-23 11:20:44 +0530885static void setup_ht_cap(struct ath_softc *sc,
886 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700887{
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530888 u8 tx_streams, rx_streams;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700889
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200890 ht_info->ht_supported = true;
891 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
892 IEEE80211_HT_CAP_SM_PS |
893 IEEE80211_HT_CAP_SGI_40 |
894 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700895
Sujith9e98ac62009-07-23 15:32:34 +0530896 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
897 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530898
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200899 /* set up supported mcs set */
900 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530901 tx_streams = !(sc->tx_chainmask & (sc->tx_chainmask - 1)) ? 1 : 2;
902 rx_streams = !(sc->rx_chainmask & (sc->rx_chainmask - 1)) ? 1 : 2;
Sujitheb2599c2009-01-23 11:20:44 +0530903
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530904 if (tx_streams != rx_streams) {
905 DPRINTF(sc, ATH_DBG_CONFIG, "TX streams %d, RX streams: %d\n",
906 tx_streams, rx_streams);
907 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
908 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
909 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
Sujitheb2599c2009-01-23 11:20:44 +0530910 }
911
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530912 ht_info->mcs.rx_mask[0] = 0xff;
913 if (rx_streams >= 2)
914 ht_info->mcs.rx_mask[1] = 0xff;
915
916 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700917}
918
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530919static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530920 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530921 struct ieee80211_bss_conf *bss_conf)
922{
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530923
924 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530925 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530926 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530927
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530928 /* New association, store aid */
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530929 sc->curaid = bss_conf->aid;
930 ath9k_hw_write_associd(sc);
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300931
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530932 /*
933 * Request a re-configuration of Beacon related timers
934 * on the receipt of the first Beacon frame (i.e.,
935 * after time sync with the AP).
936 */
937 sc->sc_flags |= SC_OP_BEACON_SYNC;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530938
939 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200940 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530941
942 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530943 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
944 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
945 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
946 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530947
Sujith415f7382009-04-13 21:56:46 +0530948 ath_start_ani(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530949 } else {
Sujith1ffb0612009-03-30 15:28:46 +0530950 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530951 sc->curaid = 0;
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +0530952 /* Stop ANI */
953 del_timer_sync(&sc->ani.timer);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530954 }
955}
956
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530957/********************************/
958/* LED functions */
959/********************************/
960
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530961static void ath_led_blink_work(struct work_struct *work)
962{
963 struct ath_softc *sc = container_of(work, struct ath_softc,
964 ath_led_blink_work.work);
965
966 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
967 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530968
969 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
970 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
971 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
972 else
973 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
974 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530975
976 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
977 (sc->sc_flags & SC_OP_LED_ON) ?
978 msecs_to_jiffies(sc->led_off_duration) :
979 msecs_to_jiffies(sc->led_on_duration));
980
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530981 sc->led_on_duration = sc->led_on_cnt ?
982 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
983 ATH_LED_ON_DURATION_IDLE;
984 sc->led_off_duration = sc->led_off_cnt ?
985 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
986 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530987 sc->led_on_cnt = sc->led_off_cnt = 0;
988 if (sc->sc_flags & SC_OP_LED_ON)
989 sc->sc_flags &= ~SC_OP_LED_ON;
990 else
991 sc->sc_flags |= SC_OP_LED_ON;
992}
993
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530994static void ath_led_brightness(struct led_classdev *led_cdev,
995 enum led_brightness brightness)
996{
997 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
998 struct ath_softc *sc = led->sc;
999
1000 switch (brightness) {
1001 case LED_OFF:
1002 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301003 led->led_type == ATH_LED_RADIO) {
1004 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
1005 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301006 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301007 if (led->led_type == ATH_LED_RADIO)
1008 sc->sc_flags &= ~SC_OP_LED_ON;
1009 } else {
1010 sc->led_off_cnt++;
1011 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301012 break;
1013 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301014 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301015 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301016 queue_delayed_work(sc->hw->workqueue,
1017 &sc->ath_led_blink_work, 0);
1018 } else if (led->led_type == ATH_LED_RADIO) {
1019 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
1020 sc->sc_flags |= SC_OP_LED_ON;
1021 } else {
1022 sc->led_on_cnt++;
1023 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301024 break;
1025 default:
1026 break;
1027 }
1028}
1029
1030static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1031 char *trigger)
1032{
1033 int ret;
1034
1035 led->sc = sc;
1036 led->led_cdev.name = led->name;
1037 led->led_cdev.default_trigger = trigger;
1038 led->led_cdev.brightness_set = ath_led_brightness;
1039
1040 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1041 if (ret)
1042 DPRINTF(sc, ATH_DBG_FATAL,
1043 "Failed to register led:%s", led->name);
1044 else
1045 led->registered = 1;
1046 return ret;
1047}
1048
1049static void ath_unregister_led(struct ath_led *led)
1050{
1051 if (led->registered) {
1052 led_classdev_unregister(&led->led_cdev);
1053 led->registered = 0;
1054 }
1055}
1056
1057static void ath_deinit_leds(struct ath_softc *sc)
1058{
1059 ath_unregister_led(&sc->assoc_led);
1060 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1061 ath_unregister_led(&sc->tx_led);
1062 ath_unregister_led(&sc->rx_led);
1063 ath_unregister_led(&sc->radio_led);
1064 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1065}
1066
1067static void ath_init_leds(struct ath_softc *sc)
1068{
1069 char *trigger;
1070 int ret;
1071
1072 /* Configure gpio 1 for output */
1073 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1074 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1075 /* LED off, active low */
1076 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1077
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301078 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1079
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301080 trigger = ieee80211_get_radio_led_name(sc->hw);
1081 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001082 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301083 ret = ath_register_led(sc, &sc->radio_led, trigger);
1084 sc->radio_led.led_type = ATH_LED_RADIO;
1085 if (ret)
1086 goto fail;
1087
1088 trigger = ieee80211_get_assoc_led_name(sc->hw);
1089 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001090 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301091 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1092 sc->assoc_led.led_type = ATH_LED_ASSOC;
1093 if (ret)
1094 goto fail;
1095
1096 trigger = ieee80211_get_tx_led_name(sc->hw);
1097 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001098 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301099 ret = ath_register_led(sc, &sc->tx_led, trigger);
1100 sc->tx_led.led_type = ATH_LED_TX;
1101 if (ret)
1102 goto fail;
1103
1104 trigger = ieee80211_get_rx_led_name(sc->hw);
1105 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001106 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301107 ret = ath_register_led(sc, &sc->rx_led, trigger);
1108 sc->rx_led.led_type = ATH_LED_RX;
1109 if (ret)
1110 goto fail;
1111
1112 return;
1113
1114fail:
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001115 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301116 ath_deinit_leds(sc);
1117}
1118
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001119void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301120{
Sujithcbe61d82009-02-09 13:27:12 +05301121 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001122 struct ieee80211_channel *channel = sc->hw->conf.channel;
1123 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301124
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301125 ath9k_ps_wakeup(sc);
Sujithd2f5b3a2009-04-13 21:56:25 +05301126 ath9k_hw_configpcipowersave(ah, 0);
1127
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301128 if (!ah->curchan)
1129 ah->curchan = ath_get_curchannel(sc, sc->hw);
1130
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301131 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301132 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001133 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301134 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001135 "Unable to reset channel %u (%uMhz) ",
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301136 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001137 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301138 }
1139 spin_unlock_bh(&sc->sc_resetlock);
1140
1141 ath_update_txpow(sc);
1142 if (ath_startrecv(sc) != 0) {
1143 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301144 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301145 return;
1146 }
1147
1148 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001149 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301150
1151 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301152 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301153
1154 /* Enable LED */
1155 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1156 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1157 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1158
1159 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301160 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301161}
1162
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001163void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301164{
Sujithcbe61d82009-02-09 13:27:12 +05301165 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001166 struct ieee80211_channel *channel = sc->hw->conf.channel;
1167 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301168
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301169 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301170 ieee80211_stop_queues(sc->hw);
1171
1172 /* Disable LED */
1173 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1174 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1175
1176 /* Disable interrupts */
1177 ath9k_hw_set_interrupts(ah, 0);
1178
Sujith043a0402009-01-16 21:38:47 +05301179 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301180 ath_stoprecv(sc); /* turn off frame recv */
1181 ath_flushrecv(sc); /* flush recv queue */
1182
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301183 if (!ah->curchan)
1184 ah->curchan = ath_get_curchannel(sc, sc->hw);
1185
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301186 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301187 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001188 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301189 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301190 "Unable to reset channel %u (%uMhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301191 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001192 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301193 }
1194 spin_unlock_bh(&sc->sc_resetlock);
1195
1196 ath9k_hw_phy_disable(ah);
Sujithd2f5b3a2009-04-13 21:56:25 +05301197 ath9k_hw_configpcipowersave(ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301198 ath9k_ps_restore(sc);
Gabor Juhos38ab4222009-06-17 20:53:21 +02001199 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301200}
1201
Gabor Juhos5077fd32009-03-06 11:17:55 +01001202/*******************/
1203/* Rfkill */
1204/*******************/
1205
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301206static bool ath_is_rfkill_set(struct ath_softc *sc)
1207{
Sujithcbe61d82009-02-09 13:27:12 +05301208 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301209
Sujith2660b812009-02-09 13:27:26 +05301210 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1211 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301212}
1213
Johannes Berg3b319aa2009-06-13 14:50:26 +05301214static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301215{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301216 struct ath_wiphy *aphy = hw->priv;
1217 struct ath_softc *sc = aphy->sc;
1218 bool blocked = !!ath_is_rfkill_set(sc);
1219
1220 wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301221
Johannes Berg19d337d2009-06-02 13:01:37 +02001222 if (blocked)
1223 ath_radio_disable(sc);
1224 else
1225 ath_radio_enable(sc);
Johannes Berg19d337d2009-06-02 13:01:37 +02001226}
1227
Johannes Berg3b319aa2009-06-13 14:50:26 +05301228static void ath_start_rfkill_poll(struct ath_softc *sc)
Johannes Berg19d337d2009-06-02 13:01:37 +02001229{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301230 struct ath_hw *ah = sc->sc_ah;
Johannes Berg19d337d2009-06-02 13:01:37 +02001231
Johannes Berg3b319aa2009-06-13 14:50:26 +05301232 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1233 wiphy_rfkill_start_polling(sc->hw->wiphy);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301234}
1235
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001236void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001237{
1238 ath_detach(sc);
1239 free_irq(sc->irq, sc);
1240 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001241 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001242 ieee80211_free_hw(sc->hw);
1243}
1244
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001245void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301246{
1247 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301248 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301250 ath9k_ps_wakeup(sc);
1251
Sujith04bd46382008-11-28 22:18:05 +05301252 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301253
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001254 ath_deinit_leds(sc);
1255
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001256 for (i = 0; i < sc->num_sec_wiphy; i++) {
1257 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1258 if (aphy == NULL)
1259 continue;
1260 sc->sec_wiphy[i] = NULL;
1261 ieee80211_unregister_hw(aphy->hw);
1262 ieee80211_free_hw(aphy->hw);
1263 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301264 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301265 ath_rx_cleanup(sc);
1266 ath_tx_cleanup(sc);
1267
Sujith9c84b792008-10-29 10:17:13 +05301268 tasklet_kill(&sc->intr_tq);
1269 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301270
Sujith9c84b792008-10-29 10:17:13 +05301271 if (!(sc->sc_flags & SC_OP_INVALID))
1272 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301273
Sujith9c84b792008-10-29 10:17:13 +05301274 /* cleanup tx queues */
1275 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1276 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301277 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301278
1279 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301280 ath9k_exit_debug(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301281}
1282
Bob Copelande3bb2492009-03-30 22:30:30 -04001283static int ath9k_reg_notifier(struct wiphy *wiphy,
1284 struct regulatory_request *request)
1285{
1286 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1287 struct ath_wiphy *aphy = hw->priv;
1288 struct ath_softc *sc = aphy->sc;
1289 struct ath_regulatory *reg = &sc->sc_ah->regulatory;
1290
1291 return ath_reg_notifier_apply(wiphy, request, reg);
1292}
1293
Sujithff37e332008-11-24 12:07:55 +05301294static int ath_init(u16 devid, struct ath_softc *sc)
1295{
Sujithcbe61d82009-02-09 13:27:12 +05301296 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301297 int status;
1298 int error = 0, i;
1299 int csz = 0;
1300
1301 /* XXX: hardware will not be ready until ath_open() being called */
1302 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301303
Sujith826d2682008-11-28 22:20:23 +05301304 if (ath9k_init_debug(sc) < 0)
1305 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301306
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001307 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301308 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001309 spin_lock_init(&sc->sc_serial_rw);
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05301310 spin_lock_init(&sc->ani_lock);
Gabor Juhos04717cc2009-07-14 20:17:13 -04001311 spin_lock_init(&sc->sc_pm_lock);
Sujithaa33de02008-12-18 11:40:16 +05301312 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301313 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301314 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301315 (unsigned long)sc);
1316
1317 /*
1318 * Cache line size is used to size and align various
1319 * structures used to communicate with the hardware.
1320 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001321 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301322 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301323 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301324
Sujithcbe61d82009-02-09 13:27:12 +05301325 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301326 if (ah == NULL) {
1327 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001328 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301329 error = -ENXIO;
1330 goto bad;
1331 }
1332 sc->sc_ah = ah;
1333
1334 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301335 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301336 if (sc->keymax > ATH_KEYMAX) {
Sujithd8baa932009-03-30 15:28:25 +05301337 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +05301338 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301339 ATH_KEYMAX, sc->keymax);
1340 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301341 }
1342
1343 /*
1344 * Reset the key cache since some parts do not
1345 * reset the contents on initial power up.
1346 */
Sujith17d79042009-02-09 13:27:03 +05301347 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301348 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301349
Luis R. Rodriguez85efc862009-04-13 21:41:46 -04001350 if (error)
Sujithff37e332008-11-24 12:07:55 +05301351 goto bad;
1352
1353 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301354 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001355
Sujithff37e332008-11-24 12:07:55 +05301356 /* Setup rate tables */
1357
1358 ath_rate_attach(sc);
1359 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1360 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1361
1362 /*
1363 * Allocate hardware transmit queues: one queue for
1364 * beacon frames and one data queue for each QoS
1365 * priority. Note that the hal handles reseting
1366 * these queues at the needed time.
1367 */
Sujithb77f4832008-12-07 21:44:03 +05301368 sc->beacon.beaconq = ath_beaconq_setup(ah);
1369 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301370 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301371 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301372 error = -EIO;
1373 goto bad2;
1374 }
Sujithb77f4832008-12-07 21:44:03 +05301375 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1376 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301377 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301378 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301379 error = -EIO;
1380 goto bad2;
1381 }
1382
Sujith17d79042009-02-09 13:27:03 +05301383 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301384 ath_cabq_update(sc);
1385
Sujithb77f4832008-12-07 21:44:03 +05301386 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1387 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301388
1389 /* Setup data queues */
1390 /* NB: ensure BK queue is the lowest priority h/w queue */
1391 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1392 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301393 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301394 error = -EIO;
1395 goto bad2;
1396 }
1397
1398 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1399 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301400 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301401 error = -EIO;
1402 goto bad2;
1403 }
1404 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1405 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301406 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301407 error = -EIO;
1408 goto bad2;
1409 }
1410 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1411 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301412 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301413 error = -EIO;
1414 goto bad2;
1415 }
1416
1417 /* Initializes the noise floor to a reasonable default value.
1418 * Later on this will be updated during ANI processing. */
1419
Sujith17d79042009-02-09 13:27:03 +05301420 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1421 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301422
1423 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1424 ATH9K_CIPHER_TKIP, NULL)) {
1425 /*
1426 * Whether we should enable h/w TKIP MIC.
1427 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1428 * report WMM capable, so it's always safe to turn on
1429 * TKIP MIC in this case.
1430 */
1431 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1432 0, 1, NULL);
1433 }
1434
1435 /*
1436 * Check whether the separate key cache entries
1437 * are required to handle both tx+rx MIC keys.
1438 * With split mic keys the number of stations is limited
1439 * to 27 otherwise 59.
1440 */
1441 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1442 ATH9K_CIPHER_TKIP, NULL)
1443 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1444 ATH9K_CIPHER_MIC, NULL)
1445 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1446 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301447 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301448
1449 /* turn on mcast key search if possible */
1450 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1451 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1452 1, NULL);
1453
Sujith17d79042009-02-09 13:27:03 +05301454 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301455
1456 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301457 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301458 sc->sc_flags |= SC_OP_TXAGGR;
1459 sc->sc_flags |= SC_OP_RXAGGR;
1460 }
1461
Sujith2660b812009-02-09 13:27:26 +05301462 sc->tx_chainmask = ah->caps.tx_chainmask;
1463 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301464
1465 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301466 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301467
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001468 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301469 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301470
Sujithb77f4832008-12-07 21:44:03 +05301471 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301472
1473 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001474 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001475 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001476 sc->beacon.bslot_aphy[i] = NULL;
1477 }
Sujithff37e332008-11-24 12:07:55 +05301478
Sujithff37e332008-11-24 12:07:55 +05301479 /* setup channels and rates */
1480
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001481 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301482 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1483 sc->rates[IEEE80211_BAND_2GHZ];
1484 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001485 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1486 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301487
Sujith2660b812009-02-09 13:27:26 +05301488 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001489 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301490 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1491 sc->rates[IEEE80211_BAND_5GHZ];
1492 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001493 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1494 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301495 }
1496
Sujith2660b812009-02-09 13:27:26 +05301497 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301498 ath9k_hw_btcoex_enable(sc->sc_ah);
1499
Sujithff37e332008-11-24 12:07:55 +05301500 return 0;
1501bad2:
1502 /* cleanup tx queues */
1503 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1504 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301505 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301506bad:
1507 if (ah)
1508 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301509 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301510
1511 return error;
1512}
1513
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001514void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301515{
Sujith9c84b792008-10-29 10:17:13 +05301516 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1517 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1518 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301519 IEEE80211_HW_AMPDU_AGGREGATION |
1520 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301521 IEEE80211_HW_PS_NULLFUNC_STACK |
1522 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301523
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001524 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001525 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1526
Sujith9c84b792008-10-29 10:17:13 +05301527 hw->wiphy->interface_modes =
1528 BIT(NL80211_IFTYPE_AP) |
1529 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001530 BIT(NL80211_IFTYPE_ADHOC) |
1531 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301532
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301533 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301534 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301535 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001536 hw->max_listen_interval = 10;
Luis R. Rodriguezdd190182009-07-14 20:13:56 -04001537 /* Hardware supports 10 but we use 4 */
1538 hw->max_rate_tries = 4;
Sujith528f0c62008-10-29 10:14:26 +05301539 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301540 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301541
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301542 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301543
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001544 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1545 &sc->sbands[IEEE80211_BAND_2GHZ];
1546 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1547 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1548 &sc->sbands[IEEE80211_BAND_5GHZ];
1549}
1550
1551int ath_attach(u16 devid, struct ath_softc *sc)
1552{
1553 struct ieee80211_hw *hw = sc->hw;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001554 int error = 0, i;
Bob Copeland3a702e42009-03-30 22:30:29 -04001555 struct ath_regulatory *reg;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001556
1557 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1558
1559 error = ath_init(devid, sc);
1560 if (error != 0)
1561 return error;
1562
1563 /* get mac address from hardware and set in mac80211 */
1564
1565 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1566
1567 ath_set_hw_capab(sc, hw);
1568
Luis R. Rodriguezc26c2e52009-05-19 18:27:11 -04001569 error = ath_regd_init(&sc->sc_ah->regulatory, sc->hw->wiphy,
1570 ath9k_reg_notifier);
1571 if (error)
1572 return error;
1573
1574 reg = &sc->sc_ah->regulatory;
1575
Sujith2660b812009-02-09 13:27:26 +05301576 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301577 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301578 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301579 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301580 }
1581
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301582 /* initialize tx/rx engine */
1583 error = ath_tx_init(sc, ATH_TXBUF);
1584 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301585 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301586
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301587 error = ath_rx_init(sc, ATH_RXBUF);
1588 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301589 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301590
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001591 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001592 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1593 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001594
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301595 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301596
Bob Copeland3a702e42009-03-30 22:30:29 -04001597 if (!ath_is_world_regd(reg)) {
Bob Copelandc02cf372009-03-30 22:30:28 -04001598 error = regulatory_hint(hw->wiphy, reg->alpha2);
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001599 if (error)
1600 goto error_attach;
1601 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001602
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301603 /* Initialize LED control */
1604 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301605
Johannes Berg3b319aa2009-06-13 14:50:26 +05301606 ath_start_rfkill_poll(sc);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001607
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301608 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301609
1610error_attach:
1611 /* cleanup tx queues */
1612 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1613 if (ATH_TXQ_SETUP(sc, i))
1614 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1615
1616 ath9k_hw_detach(sc->sc_ah);
1617 ath9k_exit_debug(sc);
1618
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301619 return error;
1620}
1621
Sujithff37e332008-11-24 12:07:55 +05301622int ath_reset(struct ath_softc *sc, bool retry_tx)
1623{
Sujithcbe61d82009-02-09 13:27:12 +05301624 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001625 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001626 int r;
Sujithff37e332008-11-24 12:07:55 +05301627
1628 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301629 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301630 ath_stoprecv(sc);
1631 ath_flushrecv(sc);
1632
1633 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301634 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001635 if (r)
Sujithff37e332008-11-24 12:07:55 +05301636 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301637 "Unable to reset hardware; reset status %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301638 spin_unlock_bh(&sc->sc_resetlock);
1639
1640 if (ath_startrecv(sc) != 0)
Sujith04bd46382008-11-28 22:18:05 +05301641 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301642
1643 /*
1644 * We may be doing a reset in response to a request
1645 * that changes the channel so update any state that
1646 * might change as a result.
1647 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001648 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301649
1650 ath_update_txpow(sc);
1651
1652 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001653 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301654
Sujith17d79042009-02-09 13:27:03 +05301655 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301656
1657 if (retry_tx) {
1658 int i;
1659 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1660 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301661 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1662 ath_txq_schedule(sc, &sc->tx.txq[i]);
1663 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301664 }
1665 }
1666 }
1667
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001668 return r;
Sujithff37e332008-11-24 12:07:55 +05301669}
1670
1671/*
1672 * This function will allocate both the DMA descriptor structure, and the
1673 * buffers it contains. These are used to contain the descriptors used
1674 * by the system.
1675*/
1676int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1677 struct list_head *head, const char *name,
1678 int nbuf, int ndesc)
1679{
1680#define DS2PHYS(_dd, _ds) \
1681 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1682#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1683#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1684
1685 struct ath_desc *ds;
1686 struct ath_buf *bf;
1687 int i, bsize, error;
1688
Sujith04bd46382008-11-28 22:18:05 +05301689 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1690 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301691
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301692 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301693 /* ath_desc must be a multiple of DWORDs */
1694 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd46382008-11-28 22:18:05 +05301695 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301696 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1697 error = -ENOMEM;
1698 goto fail;
1699 }
1700
Sujithff37e332008-11-24 12:07:55 +05301701 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1702
1703 /*
1704 * Need additional DMA memory because we can't use
1705 * descriptors that cross the 4K page boundary. Assume
1706 * one skipped descriptor per 4K page.
1707 */
Sujith2660b812009-02-09 13:27:26 +05301708 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301709 u32 ndesc_skipped =
1710 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1711 u32 dma_len;
1712
1713 while (ndesc_skipped) {
1714 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1715 dd->dd_desc_len += dma_len;
1716
1717 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1718 };
1719 }
1720
1721 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001722 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301723 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301724 if (dd->dd_desc == NULL) {
1725 error = -ENOMEM;
1726 goto fail;
1727 }
1728 ds = dd->dd_desc;
Sujith04bd46382008-11-28 22:18:05 +05301729 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Sujithae459af2009-03-30 15:28:40 +05301730 name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301731 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1732
1733 /* allocate buffers */
1734 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301735 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301736 if (bf == NULL) {
1737 error = -ENOMEM;
1738 goto fail2;
1739 }
Sujithff37e332008-11-24 12:07:55 +05301740 dd->dd_bufptr = bf;
1741
Sujithff37e332008-11-24 12:07:55 +05301742 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1743 bf->bf_desc = ds;
1744 bf->bf_daddr = DS2PHYS(dd, ds);
1745
Sujith2660b812009-02-09 13:27:26 +05301746 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301747 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1748 /*
1749 * Skip descriptor addresses which can cause 4KB
1750 * boundary crossing (addr + length) with a 32 dword
1751 * descriptor fetch.
1752 */
1753 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1754 ASSERT((caddr_t) bf->bf_desc <
1755 ((caddr_t) dd->dd_desc +
1756 dd->dd_desc_len));
1757
1758 ds += ndesc;
1759 bf->bf_desc = ds;
1760 bf->bf_daddr = DS2PHYS(dd, ds);
1761 }
1762 }
1763 list_add_tail(&bf->list, head);
1764 }
1765 return 0;
1766fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001767 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1768 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301769fail:
1770 memset(dd, 0, sizeof(*dd));
1771 return error;
1772#undef ATH_DESC_4KB_BOUND_CHECK
1773#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1774#undef DS2PHYS
1775}
1776
1777void ath_descdma_cleanup(struct ath_softc *sc,
1778 struct ath_descdma *dd,
1779 struct list_head *head)
1780{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001781 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1782 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301783
1784 INIT_LIST_HEAD(head);
1785 kfree(dd->dd_bufptr);
1786 memset(dd, 0, sizeof(*dd));
1787}
1788
1789int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1790{
1791 int qnum;
1792
1793 switch (queue) {
1794 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301795 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301796 break;
1797 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301798 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301799 break;
1800 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301801 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301802 break;
1803 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301804 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301805 break;
1806 default:
Sujithb77f4832008-12-07 21:44:03 +05301807 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301808 break;
1809 }
1810
1811 return qnum;
1812}
1813
1814int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1815{
1816 int qnum;
1817
1818 switch (queue) {
1819 case ATH9K_WME_AC_VO:
1820 qnum = 0;
1821 break;
1822 case ATH9K_WME_AC_VI:
1823 qnum = 1;
1824 break;
1825 case ATH9K_WME_AC_BE:
1826 qnum = 2;
1827 break;
1828 case ATH9K_WME_AC_BK:
1829 qnum = 3;
1830 break;
1831 default:
1832 qnum = -1;
1833 break;
1834 }
1835
1836 return qnum;
1837}
1838
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001839/* XXX: Remove me once we don't depend on ath9k_channel for all
1840 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001841void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1842 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001843{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001844 struct ieee80211_channel *chan = hw->conf.channel;
1845 struct ieee80211_conf *conf = &hw->conf;
1846
1847 ichan->channel = chan->center_freq;
1848 ichan->chan = chan;
1849
1850 if (chan->band == IEEE80211_BAND_2GHZ) {
1851 ichan->chanmode = CHANNEL_G;
1852 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1853 } else {
1854 ichan->chanmode = CHANNEL_A;
1855 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1856 }
1857
1858 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1859
1860 if (conf_is_ht(conf)) {
1861 if (conf_is_ht40(conf))
1862 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1863
1864 ichan->chanmode = ath_get_extchanmode(sc, chan,
1865 conf->channel_type);
1866 }
1867}
1868
Sujithff37e332008-11-24 12:07:55 +05301869/**********************/
1870/* mac80211 callbacks */
1871/**********************/
1872
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001873static int ath9k_start(struct ieee80211_hw *hw)
1874{
Jouni Malinenbce048d2009-03-03 19:23:28 +02001875 struct ath_wiphy *aphy = hw->priv;
1876 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301878 struct ath9k_channel *init_channel;
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301879 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001880
Sujith04bd46382008-11-28 22:18:05 +05301881 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1882 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001883
Sujith141b38b2009-02-04 08:10:07 +05301884 mutex_lock(&sc->mutex);
1885
Jouni Malinen9580a222009-03-03 19:23:33 +02001886 if (ath9k_wiphy_started(sc)) {
1887 if (sc->chan_idx == curchan->hw_value) {
1888 /*
1889 * Already on the operational channel, the new wiphy
1890 * can be marked active.
1891 */
1892 aphy->state = ATH_WIPHY_ACTIVE;
1893 ieee80211_wake_queues(hw);
1894 } else {
1895 /*
1896 * Another wiphy is on another channel, start the new
1897 * wiphy in paused state.
1898 */
1899 aphy->state = ATH_WIPHY_PAUSED;
1900 ieee80211_stop_queues(hw);
1901 }
1902 mutex_unlock(&sc->mutex);
1903 return 0;
1904 }
1905 aphy->state = ATH_WIPHY_ACTIVE;
1906
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907 /* setup initial channel */
1908
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301909 sc->chan_idx = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301911 init_channel = ath_get_curchannel(sc, hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001912
Sujithff37e332008-11-24 12:07:55 +05301913 /* Reset SERDES registers */
1914 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1915
1916 /*
1917 * The basic interface to setting the hardware in a good
1918 * state is ``reset''. On return the hardware is known to
1919 * be powered up and with interrupts disabled. This must
1920 * be followed by initialization of the appropriate bits
1921 * and then setup of the interrupt mask.
1922 */
1923 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001924 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1925 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301927 "Unable to reset hardware; reset status %d "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001928 "(freq %u MHz)\n", r,
1929 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301930 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301931 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932 }
Sujithff37e332008-11-24 12:07:55 +05301933 spin_unlock_bh(&sc->sc_resetlock);
1934
1935 /*
1936 * This is needed only to setup initial state
1937 * but it's best done after a reset.
1938 */
1939 ath_update_txpow(sc);
1940
1941 /*
1942 * Setup the hardware after reset:
1943 * The receive engine is set going.
1944 * Frame transmit is handled entirely
1945 * in the frame output path; there's nothing to do
1946 * here except setup the interrupt mask.
1947 */
1948 if (ath_startrecv(sc) != 0) {
Sujith1ffb0612009-03-30 15:28:46 +05301949 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301950 r = -EIO;
1951 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301952 }
1953
1954 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05301955 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05301956 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
1957 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
1958
Sujith2660b812009-02-09 13:27:26 +05301959 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05301960 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05301961
Sujith2660b812009-02-09 13:27:26 +05301962 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05301963 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05301964
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001965 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301966
1967 sc->sc_flags &= ~SC_OP_INVALID;
1968
1969 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05301970 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1971 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301972
Jouni Malinenbce048d2009-03-03 19:23:28 +02001973 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001975 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work, 0);
1976
Sujith141b38b2009-02-04 08:10:07 +05301977mutex_unlock:
1978 mutex_unlock(&sc->mutex);
1979
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001980 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001981}
1982
1983static int ath9k_tx(struct ieee80211_hw *hw,
1984 struct sk_buff *skb)
1985{
Jouni Malinen147583c2008-08-11 14:01:50 +03001986 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02001987 struct ath_wiphy *aphy = hw->priv;
1988 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05301989 struct ath_tx_control txctl;
1990 int hdrlen, padsize;
1991
Jouni Malinen8089cc42009-03-03 19:23:38 +02001992 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02001993 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
1994 "%d\n", wiphy_name(hw->wiphy), aphy->state);
1995 goto exit;
1996 }
1997
Gabor Juhos96148322009-07-24 17:27:21 +02001998 if (sc->ps_enabled) {
Jouni Malinendc8c4582009-05-19 17:01:42 +03001999 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2000 /*
2001 * mac80211 does not set PM field for normal data frames, so we
2002 * need to update that based on the current PS mode.
2003 */
2004 if (ieee80211_is_data(hdr->frame_control) &&
2005 !ieee80211_is_nullfunc(hdr->frame_control) &&
2006 !ieee80211_has_pm(hdr->frame_control)) {
2007 DPRINTF(sc, ATH_DBG_PS, "Add PM=1 for a TX frame "
2008 "while in PS mode\n");
2009 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
2010 }
2011 }
2012
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002013 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2014 /*
2015 * We are using PS-Poll and mac80211 can request TX while in
2016 * power save mode. Need to wake up hardware for the TX to be
2017 * completed and if needed, also for RX of buffered frames.
2018 */
2019 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2020 ath9k_ps_wakeup(sc);
2021 ath9k_hw_setrxabort(sc->sc_ah, 0);
2022 if (ieee80211_is_pspoll(hdr->frame_control)) {
2023 DPRINTF(sc, ATH_DBG_PS, "Sending PS-Poll to pick a "
2024 "buffered frame\n");
2025 sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2026 } else {
2027 DPRINTF(sc, ATH_DBG_PS, "Wake up to complete TX\n");
2028 sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2029 }
2030 /*
2031 * The actual restore operation will happen only after
2032 * the sc_flags bit is cleared. We are just dropping
2033 * the ps_usecount here.
2034 */
2035 ath9k_ps_restore(sc);
2036 }
2037
Sujith528f0c62008-10-29 10:14:26 +05302038 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002039
2040 /*
2041 * As a temporary workaround, assign seq# here; this will likely need
2042 * to be cleaned up to work better with Beacon transmission and virtual
2043 * BSSes.
2044 */
2045 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2046 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2047 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302048 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002049 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302050 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002051 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052
2053 /* Add the padding after the header if this is not already done */
2054 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2055 if (hdrlen & 3) {
2056 padsize = hdrlen % 4;
2057 if (skb_headroom(skb) < padsize)
2058 return -1;
2059 skb_push(skb, padsize);
2060 memmove(skb->data, skb->data + padsize, hdrlen);
2061 }
2062
Sujith528f0c62008-10-29 10:14:26 +05302063 /* Check if a tx queue is available */
2064
2065 txctl.txq = ath_test_get_txq(sc, skb);
2066 if (!txctl.txq)
2067 goto exit;
2068
Sujith04bd46382008-11-28 22:18:05 +05302069 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002071 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujith04bd46382008-11-28 22:18:05 +05302072 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302073 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074 }
2075
2076 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302077exit:
2078 dev_kfree_skb_any(skb);
2079 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080}
2081
2082static void ath9k_stop(struct ieee80211_hw *hw)
2083{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002084 struct ath_wiphy *aphy = hw->priv;
2085 struct ath_softc *sc = aphy->sc;
Sujith9c84b792008-10-29 10:17:13 +05302086
Jouni Malinen9580a222009-03-03 19:23:33 +02002087 aphy->state = ATH_WIPHY_INACTIVE;
2088
Luis R. Rodriguezc94dbff2009-07-27 11:53:04 -07002089 cancel_delayed_work_sync(&sc->ath_led_blink_work);
2090 cancel_delayed_work_sync(&sc->tx_complete_work);
2091
2092 if (!sc->num_sec_wiphy) {
2093 cancel_delayed_work_sync(&sc->wiphy_work);
2094 cancel_work_sync(&sc->chan_work);
2095 }
2096
Sujith9c84b792008-10-29 10:17:13 +05302097 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd46382008-11-28 22:18:05 +05302098 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302099 return;
2100 }
2101
Sujith141b38b2009-02-04 08:10:07 +05302102 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302103
Jouni Malinen9580a222009-03-03 19:23:33 +02002104 if (ath9k_wiphy_started(sc)) {
2105 mutex_unlock(&sc->mutex);
2106 return; /* another wiphy still in use */
2107 }
2108
Sujithff37e332008-11-24 12:07:55 +05302109 /* make sure h/w will not generate any interrupt
2110 * before setting the invalid flag. */
2111 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2112
2113 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302114 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302115 ath_stoprecv(sc);
2116 ath9k_hw_phy_disable(sc->sc_ah);
2117 } else
Sujithb77f4832008-12-07 21:44:03 +05302118 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302119
Johannes Berg3b319aa2009-06-13 14:50:26 +05302120 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Johannes Berg19d337d2009-06-02 13:01:37 +02002121
Sujithff37e332008-11-24 12:07:55 +05302122 /* disable HAL and put h/w to sleep */
2123 ath9k_hw_disable(sc->sc_ah);
2124 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2125
2126 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002127
Sujith141b38b2009-02-04 08:10:07 +05302128 mutex_unlock(&sc->mutex);
2129
Sujith04bd46382008-11-28 22:18:05 +05302130 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131}
2132
2133static int ath9k_add_interface(struct ieee80211_hw *hw,
2134 struct ieee80211_if_init_conf *conf)
2135{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002136 struct ath_wiphy *aphy = hw->priv;
2137 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302138 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002139 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002140 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002141
Sujith141b38b2009-02-04 08:10:07 +05302142 mutex_lock(&sc->mutex);
2143
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002144 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2145 sc->nvifs > 0) {
2146 ret = -ENOBUFS;
2147 goto out;
2148 }
2149
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002151 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002152 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002154 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002155 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002156 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002157 if (sc->nbcnvifs >= ATH_BCBUF) {
2158 ret = -ENOBUFS;
2159 goto out;
2160 }
Pat Erley9cb54122009-03-20 22:59:59 -04002161 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002162 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163 default:
2164 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302165 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002166 ret = -EOPNOTSUPP;
2167 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168 }
2169
Sujith17d79042009-02-09 13:27:03 +05302170 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002171
Sujith17d79042009-02-09 13:27:03 +05302172 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302173 avp->av_opmode = ic_opmode;
2174 avp->av_bslot = -1;
2175
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002176 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002177
2178 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2179 ath9k_set_bssid_mask(hw);
2180
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002181 if (sc->nvifs > 1)
2182 goto out; /* skip global settings for secondary vif */
2183
Sujithb238e902009-03-03 10:16:56 +05302184 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302185 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302186 sc->sc_flags |= SC_OP_TSF_RESET;
2187 }
Sujith5640b082008-10-29 10:16:06 +05302188
Sujith5640b082008-10-29 10:16:06 +05302189 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302190 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302191
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302192 /*
2193 * Enable MIB interrupts when there are hardware phy counters.
2194 * Note we only do this (at the moment) for station mode.
2195 */
Sujith4af9cf42009-02-12 10:06:47 +05302196 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002197 (conf->type == NL80211_IFTYPE_ADHOC) ||
2198 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith4af9cf42009-02-12 10:06:47 +05302199 if (ath9k_hw_phycounters(sc->sc_ah))
2200 sc->imask |= ATH9K_INT_MIB;
2201 sc->imask |= ATH9K_INT_TSFOOR;
2202 }
2203
Sujith17d79042009-02-09 13:27:03 +05302204 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302205
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +05302206 if (conf->type == NL80211_IFTYPE_AP ||
2207 conf->type == NL80211_IFTYPE_ADHOC ||
2208 conf->type == NL80211_IFTYPE_MONITOR)
Sujith415f7382009-04-13 21:56:46 +05302209 ath_start_ani(sc);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002210
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002211out:
Sujith141b38b2009-02-04 08:10:07 +05302212 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002213 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214}
2215
2216static void ath9k_remove_interface(struct ieee80211_hw *hw,
2217 struct ieee80211_if_init_conf *conf)
2218{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002219 struct ath_wiphy *aphy = hw->priv;
2220 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302221 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002222 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223
Sujith04bd46382008-11-28 22:18:05 +05302224 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225
Sujith141b38b2009-02-04 08:10:07 +05302226 mutex_lock(&sc->mutex);
2227
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002228 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302229 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002232 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2233 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2234 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302235 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002236 ath_beacon_return(sc, avp);
2237 }
2238
Sujith672840a2008-08-11 14:05:08 +05302239 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002241 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2242 if (sc->beacon.bslot[i] == conf->vif) {
2243 printk(KERN_DEBUG "%s: vif had allocated beacon "
2244 "slot\n", __func__);
2245 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002246 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002247 }
2248 }
2249
Sujith17d79042009-02-09 13:27:03 +05302250 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302251
2252 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002253}
2254
Johannes Berge8975582008-10-09 12:18:51 +02002255static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002257 struct ath_wiphy *aphy = hw->priv;
2258 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002259 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302260 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002261 bool all_wiphys_idle = false, disable_radio = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262
Sujithaa33de02008-12-18 11:40:16 +05302263 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302264
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002265 /* Leave this as the first check */
2266 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2267
2268 spin_lock_bh(&sc->wiphy_lock);
2269 all_wiphys_idle = ath9k_all_wiphys_idle(sc);
2270 spin_unlock_bh(&sc->wiphy_lock);
2271
2272 if (conf->flags & IEEE80211_CONF_IDLE){
2273 if (all_wiphys_idle)
2274 disable_radio = true;
2275 }
2276 else if (all_wiphys_idle) {
2277 ath_radio_enable(sc);
2278 DPRINTF(sc, ATH_DBG_CONFIG,
2279 "not-idle: enabling radio\n");
2280 }
2281 }
2282
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302283 if (changed & IEEE80211_CONF_CHANGE_PS) {
2284 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302285 if (!(ah->caps.hw_caps &
2286 ATH9K_HW_CAP_AUTOSLEEP)) {
2287 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2288 sc->imask |= ATH9K_INT_TIM_TIMER;
2289 ath9k_hw_set_interrupts(sc->sc_ah,
2290 sc->imask);
2291 }
2292 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302293 }
Gabor Juhos96148322009-07-24 17:27:21 +02002294 sc->ps_enabled = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302295 } else {
Gabor Juhos96148322009-07-24 17:27:21 +02002296 sc->ps_enabled = false;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302297 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302298 if (!(ah->caps.hw_caps &
2299 ATH9K_HW_CAP_AUTOSLEEP)) {
2300 ath9k_hw_setrxabort(sc->sc_ah, 0);
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002301 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2302 SC_OP_WAIT_FOR_CAB |
2303 SC_OP_WAIT_FOR_PSPOLL_DATA |
2304 SC_OP_WAIT_FOR_TX_ACK);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302305 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2306 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2307 ath9k_hw_set_interrupts(sc->sc_ah,
2308 sc->imask);
2309 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302310 }
2311 }
2312 }
2313
Johannes Berg47979382009-01-07 10:13:27 +01002314 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302315 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002316 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002318 aphy->chan_idx = pos;
2319 aphy->chan_is_ht = conf_is_ht(conf);
2320
Jouni Malinen8089cc42009-03-03 19:23:38 +02002321 if (aphy->state == ATH_WIPHY_SCAN ||
2322 aphy->state == ATH_WIPHY_ACTIVE)
2323 ath9k_wiphy_pause_all_forced(sc, aphy);
2324 else {
2325 /*
2326 * Do not change operational channel based on a paused
2327 * wiphy changes.
2328 */
2329 goto skip_chan_change;
2330 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002331
Sujith04bd46382008-11-28 22:18:05 +05302332 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2333 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002334
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002335 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002336 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302337
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002338 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302339
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002340 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd46382008-11-28 22:18:05 +05302341 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302342 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302343 return -EINVAL;
2344 }
Sujith094d05d2008-12-12 11:57:43 +05302345 }
Sujith86b89ee2008-08-07 10:54:57 +05302346
Jouni Malinen8089cc42009-03-03 19:23:38 +02002347skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002348 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302349 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002351 if (disable_radio) {
2352 DPRINTF(sc, ATH_DBG_CONFIG, "idle: disabling radio\n");
2353 ath_radio_disable(sc);
2354 }
2355
Sujithaa33de02008-12-18 11:40:16 +05302356 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302357
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358 return 0;
2359}
2360
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002361#define SUPPORTED_FILTERS \
2362 (FIF_PROMISC_IN_BSS | \
2363 FIF_ALLMULTI | \
2364 FIF_CONTROL | \
2365 FIF_OTHER_BSS | \
2366 FIF_BCN_PRBRESP_PROMISC | \
2367 FIF_FCSFAIL)
2368
Sujith7dcfdcd2008-08-11 14:03:13 +05302369/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370static void ath9k_configure_filter(struct ieee80211_hw *hw,
2371 unsigned int changed_flags,
2372 unsigned int *total_flags,
2373 int mc_count,
2374 struct dev_mc_list *mclist)
2375{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002376 struct ath_wiphy *aphy = hw->priv;
2377 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302378 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379
2380 changed_flags &= SUPPORTED_FILTERS;
2381 *total_flags &= SUPPORTED_FILTERS;
2382
Sujithb77f4832008-12-07 21:44:03 +05302383 sc->rx.rxfilter = *total_flags;
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002384 ath9k_ps_wakeup(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302385 rfilt = ath_calcrxfilter(sc);
2386 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002387 ath9k_ps_restore(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302388
Sujithb77f4832008-12-07 21:44:03 +05302389 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002390}
2391
2392static void ath9k_sta_notify(struct ieee80211_hw *hw,
2393 struct ieee80211_vif *vif,
2394 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002395 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002396{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002397 struct ath_wiphy *aphy = hw->priv;
2398 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002399
2400 switch (cmd) {
2401 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302402 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002403 break;
2404 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302405 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002406 break;
2407 default:
2408 break;
2409 }
2410}
2411
Sujith141b38b2009-02-04 08:10:07 +05302412static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002413 const struct ieee80211_tx_queue_params *params)
2414{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002415 struct ath_wiphy *aphy = hw->priv;
2416 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302417 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002418 int ret = 0, qnum;
2419
2420 if (queue >= WME_NUM_AC)
2421 return 0;
2422
Sujith141b38b2009-02-04 08:10:07 +05302423 mutex_lock(&sc->mutex);
2424
Sujith1ffb0612009-03-30 15:28:46 +05302425 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2426
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002427 qi.tqi_aifs = params->aifs;
2428 qi.tqi_cwmin = params->cw_min;
2429 qi.tqi_cwmax = params->cw_max;
2430 qi.tqi_burstTime = params->txop;
2431 qnum = ath_get_hal_qnum(queue, sc);
2432
2433 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd46382008-11-28 22:18:05 +05302434 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002435 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd46382008-11-28 22:18:05 +05302436 queue, qnum, params->aifs, params->cw_min,
2437 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002438
2439 ret = ath_txq_update(sc, qnum, &qi);
2440 if (ret)
Sujith04bd46382008-11-28 22:18:05 +05302441 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442
Sujith141b38b2009-02-04 08:10:07 +05302443 mutex_unlock(&sc->mutex);
2444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002445 return ret;
2446}
2447
2448static int ath9k_set_key(struct ieee80211_hw *hw,
2449 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002450 struct ieee80211_vif *vif,
2451 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002452 struct ieee80211_key_conf *key)
2453{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002454 struct ath_wiphy *aphy = hw->priv;
2455 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002456 int ret = 0;
2457
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002458 if (modparam_nohwcrypt)
2459 return -ENOSPC;
2460
Sujith141b38b2009-02-04 08:10:07 +05302461 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302462 ath9k_ps_wakeup(sc);
Sujithd8baa932009-03-30 15:28:25 +05302463 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002464
2465 switch (cmd) {
2466 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002467 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002468 if (ret >= 0) {
2469 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002470 /* push IV and Michael MIC generation to stack */
2471 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302472 if (key->alg == ALG_TKIP)
2473 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002474 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2475 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002476 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002477 }
2478 break;
2479 case DISABLE_KEY:
2480 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002481 break;
2482 default:
2483 ret = -EINVAL;
2484 }
2485
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302486 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302487 mutex_unlock(&sc->mutex);
2488
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002489 return ret;
2490}
2491
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002492static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2493 struct ieee80211_vif *vif,
2494 struct ieee80211_bss_conf *bss_conf,
2495 u32 changed)
2496{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002497 struct ath_wiphy *aphy = hw->priv;
2498 struct ath_softc *sc = aphy->sc;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002499 struct ath_hw *ah = sc->sc_ah;
2500 struct ath_vif *avp = (void *)vif->drv_priv;
2501 u32 rfilt = 0;
2502 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002503
Sujith141b38b2009-02-04 08:10:07 +05302504 mutex_lock(&sc->mutex);
2505
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002506 /*
2507 * TODO: Need to decide which hw opmode to use for
2508 * multi-interface cases
2509 * XXX: This belongs into add_interface!
2510 */
2511 if (vif->type == NL80211_IFTYPE_AP &&
2512 ah->opmode != NL80211_IFTYPE_AP) {
2513 ah->opmode = NL80211_IFTYPE_STATION;
2514 ath9k_hw_setopmode(ah);
2515 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2516 sc->curaid = 0;
2517 ath9k_hw_write_associd(sc);
2518 /* Request full reset to get hw opmode changed properly */
2519 sc->sc_flags |= SC_OP_FULL_RESET;
2520 }
2521
2522 if ((changed & BSS_CHANGED_BSSID) &&
2523 !is_zero_ether_addr(bss_conf->bssid)) {
2524 switch (vif->type) {
2525 case NL80211_IFTYPE_STATION:
2526 case NL80211_IFTYPE_ADHOC:
2527 case NL80211_IFTYPE_MESH_POINT:
2528 /* Set BSSID */
2529 memcpy(sc->curbssid, bss_conf->bssid, ETH_ALEN);
2530 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2531 sc->curaid = 0;
2532 ath9k_hw_write_associd(sc);
2533
2534 /* Set aggregation protection mode parameters */
2535 sc->config.ath_aggr_prot = 0;
2536
2537 DPRINTF(sc, ATH_DBG_CONFIG,
2538 "RX filter 0x%x bssid %pM aid 0x%x\n",
2539 rfilt, sc->curbssid, sc->curaid);
2540
2541 /* need to reconfigure the beacon */
2542 sc->sc_flags &= ~SC_OP_BEACONS ;
2543
2544 break;
2545 default:
2546 break;
2547 }
2548 }
2549
2550 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2551 (vif->type == NL80211_IFTYPE_AP) ||
2552 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2553 if ((changed & BSS_CHANGED_BEACON) ||
2554 (changed & BSS_CHANGED_BEACON_ENABLED &&
2555 bss_conf->enable_beacon)) {
2556 /*
2557 * Allocate and setup the beacon frame.
2558 *
2559 * Stop any previous beacon DMA. This may be
2560 * necessary, for example, when an ibss merge
2561 * causes reconfiguration; we may be called
2562 * with beacon transmission active.
2563 */
2564 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2565
2566 error = ath_beacon_alloc(aphy, vif);
2567 if (!error)
2568 ath_beacon_config(sc, vif);
2569 }
2570 }
2571
2572 /* Check for WLAN_CAPABILITY_PRIVACY ? */
2573 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2574 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2575 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2576 ath9k_hw_keysetmac(sc->sc_ah,
2577 (u16)i,
2578 sc->curbssid);
2579 }
2580
2581 /* Only legacy IBSS for now */
2582 if (vif->type == NL80211_IFTYPE_ADHOC)
2583 ath_update_chainmask(sc, 0);
2584
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002585 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd46382008-11-28 22:18:05 +05302586 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002587 bss_conf->use_short_preamble);
2588 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302589 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002590 else
Sujith672840a2008-08-11 14:05:08 +05302591 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002592 }
2593
2594 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd46382008-11-28 22:18:05 +05302595 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002596 bss_conf->use_cts_prot);
2597 if (bss_conf->use_cts_prot &&
2598 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302599 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600 else
Sujith672840a2008-08-11 14:05:08 +05302601 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002602 }
2603
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd46382008-11-28 22:18:05 +05302605 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302607 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002608 }
Sujith141b38b2009-02-04 08:10:07 +05302609
Johannes Berg57c4d7b2009-04-23 16:10:04 +02002610 /*
2611 * The HW TSF has to be reset when the beacon interval changes.
2612 * We set the flag here, and ath_beacon_config_ap() would take this
2613 * into account when it gets called through the subsequent
2614 * config_interface() call - with IFCC_BEACON in the changed field.
2615 */
2616
2617 if (changed & BSS_CHANGED_BEACON_INT) {
2618 sc->sc_flags |= SC_OP_TSF_RESET;
2619 sc->beacon_interval = bss_conf->beacon_int;
2620 }
2621
Sujith141b38b2009-02-04 08:10:07 +05302622 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002623}
2624
2625static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2626{
2627 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002628 struct ath_wiphy *aphy = hw->priv;
2629 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002630
Sujith141b38b2009-02-04 08:10:07 +05302631 mutex_lock(&sc->mutex);
2632 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2633 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002634
2635 return tsf;
2636}
2637
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002638static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2639{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002640 struct ath_wiphy *aphy = hw->priv;
2641 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002642
Sujith141b38b2009-02-04 08:10:07 +05302643 mutex_lock(&sc->mutex);
2644 ath9k_hw_settsf64(sc->sc_ah, tsf);
2645 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002646}
2647
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002648static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2649{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002650 struct ath_wiphy *aphy = hw->priv;
2651 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002652
Sujith141b38b2009-02-04 08:10:07 +05302653 mutex_lock(&sc->mutex);
2654 ath9k_hw_reset_tsf(sc->sc_ah);
2655 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002656}
2657
2658static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302659 enum ieee80211_ampdu_mlme_action action,
2660 struct ieee80211_sta *sta,
2661 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002662{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002663 struct ath_wiphy *aphy = hw->priv;
2664 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002665 int ret = 0;
2666
2667 switch (action) {
2668 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302669 if (!(sc->sc_flags & SC_OP_RXAGGR))
2670 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002671 break;
2672 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002673 break;
2674 case IEEE80211_AMPDU_TX_START:
Sujithf83da962009-07-23 15:32:37 +05302675 ath_tx_aggr_start(sc, sta, tid, ssn);
2676 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002677 break;
2678 case IEEE80211_AMPDU_TX_STOP:
Sujithf83da962009-07-23 15:32:37 +05302679 ath_tx_aggr_stop(sc, sta, tid);
Johannes Berg17741cd2008-09-11 00:02:02 +02002680 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002681 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002682 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302683 ath_tx_aggr_resume(sc, sta, tid);
2684 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002685 default:
Sujith04bd46382008-11-28 22:18:05 +05302686 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002687 }
2688
2689 return ret;
2690}
2691
Sujith0c98de62009-03-03 10:16:45 +05302692static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2693{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002694 struct ath_wiphy *aphy = hw->priv;
2695 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302696
Jouni Malinen8089cc42009-03-03 19:23:38 +02002697 if (ath9k_wiphy_scanning(sc)) {
2698 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2699 "same time\n");
2700 /*
2701 * Do not allow the concurrent scanning state for now. This
2702 * could be improved with scanning control moved into ath9k.
2703 */
2704 return;
2705 }
2706
2707 aphy->state = ATH_WIPHY_SCAN;
2708 ath9k_wiphy_pause_all_forced(sc, aphy);
2709
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302710 spin_lock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302711 sc->sc_flags |= SC_OP_SCANNING;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302712 spin_unlock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302713}
2714
2715static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2716{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002717 struct ath_wiphy *aphy = hw->priv;
2718 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302719
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302720 spin_lock_bh(&sc->ani_lock);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002721 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05302722 sc->sc_flags &= ~SC_OP_SCANNING;
Sujith9c07a772009-04-13 21:56:36 +05302723 sc->sc_flags |= SC_OP_FULL_RESET;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302724 spin_unlock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302725}
2726
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002727struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002728 .tx = ath9k_tx,
2729 .start = ath9k_start,
2730 .stop = ath9k_stop,
2731 .add_interface = ath9k_add_interface,
2732 .remove_interface = ath9k_remove_interface,
2733 .config = ath9k_config,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002734 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002735 .sta_notify = ath9k_sta_notify,
2736 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002737 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002738 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002739 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002740 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002741 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002742 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302743 .sw_scan_start = ath9k_sw_scan_start,
2744 .sw_scan_complete = ath9k_sw_scan_complete,
Johannes Berg3b319aa2009-06-13 14:50:26 +05302745 .rfkill_poll = ath9k_rfkill_poll_state,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002746};
2747
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002748static struct {
2749 u32 version;
2750 const char * name;
2751} ath_mac_bb_names[] = {
2752 { AR_SREV_VERSION_5416_PCI, "5416" },
2753 { AR_SREV_VERSION_5416_PCIE, "5418" },
2754 { AR_SREV_VERSION_9100, "9100" },
2755 { AR_SREV_VERSION_9160, "9160" },
2756 { AR_SREV_VERSION_9280, "9280" },
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302757 { AR_SREV_VERSION_9285, "9285" },
2758 { AR_SREV_VERSION_9287, "9287" }
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002759};
2760
2761static struct {
2762 u16 version;
2763 const char * name;
2764} ath_rf_names[] = {
2765 { 0, "5133" },
2766 { AR_RAD5133_SREV_MAJOR, "5133" },
2767 { AR_RAD5122_SREV_MAJOR, "5122" },
2768 { AR_RAD2133_SREV_MAJOR, "2133" },
2769 { AR_RAD2122_SREV_MAJOR, "2122" }
2770};
2771
2772/*
2773 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2774 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002775const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002776ath_mac_bb_name(u32 mac_bb_version)
2777{
2778 int i;
2779
2780 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2781 if (ath_mac_bb_names[i].version == mac_bb_version) {
2782 return ath_mac_bb_names[i].name;
2783 }
2784 }
2785
2786 return "????";
2787}
2788
2789/*
2790 * Return the RF name. "????" is returned if the RF is unknown.
2791 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002792const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002793ath_rf_name(u16 rf_version)
2794{
2795 int i;
2796
2797 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2798 if (ath_rf_names[i].version == rf_version) {
2799 return ath_rf_names[i].name;
2800 }
2801 }
2802
2803 return "????";
2804}
2805
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002806static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002807{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302808 int error;
2809
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302810 /* Register rate control algorithm */
2811 error = ath_rate_control_register();
2812 if (error != 0) {
2813 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002814 "ath9k: Unable to register rate control "
2815 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302816 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002817 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302818 }
2819
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002820 error = ath9k_debug_create_root();
2821 if (error) {
2822 printk(KERN_ERR
2823 "ath9k: Unable to create debugfs root: %d\n",
2824 error);
2825 goto err_rate_unregister;
2826 }
2827
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002828 error = ath_pci_init();
2829 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002830 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002831 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002832 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002833 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002834 }
2835
Gabor Juhos09329d32009-01-14 20:17:07 +01002836 error = ath_ahb_init();
2837 if (error < 0) {
2838 error = -ENODEV;
2839 goto err_pci_exit;
2840 }
2841
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002842 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002843
Gabor Juhos09329d32009-01-14 20:17:07 +01002844 err_pci_exit:
2845 ath_pci_exit();
2846
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002847 err_remove_root:
2848 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002849 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302850 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002851 err_out:
2852 return error;
2853}
2854module_init(ath9k_init);
2855
2856static void __exit ath9k_exit(void)
2857{
Gabor Juhos09329d32009-01-14 20:17:07 +01002858 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002859 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002860 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002861 ath_rate_control_unregister();
Sujith04bd46382008-11-28 22:18:05 +05302862 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002863}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002864module_exit(ath9k_exit);