blob: 60f285e444f8ad6a8e3dd520b02d2b9486f118af [file] [log] [blame]
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001/*
2 * Faraday FTGMAC100 Gigabit Ethernet
3 *
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000027#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000028#include <linux/io.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010031#include <linux/of.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000032#include <linux/phy.h>
33#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010034#include <linux/property.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000035#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100036#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000037
38#include "ftgmac100.h"
39
40#define DRV_NAME "ftgmac100"
41#define DRV_VERSION "0.7"
42
43#define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
44#define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
45
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100046#define MAX_PKT_SIZE 1536
47#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000048
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100049/* Min number of tx ring entries before stopping queue */
50#define TX_THRESHOLD (1)
51
Po-Yu Chuang69785b72011-06-08 23:32:48 +000052struct ftgmac100_descs {
53 struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
54 struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
55};
56
57struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100058 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000059 struct resource *res;
60 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000061
62 struct ftgmac100_descs *descs;
63 dma_addr_t descs_dma_addr;
64
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 /* Rx ring */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100066 struct sk_buff *rx_skbs[RX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000067 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100068 u32 rxdes0_edorr_mask;
69
70 /* Tx ring */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +100071 struct sk_buff *tx_skbs[TX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 unsigned int tx_clean_pointer;
73 unsigned int tx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100074 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000075
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100076 /* Scratch page to use when rx skb alloc fails */
77 void *rx_scratch;
78 dma_addr_t rx_scratch_dma;
79
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100080 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000081 struct net_device *netdev;
82 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100083 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100085 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000086 struct mii_bus *mii_bus;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093087
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100088 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100089 int cur_speed;
90 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100091 bool use_ncsi;
92
93 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +100094 bool need_mac_restart;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000095};
96
Po-Yu Chuang69785b72011-06-08 23:32:48 +000097static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
98{
99 iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
100}
101
102static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
103 unsigned int size)
104{
105 size = FTGMAC100_RBSR_SIZE(size);
106 iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
107}
108
109static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
110 dma_addr_t addr)
111{
112 iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
113}
114
115static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
116{
117 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
118}
119
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000120static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000121{
122 struct net_device *netdev = priv->netdev;
123 int i;
124
125 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000126 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
127 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
128 priv->base + FTGMAC100_OFFSET_MACCR);
129 for (i = 0; i < 50; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000130 unsigned int maccr;
131
132 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
133 if (!(maccr & FTGMAC100_MACCR_SW_RST))
134 return 0;
135
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000136 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000137 }
138
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000139 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000140 return -EIO;
141}
142
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000143static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
144{
145 u32 maccr = 0;
146
147 switch (priv->cur_speed) {
148 case SPEED_10:
149 case 0: /* no link */
150 break;
151
152 case SPEED_100:
153 maccr |= FTGMAC100_MACCR_FAST_MODE;
154 break;
155
156 case SPEED_1000:
157 maccr |= FTGMAC100_MACCR_GIGA_MODE;
158 break;
159 default:
160 netdev_err(priv->netdev, "Unknown speed %d !\n",
161 priv->cur_speed);
162 break;
163 }
164
165 /* (Re)initialize the queue pointers */
166 priv->rx_pointer = 0;
167 priv->tx_clean_pointer = 0;
168 priv->tx_pointer = 0;
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000169
170 /* The doc says reset twice with 10us interval */
171 if (ftgmac100_reset_mac(priv, maccr))
172 return -EIO;
173 usleep_range(10, 1000);
174 return ftgmac100_reset_mac(priv, maccr);
175}
176
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000177static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
178{
179 unsigned int maddr = mac[0] << 8 | mac[1];
180 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
181
182 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
183 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
184}
185
Gavin Shan113ce102016-07-19 11:54:22 +1000186static void ftgmac100_setup_mac(struct ftgmac100 *priv)
187{
188 u8 mac[ETH_ALEN];
189 unsigned int m;
190 unsigned int l;
191 void *addr;
192
193 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
194 if (addr) {
195 ether_addr_copy(priv->netdev->dev_addr, mac);
196 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
197 mac);
198 return;
199 }
200
201 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
202 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
203
204 mac[0] = (m >> 8) & 0xff;
205 mac[1] = m & 0xff;
206 mac[2] = (l >> 24) & 0xff;
207 mac[3] = (l >> 16) & 0xff;
208 mac[4] = (l >> 8) & 0xff;
209 mac[5] = l & 0xff;
210
Gavin Shan113ce102016-07-19 11:54:22 +1000211 if (is_valid_ether_addr(mac)) {
212 ether_addr_copy(priv->netdev->dev_addr, mac);
213 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
214 } else {
215 eth_hw_addr_random(priv->netdev);
216 dev_info(priv->dev, "Generated random MAC address %pM\n",
217 priv->netdev->dev_addr);
218 }
219}
220
221static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
222{
223 int ret;
224
225 ret = eth_prepare_mac_addr_change(dev, p);
226 if (ret < 0)
227 return ret;
228
229 eth_commit_mac_addr_change(dev, p);
230 ftgmac100_set_mac(netdev_priv(dev), dev->dev_addr);
231
232 return 0;
233}
234
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000235static void ftgmac100_init_hw(struct ftgmac100 *priv)
236{
237 /* setup ring buffer base registers */
238 ftgmac100_set_rx_ring_base(priv,
239 priv->descs_dma_addr +
240 offsetof(struct ftgmac100_descs, rxdes));
241 ftgmac100_set_normal_prio_tx_ring_base(priv,
242 priv->descs_dma_addr +
243 offsetof(struct ftgmac100_descs, txdes));
244
245 ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
246
247 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
248
249 ftgmac100_set_mac(priv, priv->netdev->dev_addr);
250}
251
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000252static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000253{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000254 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000255
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000256 /* Keep the original GMAC and FAST bits */
257 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000258
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000259 /* Add all the main enable bits */
260 maccr |= FTGMAC100_MACCR_TXDMA_EN |
261 FTGMAC100_MACCR_RXDMA_EN |
262 FTGMAC100_MACCR_TXMAC_EN |
263 FTGMAC100_MACCR_RXMAC_EN |
264 FTGMAC100_MACCR_CRC_APD |
265 FTGMAC100_MACCR_PHY_LINK_LEVEL |
266 FTGMAC100_MACCR_RX_RUNT |
267 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000268
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000269 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000270 if (priv->cur_duplex == DUPLEX_FULL)
271 maccr |= FTGMAC100_MACCR_FULLDUP;
272
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000273 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000274 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
275}
276
277static void ftgmac100_stop_hw(struct ftgmac100 *priv)
278{
279 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
280}
281
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000282static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
283 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000284{
285 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000286 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000287 dma_addr_t map;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000288 int err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000289
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000290 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
291 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000292 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000293 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000294 err = -ENOMEM;
295 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000296 } else {
297 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
298 DMA_FROM_DEVICE);
299 if (unlikely(dma_mapping_error(priv->dev, map))) {
300 if (net_ratelimit())
301 netdev_err(netdev, "failed to map rx page\n");
302 dev_kfree_skb_any(skb);
303 map = priv->rx_scratch_dma;
304 skb = NULL;
305 err = -ENOMEM;
306 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000307 }
308
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000309 /* Store skb */
310 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000311
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000312 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000313 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000314
315 /* Ensure the above is ordered vs clearing the OWN bit */
316 dma_wmb();
317
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000318 /* Clean status (which resets own bit) */
319 if (entry == (RX_QUEUE_ENTRIES - 1))
320 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
321 else
322 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000323
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000324 return 0;
325}
326
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000327static int ftgmac100_next_rx_pointer(int pointer)
328{
329 return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
330}
331
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000332static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000333{
334 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000335
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000336 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000337 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000338
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000339 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000340 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000341
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000342 if (status & (FTGMAC100_RXDES0_FTL |
343 FTGMAC100_RXDES0_RUNT |
344 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000345 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000346}
347
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000348static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
349{
350 struct net_device *netdev = priv->netdev;
351 struct ftgmac100_rxdes *rxdes;
352 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000353 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000354 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000355 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000356
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000357 /* Grab next RX descriptor */
358 pointer = priv->rx_pointer;
359 rxdes = &priv->descs->rxdes[pointer];
360
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000361 /* Grab descriptor status */
362 status = le32_to_cpu(rxdes->rxdes0);
363
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000364 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000365 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000366 return false;
367
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000368 /* Order subsequent reads with the test for the ready bit */
369 dma_rmb();
370
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000371 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000372 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
373 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000374 goto drop;
375
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000376 /* Grab received size and csum vlan field in the descriptor */
377 size = status & FTGMAC100_RXDES0_VDBC;
378 csum_vlan = le32_to_cpu(rxdes->rxdes1);
379
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000380 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000381 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000382 /* Correct for incorrect flagging of runt packets
383 * with vlan tags... Just accept a runt packet that
384 * has been flagged as vlan and whose size is at
385 * least 60 bytes.
386 */
387 if ((status & FTGMAC100_RXDES0_RUNT) &&
388 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
389 (size >= 60))
390 status &= ~FTGMAC100_RXDES0_RUNT;
391
392 /* Any error still in there ? */
393 if (status & RXDES0_ANY_ERROR) {
394 ftgmac100_rx_packet_error(priv, status);
395 goto drop;
396 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000397 }
398
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000399 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000400 * then try to allocate one and skip
401 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000402 skb = priv->rx_skbs[pointer];
403 if (!unlikely(skb)) {
404 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000405 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000406 }
407
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000408 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000409 netdev->stats.multicast++;
410
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000411 /* If the HW found checksum errors, bounce it to software.
412 *
413 * If we didn't, we need to see if the packet was recognized
414 * by HW as one of the supported checksummed protocols before
415 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000416 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000417 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000418 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
419 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
420 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000421 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000422 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000423 skb->ip_summed = CHECKSUM_NONE;
424 else
425 skb->ip_summed = CHECKSUM_UNNECESSARY;
426 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000427
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000428 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000429 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000430
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000431 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000432 map = le32_to_cpu(rxdes->rxdes3);
433
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000434#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
435 /* When we don't have an iommu, we can save cycles by not
436 * invalidating the cache for the part of the packet that
437 * wasn't received.
438 */
439 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
440#else
441 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
442#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000443
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000444
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000445 /* Resplenish rx ring */
446 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000447 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000448
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000449 skb->protocol = eth_type_trans(skb, netdev);
450
451 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000452 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000453
454 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000455 if (skb->ip_summed == CHECKSUM_NONE)
456 netif_receive_skb(skb);
457 else
458 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000459
460 (*processed)++;
461 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000462
463 drop:
464 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000465 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000466 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
467 netdev->stats.rx_dropped++;
468 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000469}
470
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930471static void ftgmac100_txdes_reset(const struct ftgmac100 *priv,
472 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000473{
474 /* clear all except end of ring bit */
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930475 txdes->txdes0 &= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000476 txdes->txdes1 = 0;
477 txdes->txdes2 = 0;
478 txdes->txdes3 = 0;
479}
480
481static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
482{
483 return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
484}
485
486static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
487{
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000488 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
489}
490
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930491static void ftgmac100_txdes_set_end_of_ring(const struct ftgmac100 *priv,
492 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000493{
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930494 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000495}
496
497static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
498{
499 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
500}
501
502static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
503{
504 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
505}
506
507static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
508 unsigned int len)
509{
510 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
511}
512
513static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
514{
515 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
516}
517
518static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
519{
520 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
521}
522
523static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
524{
525 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
526}
527
528static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
529{
530 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
531}
532
533static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
534 dma_addr_t addr)
535{
536 txdes->txdes3 = cpu_to_le32(addr);
537}
538
539static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
540{
541 return le32_to_cpu(txdes->txdes3);
542}
543
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000544static int ftgmac100_next_tx_pointer(int pointer)
545{
546 return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
547}
548
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000549static u32 ftgmac100_tx_buf_avail(struct ftgmac100 *priv)
550{
551 /* Returns the number of available slots in the TX queue
552 *
553 * This always leaves one free slot so we don't have to
554 * worry about empty vs. full, and this simplifies the
555 * test for ftgmac100_tx_buf_cleanable() below
556 */
557 return (priv->tx_clean_pointer - priv->tx_pointer - 1) &
558 (TX_QUEUE_ENTRIES - 1);
559}
560
561static bool ftgmac100_tx_buf_cleanable(struct ftgmac100 *priv)
562{
563 return priv->tx_pointer != priv->tx_clean_pointer;
564}
565
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000566static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
567{
568 struct net_device *netdev = priv->netdev;
569 struct ftgmac100_txdes *txdes;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000570 unsigned int pointer;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000571 struct sk_buff *skb;
572 dma_addr_t map;
573
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000574 pointer = priv->tx_clean_pointer;
575 txdes = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000576
577 if (ftgmac100_txdes_owned_by_dma(txdes))
578 return false;
579
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000580 skb = priv->tx_skbs[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000581 map = ftgmac100_txdes_get_dma_addr(txdes);
582
583 netdev->stats.tx_packets++;
584 netdev->stats.tx_bytes += skb->len;
585
586 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
587
588 dev_kfree_skb(skb);
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000589 priv->tx_skbs[pointer] = NULL;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000590
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930591 ftgmac100_txdes_reset(priv, txdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000592
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000593 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000594
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000595 return true;
596}
597
598static void ftgmac100_tx_complete(struct ftgmac100 *priv)
599{
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000600 struct net_device *netdev = priv->netdev;
601
602 /* Process all completed packets */
603 while (ftgmac100_tx_buf_cleanable(priv) &&
604 ftgmac100_tx_complete_packet(priv))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000605 ;
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000606
607 /* Restart queue if needed */
608 smp_mb();
609 if (unlikely(netif_queue_stopped(netdev) &&
610 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)) {
611 struct netdev_queue *txq;
612
613 txq = netdev_get_tx_queue(netdev, 0);
614 __netif_tx_lock(txq, smp_processor_id());
615 if (netif_queue_stopped(netdev) &&
616 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
617 netif_wake_queue(netdev);
618 __netif_tx_unlock(txq);
619 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000620}
621
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000622static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
623 struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000624{
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000625 struct ftgmac100 *priv = netdev_priv(netdev);
626 struct ftgmac100_txdes *txdes;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000627 unsigned int pointer;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000628 dma_addr_t map;
629
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000630 /* The HW doesn't pad small frames */
631 if (eth_skb_pad(skb)) {
632 netdev->stats.tx_dropped++;
633 return NETDEV_TX_OK;
634 }
635
636 /* Reject oversize packets */
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000637 if (unlikely(skb->len > MAX_PKT_SIZE)) {
638 if (net_ratelimit())
639 netdev_dbg(netdev, "tx packet too big\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000640 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000641 }
642
643 map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
644 if (unlikely(dma_mapping_error(priv->dev, map))) {
645 /* drop packet */
646 if (net_ratelimit())
647 netdev_err(netdev, "map socket buffer failed\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000648 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000649 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000650
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000651 /* Grab the next free tx descriptor */
652 pointer = priv->tx_pointer;
653 txdes = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000654
655 /* setup TX descriptor */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000656 priv->tx_skbs[pointer] = skb;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000657 ftgmac100_txdes_set_dma_addr(txdes, map);
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000658 ftgmac100_txdes_set_buffer_size(txdes, skb->len);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000659
660 ftgmac100_txdes_set_first_segment(txdes);
661 ftgmac100_txdes_set_last_segment(txdes);
662 ftgmac100_txdes_set_txint(txdes);
663 if (skb->ip_summed == CHECKSUM_PARTIAL) {
664 __be16 protocol = skb->protocol;
665
666 if (protocol == cpu_to_be16(ETH_P_IP)) {
667 u8 ip_proto = ip_hdr(skb)->protocol;
668
669 ftgmac100_txdes_set_ipcs(txdes);
670 if (ip_proto == IPPROTO_TCP)
671 ftgmac100_txdes_set_tcpcs(txdes);
672 else if (ip_proto == IPPROTO_UDP)
673 ftgmac100_txdes_set_udpcs(txdes);
674 }
675 }
676
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000677 /* Order the previous packet and descriptor udpates
678 * before setting the OWN bit.
679 */
680 dma_wmb();
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000681 ftgmac100_txdes_set_dma_own(txdes);
682
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000683 /* Update next TX pointer */
684 priv->tx_pointer = ftgmac100_next_tx_pointer(pointer);
685
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000686 /* If there isn't enough room for all the fragments of a new packet
687 * in the TX ring, stop the queue. The sequence below is race free
688 * vs. a concurrent restart in ftgmac100_poll()
689 */
690 if (unlikely(ftgmac100_tx_buf_avail(priv) < TX_THRESHOLD)) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000691 netif_stop_queue(netdev);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000692 /* Order the queue stop with the test below */
693 smp_mb();
694 if (ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
695 netif_wake_queue(netdev);
696 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000697
698 ftgmac100_txdma_normal_prio_start_polling(priv);
699
700 return NETDEV_TX_OK;
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000701
702 drop:
703 /* Drop the packet */
704 dev_kfree_skb_any(skb);
705 netdev->stats.tx_dropped++;
706
707 return NETDEV_TX_OK;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000708}
709
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000710static void ftgmac100_free_buffers(struct ftgmac100 *priv)
711{
712 int i;
713
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000714 /* Free all RX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000715 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
716 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000717 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000718 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000719
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000720 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000721 continue;
722
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000723 priv->rx_skbs[i] = NULL;
724 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
725 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000726 }
727
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000728 /* Free all TX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000729 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
730 struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000731 struct sk_buff *skb = priv->tx_skbs[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000732 dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
733
734 if (!skb)
735 continue;
736
737 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
Eric Dumazet0113e342014-01-16 23:38:24 -0800738 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000739 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000740}
741
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000742static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000743{
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000744 /* Free descriptors */
745 if (priv->descs)
746 dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
747 priv->descs, priv->descs_dma_addr);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000748
749 /* Free scratch packet buffer */
750 if (priv->rx_scratch)
751 dma_free_coherent(priv->dev, RX_BUF_SIZE,
752 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000753}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000754
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000755static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
756{
757 /* Allocate descriptors */
Joe Perchesede23fa82013-08-26 22:45:23 -0700758 priv->descs = dma_zalloc_coherent(priv->dev,
759 sizeof(struct ftgmac100_descs),
760 &priv->descs_dma_addr, GFP_KERNEL);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000761 if (!priv->descs)
762 return -ENOMEM;
763
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000764 /* Allocate scratch packet buffer */
765 priv->rx_scratch = dma_alloc_coherent(priv->dev,
766 RX_BUF_SIZE,
767 &priv->rx_scratch_dma,
768 GFP_KERNEL);
769 if (!priv->rx_scratch)
770 return -ENOMEM;
771
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000772 return 0;
773}
774
775static void ftgmac100_init_rings(struct ftgmac100 *priv)
776{
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000777 struct ftgmac100_rxdes *rxdes;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000778 int i;
779
780 /* Initialize RX ring */
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000781 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000782 rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000783 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000784 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000785 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000786 /* Mark the end of the ring */
787 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000788
789 /* Initialize TX ring */
790 for (i = 0; i < TX_QUEUE_ENTRIES; i++)
791 priv->descs->txdes[i].txdes0 = 0;
792 ftgmac100_txdes_set_end_of_ring(priv, &priv->descs->txdes[i -1]);
793}
794
795static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
796{
797 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000798
799 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
800 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
801
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000802 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000803 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000804 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000805 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000806}
807
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000808static void ftgmac100_adjust_link(struct net_device *netdev)
809{
810 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200811 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000812 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000813
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000814 /* We store "no link" as speed 0 */
815 if (!phydev->link)
816 new_speed = 0;
817 else
818 new_speed = phydev->speed;
819
820 if (phydev->speed == priv->cur_speed &&
821 phydev->duplex == priv->cur_duplex)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000822 return;
823
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000824 /* Print status if we have a link or we had one and just lost it,
825 * don't print otherwise.
826 */
827 if (new_speed || priv->cur_speed)
828 phy_print_status(phydev);
829
830 priv->cur_speed = new_speed;
831 priv->cur_duplex = phydev->duplex;
832
833 /* Link is down, do nothing else */
834 if (!new_speed)
835 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000836
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000837 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000838 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
839
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000840 /* Reset the adapter asynchronously */
841 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000842}
843
844static int ftgmac100_mii_probe(struct ftgmac100 *priv)
845{
846 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -0800847 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000848
Guenter Roecke574f392016-01-10 12:04:32 -0800849 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000850 if (!phydev) {
851 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
852 return -ENODEV;
853 }
854
Andrew Lunn84eff6d2016-01-06 20:11:10 +0100855 phydev = phy_connect(netdev, phydev_name(phydev),
Florian Fainellif9a8f832013-01-14 00:52:52 +0000856 &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000857
858 if (IS_ERR(phydev)) {
859 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
860 return PTR_ERR(phydev);
861 }
862
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000863 return 0;
864}
865
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000866static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
867{
868 struct net_device *netdev = bus->priv;
869 struct ftgmac100 *priv = netdev_priv(netdev);
870 unsigned int phycr;
871 int i;
872
873 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
874
875 /* preserve MDC cycle threshold */
876 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
877
878 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
879 FTGMAC100_PHYCR_REGAD(regnum) |
880 FTGMAC100_PHYCR_MIIRD;
881
882 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
883
884 for (i = 0; i < 10; i++) {
885 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
886
887 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
888 int data;
889
890 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
891 return FTGMAC100_PHYDATA_MIIRDATA(data);
892 }
893
894 udelay(100);
895 }
896
897 netdev_err(netdev, "mdio read timed out\n");
898 return -EIO;
899}
900
901static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
902 int regnum, u16 value)
903{
904 struct net_device *netdev = bus->priv;
905 struct ftgmac100 *priv = netdev_priv(netdev);
906 unsigned int phycr;
907 int data;
908 int i;
909
910 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
911
912 /* preserve MDC cycle threshold */
913 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
914
915 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
916 FTGMAC100_PHYCR_REGAD(regnum) |
917 FTGMAC100_PHYCR_MIIWR;
918
919 data = FTGMAC100_PHYDATA_MIIWDATA(value);
920
921 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
922 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
923
924 for (i = 0; i < 10; i++) {
925 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
926
927 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
928 return 0;
929
930 udelay(100);
931 }
932
933 netdev_err(netdev, "mdio write timed out\n");
934 return -EIO;
935}
936
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000937static void ftgmac100_get_drvinfo(struct net_device *netdev,
938 struct ethtool_drvinfo *info)
939{
Jiri Pirko7826d432013-01-06 00:44:26 +0000940 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
941 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
942 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000943}
944
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000945static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000946 .get_drvinfo = ftgmac100_get_drvinfo,
947 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +0200948 .get_link_ksettings = phy_ethtool_get_link_ksettings,
949 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000950};
951
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000952static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
953{
954 struct net_device *netdev = dev_id;
955 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000956 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000957
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000958 /* Fetch and clear interrupt bits, process abnormal ones */
959 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
960 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
961 if (unlikely(status & FTGMAC100_INT_BAD)) {
962
963 /* RX buffer unavailable */
964 if (status & FTGMAC100_INT_NO_RXBUF)
965 netdev->stats.rx_over_errors++;
966
967 /* received packet lost due to RX FIFO full */
968 if (status & FTGMAC100_INT_RPKT_LOST)
969 netdev->stats.rx_fifo_errors++;
970
971 /* sent packet lost due to excessive TX collision */
972 if (status & FTGMAC100_INT_XPKT_LOST)
973 netdev->stats.tx_fifo_errors++;
974
975 /* AHB error -> Reset the chip */
976 if (status & FTGMAC100_INT_AHB_ERR) {
977 if (net_ratelimit())
978 netdev_warn(netdev,
979 "AHB bus error ! Resetting chip.\n");
980 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
981 schedule_work(&priv->reset_task);
982 return IRQ_HANDLED;
983 }
984
985 /* We may need to restart the MAC after such errors, delay
986 * this until after we have freed some Rx buffers though
987 */
988 priv->need_mac_restart = true;
989
990 /* Disable those errors until we restart */
991 new_mask &= ~status;
992 }
993
994 /* Only enable "bad" interrupts while NAPI is on */
995 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
996
997 /* Schedule NAPI bh */
998 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000999
1000 return IRQ_HANDLED;
1001}
1002
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001003static bool ftgmac100_check_rx(struct ftgmac100 *priv)
1004{
1005 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[priv->rx_pointer];
1006
1007 /* Do we have a packet ? */
1008 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
1009}
1010
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001011static int ftgmac100_poll(struct napi_struct *napi, int budget)
1012{
1013 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001014 int work_done = 0;
1015 bool more;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001016
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001017 /* Handle TX completions */
1018 if (ftgmac100_tx_buf_cleanable(priv))
1019 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001020
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001021 /* Handle RX packets */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001022 do {
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001023 more = ftgmac100_rx_packet(priv, &work_done);
1024 } while (more && work_done < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001025
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001026
1027 /* The interrupt is telling us to kick the MAC back to life
1028 * after an RX overflow
1029 */
1030 if (unlikely(priv->need_mac_restart)) {
1031 ftgmac100_start_hw(priv);
1032
1033 /* Re-enable "bad" interrupts */
1034 iowrite32(FTGMAC100_INT_BAD,
1035 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001036 }
1037
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001038 /* As long as we are waiting for transmit packets to be
1039 * completed we keep NAPI going
1040 */
1041 if (ftgmac100_tx_buf_cleanable(priv))
1042 work_done = budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001043
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001044 if (work_done < budget) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001045 /* We are about to re-enable all interrupts. However
1046 * the HW has been latching RX/TX packet interrupts while
1047 * they were masked. So we clear them first, then we need
1048 * to re-check if there's something to process
1049 */
1050 iowrite32(FTGMAC100_INT_RXTX,
1051 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001052 if (ftgmac100_check_rx(priv) ||
1053 ftgmac100_tx_buf_cleanable(priv))
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001054 return budget;
1055
1056 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001057 napi_complete(napi);
1058
1059 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001060 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001061 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001062 }
1063
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001064 return work_done;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001065}
1066
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001067static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1068{
1069 int err = 0;
1070
1071 /* Re-init descriptors (adjust queue sizes) */
1072 ftgmac100_init_rings(priv);
1073
1074 /* Realloc rx descriptors */
1075 err = ftgmac100_alloc_rx_buffers(priv);
1076 if (err && !ignore_alloc_err)
1077 return err;
1078
1079 /* Reinit and restart HW */
1080 ftgmac100_init_hw(priv);
1081 ftgmac100_start_hw(priv);
1082
1083 /* Re-enable the device */
1084 napi_enable(&priv->napi);
1085 netif_start_queue(priv->netdev);
1086
1087 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001088 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001089
1090 return err;
1091}
1092
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001093static void ftgmac100_reset_task(struct work_struct *work)
1094{
1095 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1096 reset_task);
1097 struct net_device *netdev = priv->netdev;
1098 int err;
1099
1100 netdev_dbg(netdev, "Resetting NIC...\n");
1101
1102 /* Lock the world */
1103 rtnl_lock();
1104 if (netdev->phydev)
1105 mutex_lock(&netdev->phydev->lock);
1106 if (priv->mii_bus)
1107 mutex_lock(&priv->mii_bus->mdio_lock);
1108
1109
1110 /* Check if the interface is still up */
1111 if (!netif_running(netdev))
1112 goto bail;
1113
1114 /* Stop the network stack */
1115 netif_trans_update(netdev);
1116 napi_disable(&priv->napi);
1117 netif_tx_disable(netdev);
1118
1119 /* Stop and reset the MAC */
1120 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001121 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001122 if (err) {
1123 /* Not much we can do ... it might come back... */
1124 netdev_err(netdev, "attempting to continue...\n");
1125 }
1126
1127 /* Free all rx and tx buffers */
1128 ftgmac100_free_buffers(priv);
1129
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001130 /* Setup everything again and restart chip */
1131 ftgmac100_init_all(priv, true);
1132
1133 netdev_dbg(netdev, "Reset done !\n");
1134 bail:
1135 if (priv->mii_bus)
1136 mutex_unlock(&priv->mii_bus->mdio_lock);
1137 if (netdev->phydev)
1138 mutex_unlock(&netdev->phydev->lock);
1139 rtnl_unlock();
1140}
1141
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001142static int ftgmac100_open(struct net_device *netdev)
1143{
1144 struct ftgmac100 *priv = netdev_priv(netdev);
1145 int err;
1146
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001147 /* Allocate ring buffers */
1148 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001149 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001150 netdev_err(netdev, "Failed to allocate descriptors\n");
1151 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001152 }
1153
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001154 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1155 *
1156 * Otherwise we leave it set to 0 (no link), the link
1157 * message from the PHY layer will handle setting it up to
1158 * something else if needed.
1159 */
1160 if (priv->use_ncsi) {
1161 priv->cur_duplex = DUPLEX_FULL;
1162 priv->cur_speed = SPEED_100;
1163 } else {
1164 priv->cur_duplex = 0;
1165 priv->cur_speed = 0;
1166 }
1167
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001168 /* Reset the hardware */
1169 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001170 if (err)
1171 goto err_hw;
1172
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001173 /* Initialize NAPI */
1174 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1175
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001176 /* Grab our interrupt */
1177 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1178 if (err) {
1179 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1180 goto err_irq;
1181 }
1182
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001183 /* Start things up */
1184 err = ftgmac100_init_all(priv, false);
1185 if (err) {
1186 netdev_err(netdev, "Failed to allocate packet buffers\n");
1187 goto err_alloc;
1188 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301189
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001190 if (netdev->phydev) {
1191 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001192 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001193 } else if (priv->use_ncsi) {
1194 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001195 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001196
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001197 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001198 err = ncsi_start_dev(priv->ndev);
1199 if (err)
1200 goto err_ncsi;
1201 }
1202
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001203 return 0;
1204
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001205 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001206 napi_disable(&priv->napi);
1207 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001208 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001209 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001210 free_irq(netdev->irq, netdev);
1211 err_irq:
1212 netif_napi_del(&priv->napi);
1213 err_hw:
1214 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001215 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001216 return err;
1217}
1218
1219static int ftgmac100_stop(struct net_device *netdev)
1220{
1221 struct ftgmac100 *priv = netdev_priv(netdev);
1222
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001223 /* Note about the reset task: We are called with the rtnl lock
1224 * held, so we are synchronized against the core of the reset
1225 * task. We must not try to synchronously cancel it otherwise
1226 * we can deadlock. But since it will test for netif_running()
1227 * which has already been cleared by the net core, we don't
1228 * anything special to do.
1229 */
1230
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001231 /* disable all interrupts */
1232 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1233
1234 netif_stop_queue(netdev);
1235 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001236 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001237 if (netdev->phydev)
1238 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001239 else if (priv->use_ncsi)
1240 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001241
1242 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001243 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001244 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001245 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001246
1247 return 0;
1248}
1249
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001250/* optional */
1251static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1252{
Gavin Shanbd466c32016-07-19 11:54:23 +10001253 if (!netdev->phydev)
1254 return -ENXIO;
1255
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001256 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001257}
1258
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001259static void ftgmac100_tx_timeout(struct net_device *netdev)
1260{
1261 struct ftgmac100 *priv = netdev_priv(netdev);
1262
1263 /* Disable all interrupts */
1264 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1265
1266 /* Do the reset outside of interrupt context */
1267 schedule_work(&priv->reset_task);
1268}
1269
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001270static const struct net_device_ops ftgmac100_netdev_ops = {
1271 .ndo_open = ftgmac100_open,
1272 .ndo_stop = ftgmac100_stop,
1273 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001274 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001275 .ndo_validate_addr = eth_validate_addr,
1276 .ndo_do_ioctl = ftgmac100_do_ioctl,
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001277 .ndo_tx_timeout = ftgmac100_tx_timeout,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001278};
1279
Gavin Shaneb418182016-07-19 11:54:21 +10001280static int ftgmac100_setup_mdio(struct net_device *netdev)
1281{
1282 struct ftgmac100 *priv = netdev_priv(netdev);
1283 struct platform_device *pdev = to_platform_device(priv->dev);
1284 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301285 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001286
1287 /* initialize mdio bus */
1288 priv->mii_bus = mdiobus_alloc();
1289 if (!priv->mii_bus)
1290 return -EIO;
1291
Joel Stanleye07dc632016-09-22 08:35:02 +09301292 if (of_machine_is_compatible("aspeed,ast2400") ||
1293 of_machine_is_compatible("aspeed,ast2500")) {
1294 /* This driver supports the old MDIO interface */
1295 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1296 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1297 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
1298 };
1299
Gavin Shaneb418182016-07-19 11:54:21 +10001300 priv->mii_bus->name = "ftgmac100_mdio";
1301 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1302 pdev->name, pdev->id);
1303 priv->mii_bus->priv = priv->netdev;
1304 priv->mii_bus->read = ftgmac100_mdiobus_read;
1305 priv->mii_bus->write = ftgmac100_mdiobus_write;
1306
1307 for (i = 0; i < PHY_MAX_ADDR; i++)
1308 priv->mii_bus->irq[i] = PHY_POLL;
1309
1310 err = mdiobus_register(priv->mii_bus);
1311 if (err) {
1312 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1313 goto err_register_mdiobus;
1314 }
1315
1316 err = ftgmac100_mii_probe(priv);
1317 if (err) {
1318 dev_err(priv->dev, "MII Probe failed!\n");
1319 goto err_mii_probe;
1320 }
1321
1322 return 0;
1323
1324err_mii_probe:
1325 mdiobus_unregister(priv->mii_bus);
1326err_register_mdiobus:
1327 mdiobus_free(priv->mii_bus);
1328 return err;
1329}
1330
1331static void ftgmac100_destroy_mdio(struct net_device *netdev)
1332{
1333 struct ftgmac100 *priv = netdev_priv(netdev);
1334
1335 if (!netdev->phydev)
1336 return;
1337
1338 phy_disconnect(netdev->phydev);
1339 mdiobus_unregister(priv->mii_bus);
1340 mdiobus_free(priv->mii_bus);
1341}
1342
Gavin Shanbd466c32016-07-19 11:54:23 +10001343static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1344{
1345 if (unlikely(nd->state != ncsi_dev_state_functional))
1346 return;
1347
1348 netdev_info(nd->dev, "NCSI interface %s\n",
1349 nd->link_up ? "up" : "down");
1350}
1351
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001352static int ftgmac100_probe(struct platform_device *pdev)
1353{
1354 struct resource *res;
1355 int irq;
1356 struct net_device *netdev;
1357 struct ftgmac100 *priv;
Gavin Shanbd466c32016-07-19 11:54:23 +10001358 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001359
1360 if (!pdev)
1361 return -ENODEV;
1362
1363 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1364 if (!res)
1365 return -ENXIO;
1366
1367 irq = platform_get_irq(pdev, 0);
1368 if (irq < 0)
1369 return irq;
1370
1371 /* setup net_device */
1372 netdev = alloc_etherdev(sizeof(*priv));
1373 if (!netdev) {
1374 err = -ENOMEM;
1375 goto err_alloc_etherdev;
1376 }
1377
1378 SET_NETDEV_DEV(netdev, &pdev->dev);
1379
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001380 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001381 netdev->netdev_ops = &ftgmac100_netdev_ops;
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001382 netdev->watchdog_timeo = 5 * HZ;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001383
1384 platform_set_drvdata(pdev, netdev);
1385
1386 /* setup private data */
1387 priv = netdev_priv(netdev);
1388 priv->netdev = netdev;
1389 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001390 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001391
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001392 /* map io memory */
1393 priv->res = request_mem_region(res->start, resource_size(res),
1394 dev_name(&pdev->dev));
1395 if (!priv->res) {
1396 dev_err(&pdev->dev, "Could not reserve memory region\n");
1397 err = -ENOMEM;
1398 goto err_req_mem;
1399 }
1400
1401 priv->base = ioremap(res->start, resource_size(res));
1402 if (!priv->base) {
1403 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1404 err = -EIO;
1405 goto err_ioremap;
1406 }
1407
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001408 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001409
Gavin Shan113ce102016-07-19 11:54:22 +10001410 /* MAC address from chip or random one */
1411 ftgmac100_setup_mac(priv);
1412
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301413 if (of_machine_is_compatible("aspeed,ast2400") ||
1414 of_machine_is_compatible("aspeed,ast2500")) {
1415 priv->rxdes0_edorr_mask = BIT(30);
1416 priv->txdes0_edotr_mask = BIT(30);
1417 } else {
1418 priv->rxdes0_edorr_mask = BIT(15);
1419 priv->txdes0_edotr_mask = BIT(15);
1420 }
1421
Gavin Shanbd466c32016-07-19 11:54:23 +10001422 if (pdev->dev.of_node &&
1423 of_get_property(pdev->dev.of_node, "use-ncsi", NULL)) {
1424 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1425 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1426 goto err_ncsi_dev;
1427 }
1428
1429 dev_info(&pdev->dev, "Using NCSI interface\n");
1430 priv->use_ncsi = true;
1431 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1432 if (!priv->ndev)
1433 goto err_ncsi_dev;
1434 } else {
1435 priv->use_ncsi = false;
1436 err = ftgmac100_setup_mdio(netdev);
1437 if (err)
1438 goto err_setup_mdio;
1439 }
1440
1441 /* We have to disable on-chip IP checksum functionality
1442 * when NCSI is enabled on the interface. It doesn't work
1443 * in that case.
1444 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +10001445 netdev->features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_GRO;
Gavin Shanbd466c32016-07-19 11:54:23 +10001446 if (priv->use_ncsi &&
1447 of_get_property(pdev->dev.of_node, "no-hw-checksum", NULL))
1448 netdev->features &= ~NETIF_F_IP_CSUM;
1449
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001450
1451 /* register network device */
1452 err = register_netdev(netdev);
1453 if (err) {
1454 dev_err(&pdev->dev, "Failed to register netdev\n");
1455 goto err_register_netdev;
1456 }
1457
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001458 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001459
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001460 return 0;
1461
Gavin Shanbd466c32016-07-19 11:54:23 +10001462err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001463err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001464 ftgmac100_destroy_mdio(netdev);
1465err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001466 iounmap(priv->base);
1467err_ioremap:
1468 release_resource(priv->res);
1469err_req_mem:
1470 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001471 free_netdev(netdev);
1472err_alloc_etherdev:
1473 return err;
1474}
1475
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001476static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001477{
1478 struct net_device *netdev;
1479 struct ftgmac100 *priv;
1480
1481 netdev = platform_get_drvdata(pdev);
1482 priv = netdev_priv(netdev);
1483
1484 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001485
1486 /* There's a small chance the reset task will have been re-queued,
1487 * during stop, make sure it's gone before we free the structure.
1488 */
1489 cancel_work_sync(&priv->reset_task);
1490
Gavin Shaneb418182016-07-19 11:54:21 +10001491 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001492
1493 iounmap(priv->base);
1494 release_resource(priv->res);
1495
1496 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001497 free_netdev(netdev);
1498 return 0;
1499}
1500
Gavin Shanbb168e22016-07-19 11:54:24 +10001501static const struct of_device_id ftgmac100_of_match[] = {
1502 { .compatible = "faraday,ftgmac100" },
1503 { }
1504};
1505MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1506
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001507static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001508 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001509 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001510 .driver = {
1511 .name = DRV_NAME,
1512 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001513 },
1514};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001515module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001516
1517MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1518MODULE_DESCRIPTION("FTGMAC100 driver");
1519MODULE_LICENSE("GPL");